s3c2410.c 28.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* linux/drivers/mtd/nand/s3c2410.c
 *
3 4
 * Copyright © 2004-2008 Simtec Electronics
 *	http://armlinux.simtec.co.uk/
B
Ben Dooks 已提交
5
 *	Ben Dooks <ben@simtec.co.uk>
L
Linus Torvalds 已提交
6
 *
7
 * Samsung S3C2410/S3C2440/S3C2412 NAND driver
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
*/

24 25
#define pr_fmt(fmt) "nand-s3c2410: " fmt

L
Linus Torvalds 已提交
26 27 28 29 30 31 32 33 34
#ifdef CONFIG_MTD_NAND_S3C2410_DEBUG
#define DEBUG
#endif

#include <linux/module.h>
#include <linux/types.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/string.h>
35
#include <linux/io.h>
L
Linus Torvalds 已提交
36
#include <linux/ioport.h>
37
#include <linux/platform_device.h>
L
Linus Torvalds 已提交
38 39
#include <linux/delay.h>
#include <linux/err.h>
T
Tim Schmielau 已提交
40
#include <linux/slab.h>
41
#include <linux/clk.h>
42
#include <linux/cpufreq.h>
L
Linus Torvalds 已提交
43 44 45 46 47 48

#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/nand_ecc.h>
#include <linux/mtd/partitions.h>

49 50
#include <plat/regs-nand.h>
#include <plat/nand.h>
L
Linus Torvalds 已提交
51 52 53 54

/* new oob placement block for use with hardware ecc generation
 */

55
static struct nand_ecclayout nand_hw_eccoob = {
56 57 58
	.eccbytes = 3,
	.eccpos = {0, 1, 2},
	.oobfree = {{8, 8}}
L
Linus Torvalds 已提交
59 60 61 62 63 64
};

/* controller and mtd information */

struct s3c2410_nand_info;

65 66 67 68 69 70 71 72
/**
 * struct s3c2410_nand_mtd - driver MTD structure
 * @mtd: The MTD instance to pass to the MTD layer.
 * @chip: The NAND chip information.
 * @set: The platform information supplied for this set of NAND chips.
 * @info: Link back to the hardware information.
 * @scan_res: The result from calling nand_scan_ident().
*/
L
Linus Torvalds 已提交
73 74 75 76 77 78 79 80
struct s3c2410_nand_mtd {
	struct mtd_info			mtd;
	struct nand_chip		chip;
	struct s3c2410_nand_set		*set;
	struct s3c2410_nand_info	*info;
	int				scan_res;
};

81 82 83 84 85 86
enum s3c_cpu_type {
	TYPE_S3C2410,
	TYPE_S3C2412,
	TYPE_S3C2440,
};

87 88 89 90 91 92
enum s3c_nand_clk_state {
	CLOCK_DISABLE	= 0,
	CLOCK_ENABLE,
	CLOCK_SUSPEND,
};

L
Linus Torvalds 已提交
93 94
/* overview of the s3c2410 nand state */

95 96 97 98 99 100 101 102 103 104 105 106 107
/**
 * struct s3c2410_nand_info - NAND controller state.
 * @mtds: An array of MTD instances on this controoler.
 * @platform: The platform data for this board.
 * @device: The platform device we bound to.
 * @area: The IO area resource that came from request_mem_region().
 * @clk: The clock resource for this controller.
 * @regs: The area mapped for the hardware registers described by @area.
 * @sel_reg: Pointer to the register controlling the NAND selection.
 * @sel_bit: The bit in @sel_reg to select the NAND chip.
 * @mtd_count: The number of MTDs created from this controller.
 * @save_sel: The contents of @sel_reg to be saved over suspend.
 * @clk_rate: The clock rate from @clk.
108
 * @clk_state: The current clock state.
109 110
 * @cpu_type: The exact type of this controller.
 */
L
Linus Torvalds 已提交
111 112 113 114 115 116 117 118 119 120
struct s3c2410_nand_info {
	/* mtd info */
	struct nand_hw_control		controller;
	struct s3c2410_nand_mtd		*mtds;
	struct s3c2410_platform_nand	*platform;

	/* device info */
	struct device			*device;
	struct resource			*area;
	struct clk			*clk;
B
Ben Dooks 已提交
121
	void __iomem			*regs;
122 123
	void __iomem			*sel_reg;
	int				sel_bit;
L
Linus Torvalds 已提交
124
	int				mtd_count;
125
	unsigned long			save_sel;
126
	unsigned long			clk_rate;
127
	enum s3c_nand_clk_state		clk_state;
128

129
	enum s3c_cpu_type		cpu_type;
130 131 132 133

#ifdef CONFIG_CPU_FREQ
	struct notifier_block	freq_transition;
#endif
L
Linus Torvalds 已提交
134 135 136 137 138 139 140 141 142 143 144 145 146 147
};

/* conversion functions */

static struct s3c2410_nand_mtd *s3c2410_nand_mtd_toours(struct mtd_info *mtd)
{
	return container_of(mtd, struct s3c2410_nand_mtd, mtd);
}

static struct s3c2410_nand_info *s3c2410_nand_mtd_toinfo(struct mtd_info *mtd)
{
	return s3c2410_nand_mtd_toours(mtd)->info;
}

148
static struct s3c2410_nand_info *to_nand_info(struct platform_device *dev)
L
Linus Torvalds 已提交
149
{
150
	return platform_get_drvdata(dev);
L
Linus Torvalds 已提交
151 152
}

153
static struct s3c2410_platform_nand *to_nand_plat(struct platform_device *dev)
L
Linus Torvalds 已提交
154
{
155
	return dev->dev.platform_data;
L
Linus Torvalds 已提交
156 157
}

158
static inline int allow_clk_suspend(struct s3c2410_nand_info *info)
159
{
160 161 162 163 164
#ifdef CONFIG_MTD_NAND_S3C2410_CLKSTOP
	return 1;
#else
	return 0;
#endif
165 166
}

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
/**
 * s3c2410_nand_clk_set_state - Enable, disable or suspend NAND clock.
 * @info: The controller instance.
 * @new_state: State to which clock should be set.
 */
static void s3c2410_nand_clk_set_state(struct s3c2410_nand_info *info,
		enum s3c_nand_clk_state new_state)
{
	if (!allow_clk_suspend(info) && new_state == CLOCK_SUSPEND)
		return;

	if (info->clk_state == CLOCK_ENABLE) {
		if (new_state != CLOCK_ENABLE)
			clk_disable(info->clk);
	} else {
		if (new_state == CLOCK_ENABLE)
			clk_enable(info->clk);
	}

	info->clk_state = new_state;
}

L
Linus Torvalds 已提交
189 190
/* timing calculations */

191
#define NS_IN_KHZ 1000000
L
Linus Torvalds 已提交
192

193 194 195 196 197 198 199 200
/**
 * s3c_nand_calc_rate - calculate timing data.
 * @wanted: The cycle time in nanoseconds.
 * @clk: The clock rate in kHz.
 * @max: The maximum divider value.
 *
 * Calculate the timing value from the given parameters.
 */
201
static int s3c_nand_calc_rate(int wanted, unsigned long clk, int max)
L
Linus Torvalds 已提交
202 203 204
{
	int result;

205
	result = DIV_ROUND_UP((wanted * clk), NS_IN_KHZ);
L
Linus Torvalds 已提交
206 207 208 209

	pr_debug("result %d from %ld, %d\n", result, clk, wanted);

	if (result > max) {
210 211
		pr_err("%d ns is too big for current clock rate %ld\n",
			wanted, clk);
L
Linus Torvalds 已提交
212 213 214 215 216 217 218 219 220
		return -1;
	}

	if (result < 1)
		result = 1;

	return result;
}

221
#define to_ns(ticks,clk) (((ticks) * NS_IN_KHZ) / (unsigned int)(clk))
L
Linus Torvalds 已提交
222 223 224

/* controller setup */

225 226 227 228 229 230 231 232
/**
 * s3c2410_nand_setrate - setup controller timing information.
 * @info: The controller instance.
 *
 * Given the information supplied by the platform, calculate and set
 * the necessary timing registers in the hardware to generate the
 * necessary timing cycles to the hardware.
 */
233
static int s3c2410_nand_setrate(struct s3c2410_nand_info *info)
L
Linus Torvalds 已提交
234
{
235
	struct s3c2410_platform_nand *plat = info->platform;
236
	int tacls_max = (info->cpu_type == TYPE_S3C2412) ? 8 : 4;
237
	int tacls, twrph0, twrph1;
238
	unsigned long clkrate = clk_get_rate(info->clk);
239
	unsigned long uninitialized_var(set), cfg, uninitialized_var(mask);
240
	unsigned long flags;
L
Linus Torvalds 已提交
241 242 243

	/* calculate the timing information for the controller */

244
	info->clk_rate = clkrate;
245 246
	clkrate /= 1000;	/* turn clock into kHz for ease of use */

L
Linus Torvalds 已提交
247
	if (plat != NULL) {
248 249 250
		tacls = s3c_nand_calc_rate(plat->tacls, clkrate, tacls_max);
		twrph0 = s3c_nand_calc_rate(plat->twrph0, clkrate, 8);
		twrph1 = s3c_nand_calc_rate(plat->twrph1, clkrate, 8);
L
Linus Torvalds 已提交
251 252
	} else {
		/* default timings */
253
		tacls = tacls_max;
L
Linus Torvalds 已提交
254 255 256
		twrph0 = 8;
		twrph1 = 8;
	}
257

L
Linus Torvalds 已提交
258
	if (tacls < 0 || twrph0 < 0 || twrph1 < 0) {
259
		dev_err(info->device, "cannot get suitable timings\n");
L
Linus Torvalds 已提交
260 261 262
		return -EINVAL;
	}

263
	dev_info(info->device, "Tacls=%d, %dns Twrph0=%d %dns, Twrph1=%d %dns\n",
264
	       tacls, to_ns(tacls, clkrate), twrph0, to_ns(twrph0, clkrate), twrph1, to_ns(twrph1, clkrate));
L
Linus Torvalds 已提交
265

266 267 268 269 270 271 272 273 274 275 276 277 278
	switch (info->cpu_type) {
	case TYPE_S3C2410:
		mask = (S3C2410_NFCONF_TACLS(3) |
			S3C2410_NFCONF_TWRPH0(7) |
			S3C2410_NFCONF_TWRPH1(7));
		set = S3C2410_NFCONF_EN;
		set |= S3C2410_NFCONF_TACLS(tacls - 1);
		set |= S3C2410_NFCONF_TWRPH0(twrph0 - 1);
		set |= S3C2410_NFCONF_TWRPH1(twrph1 - 1);
		break;

	case TYPE_S3C2440:
	case TYPE_S3C2412:
279 280 281
		mask = (S3C2440_NFCONF_TACLS(tacls_max - 1) |
			S3C2440_NFCONF_TWRPH0(7) |
			S3C2440_NFCONF_TWRPH1(7));
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300

		set = S3C2440_NFCONF_TACLS(tacls - 1);
		set |= S3C2440_NFCONF_TWRPH0(twrph0 - 1);
		set |= S3C2440_NFCONF_TWRPH1(twrph1 - 1);
		break;

	default:
		BUG();
	}

	local_irq_save(flags);

	cfg = readl(info->regs + S3C2410_NFCONF);
	cfg &= ~mask;
	cfg |= set;
	writel(cfg, info->regs + S3C2410_NFCONF);

	local_irq_restore(flags);

301 302
	dev_dbg(info->device, "NF_CONF is 0x%lx\n", cfg);

303 304 305
	return 0;
}

306 307 308 309 310 311 312
/**
 * s3c2410_nand_inithw - basic hardware initialisation
 * @info: The hardware state.
 *
 * Do the basic initialisation of the hardware, using s3c2410_nand_setrate()
 * to setup the hardware access speeds and set the controller to be enabled.
*/
313 314 315 316 317 318 319 320
static int s3c2410_nand_inithw(struct s3c2410_nand_info *info)
{
	int ret;

	ret = s3c2410_nand_setrate(info);
	if (ret < 0)
		return ret;

321 322
 	switch (info->cpu_type) {
 	case TYPE_S3C2410:
323
	default:
324 325 326 327
		break;

 	case TYPE_S3C2440:
 	case TYPE_S3C2412:
328 329
		/* enable the controller and de-assert nFCE */

330
		writel(S3C2440_NFCONT_ENABLE, info->regs + S3C2440_NFCONT);
B
Ben Dooks 已提交
331
	}
L
Linus Torvalds 已提交
332 333 334 335

	return 0;
}

336 337 338 339 340 341 342 343 344 345 346 347 348
/**
 * s3c2410_nand_select_chip - select the given nand chip
 * @mtd: The MTD instance for this chip.
 * @chip: The chip number.
 *
 * This is called by the MTD layer to either select a given chip for the
 * @mtd instance, or to indicate that the access has finished and the
 * chip can be de-selected.
 *
 * The routine ensures that the nFCE line is correctly setup, and any
 * platform specific selection code is called to route nFCE to the specific
 * chip.
 */
L
Linus Torvalds 已提交
349 350 351
static void s3c2410_nand_select_chip(struct mtd_info *mtd, int chip)
{
	struct s3c2410_nand_info *info;
352
	struct s3c2410_nand_mtd *nmtd;
L
Linus Torvalds 已提交
353 354 355 356 357 358
	struct nand_chip *this = mtd->priv;
	unsigned long cur;

	nmtd = this->priv;
	info = nmtd->info;

359 360
	if (chip != -1)
		s3c2410_nand_clk_set_state(info, CLOCK_ENABLE);
361

362
	cur = readl(info->sel_reg);
L
Linus Torvalds 已提交
363 364

	if (chip == -1) {
365
		cur |= info->sel_bit;
L
Linus Torvalds 已提交
366
	} else {
367
		if (nmtd->set != NULL && chip > nmtd->set->nr_chips) {
368
			dev_err(info->device, "invalid chip %d\n", chip);
L
Linus Torvalds 已提交
369 370 371 372 373
			return;
		}

		if (info->platform != NULL) {
			if (info->platform->select_chip != NULL)
374
				(info->platform->select_chip) (nmtd->set, chip);
L
Linus Torvalds 已提交
375 376
		}

377
		cur &= ~info->sel_bit;
L
Linus Torvalds 已提交
378 379
	}

380
	writel(cur, info->sel_reg);
381

382 383
	if (chip == -1)
		s3c2410_nand_clk_set_state(info, CLOCK_SUSPEND);
L
Linus Torvalds 已提交
384 385
}

B
Ben Dooks 已提交
386
/* s3c2410_nand_hwcontrol
B
Ben Dooks 已提交
387
 *
B
Ben Dooks 已提交
388
 * Issue command and address cycles to the chip
B
Ben Dooks 已提交
389
*/
L
Linus Torvalds 已提交
390

391
static void s3c2410_nand_hwcontrol(struct mtd_info *mtd, int cmd,
392
				   unsigned int ctrl)
L
Linus Torvalds 已提交
393 394
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
D
David Woodhouse 已提交
395

396 397 398
	if (cmd == NAND_CMD_NONE)
		return;

399
	if (ctrl & NAND_CLE)
400 401 402
		writeb(cmd, info->regs + S3C2410_NFCMD);
	else
		writeb(cmd, info->regs + S3C2410_NFADDR);
B
Ben Dooks 已提交
403 404 405 406
}

/* command and control functions */

407 408
static void s3c2440_nand_hwcontrol(struct mtd_info *mtd, int cmd,
				   unsigned int ctrl)
B
Ben Dooks 已提交
409 410
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
L
Linus Torvalds 已提交
411

412 413 414
	if (cmd == NAND_CMD_NONE)
		return;

415
	if (ctrl & NAND_CLE)
416 417 418
		writeb(cmd, info->regs + S3C2440_NFCMD);
	else
		writeb(cmd, info->regs + S3C2440_NFADDR);
L
Linus Torvalds 已提交
419 420 421 422 423 424 425 426 427 428 429 430 431
}

/* s3c2410_nand_devready()
 *
 * returns 0 if the nand is busy, 1 if it is ready
*/

static int s3c2410_nand_devready(struct mtd_info *mtd)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	return readb(info->regs + S3C2410_NFSTAT) & S3C2410_NFSTAT_BUSY;
}

432 433 434 435 436 437 438 439 440 441 442 443
static int s3c2440_nand_devready(struct mtd_info *mtd)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	return readb(info->regs + S3C2440_NFSTAT) & S3C2440_NFSTAT_READY;
}

static int s3c2412_nand_devready(struct mtd_info *mtd)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	return readb(info->regs + S3C2412_NFSTAT) & S3C2412_NFSTAT_READY;
}

L
Linus Torvalds 已提交
444 445
/* ECC handling functions */

446 447
static int s3c2410_nand_correct_data(struct mtd_info *mtd, u_char *dat,
				     u_char *read_ecc, u_char *calc_ecc)
L
Linus Torvalds 已提交
448
{
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	unsigned int diff0, diff1, diff2;
	unsigned int bit, byte;

	pr_debug("%s(%p,%p,%p,%p)\n", __func__, mtd, dat, read_ecc, calc_ecc);

	diff0 = read_ecc[0] ^ calc_ecc[0];
	diff1 = read_ecc[1] ^ calc_ecc[1];
	diff2 = read_ecc[2] ^ calc_ecc[2];

	pr_debug("%s: rd %02x%02x%02x calc %02x%02x%02x diff %02x%02x%02x\n",
		 __func__,
		 read_ecc[0], read_ecc[1], read_ecc[2],
		 calc_ecc[0], calc_ecc[1], calc_ecc[2],
		 diff0, diff1, diff2);

	if (diff0 == 0 && diff1 == 0 && diff2 == 0)
		return 0;		/* ECC is ok */

468 469 470 471 472 473 474 475
	/* sometimes people do not think about using the ECC, so check
	 * to see if we have an 0xff,0xff,0xff read ECC and then ignore
	 * the error, on the assumption that this is an un-eccd page.
	 */
	if (read_ecc[0] == 0xff && read_ecc[1] == 0xff && read_ecc[2] == 0xff
	    && info->platform->ignore_unset_ecc)
		return 0;

476 477 478 479 480 481 482 483
	/* Can we correct this ECC (ie, one row and column change).
	 * Note, this is similar to the 256 error code on smartmedia */

	if (((diff0 ^ (diff0 >> 1)) & 0x55) == 0x55 &&
	    ((diff1 ^ (diff1 >> 1)) & 0x55) == 0x55 &&
	    ((diff2 ^ (diff2 >> 1)) & 0x55) == 0x55) {
		/* calculate the bit position of the error */

484 485 486
		bit  = ((diff2 >> 3) & 1) |
		       ((diff2 >> 4) & 2) |
		       ((diff2 >> 5) & 4);
L
Linus Torvalds 已提交
487

488
		/* calculate the byte position of the error */
L
Linus Torvalds 已提交
489

490 491 492 493 494 495 496 497 498
		byte = ((diff2 << 7) & 0x100) |
		       ((diff1 << 0) & 0x80)  |
		       ((diff1 << 1) & 0x40)  |
		       ((diff1 << 2) & 0x20)  |
		       ((diff1 << 3) & 0x10)  |
		       ((diff0 >> 4) & 0x08)  |
		       ((diff0 >> 3) & 0x04)  |
		       ((diff0 >> 2) & 0x02)  |
		       ((diff0 >> 1) & 0x01);
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516

		dev_dbg(info->device, "correcting error bit %d, byte %d\n",
			bit, byte);

		dat[byte] ^= (1 << bit);
		return 1;
	}

	/* if there is only one bit difference in the ECC, then
	 * one of only a row or column parity has changed, which
	 * means the error is most probably in the ECC itself */

	diff0 |= (diff1 << 8);
	diff0 |= (diff2 << 16);

	if ((diff0 & ~(1<<fls(diff0))) == 0)
		return 1;

517
	return -1;
L
Linus Torvalds 已提交
518 519
}

B
Ben Dooks 已提交
520 521 522 523 524 525
/* ECC functions
 *
 * These allow the s3c2410 and s3c2440 to use the controller's ECC
 * generator block to ECC the data as it passes through]
*/

L
Linus Torvalds 已提交
526 527 528 529 530 531 532 533 534 535
static void s3c2410_nand_enable_hwecc(struct mtd_info *mtd, int mode)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	unsigned long ctrl;

	ctrl = readl(info->regs + S3C2410_NFCONF);
	ctrl |= S3C2410_NFCONF_INITECC;
	writel(ctrl, info->regs + S3C2410_NFCONF);
}

536 537 538 539 540 541 542 543 544
static void s3c2412_nand_enable_hwecc(struct mtd_info *mtd, int mode)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	unsigned long ctrl;

	ctrl = readl(info->regs + S3C2440_NFCONT);
	writel(ctrl | S3C2412_NFCONT_INIT_MAIN_ECC, info->regs + S3C2440_NFCONT);
}

B
Ben Dooks 已提交
545 546 547 548 549 550 551 552 553
static void s3c2440_nand_enable_hwecc(struct mtd_info *mtd, int mode)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	unsigned long ctrl;

	ctrl = readl(info->regs + S3C2440_NFCONT);
	writel(ctrl | S3C2440_NFCONT_INITECC, info->regs + S3C2440_NFCONT);
}

554
static int s3c2410_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
L
Linus Torvalds 已提交
555 556 557 558 559 560 561
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);

	ecc_code[0] = readb(info->regs + S3C2410_NFECC + 0);
	ecc_code[1] = readb(info->regs + S3C2410_NFECC + 1);
	ecc_code[2] = readb(info->regs + S3C2410_NFECC + 2);

562 563
	pr_debug("%s: returning ecc %02x%02x%02x\n", __func__,
		 ecc_code[0], ecc_code[1], ecc_code[2]);
L
Linus Torvalds 已提交
564 565 566 567

	return 0;
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581
static int s3c2412_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	unsigned long ecc = readl(info->regs + S3C2412_NFMECC0);

	ecc_code[0] = ecc;
	ecc_code[1] = ecc >> 8;
	ecc_code[2] = ecc >> 16;

	pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n", ecc_code[0], ecc_code[1], ecc_code[2]);

	return 0;
}

582
static int s3c2440_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
B
Ben Dooks 已提交
583 584 585 586 587 588 589 590
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
	unsigned long ecc = readl(info->regs + S3C2440_NFMECC0);

	ecc_code[0] = ecc;
	ecc_code[1] = ecc >> 8;
	ecc_code[2] = ecc >> 16;

591
	pr_debug("%s: returning ecc %06lx\n", __func__, ecc & 0xffffff);
B
Ben Dooks 已提交
592 593 594 595 596 597 598

	return 0;
}

/* over-ride the standard functions for a little more speed. We can
 * use read/write block to move the data buffers to/from the controller
*/
L
Linus Torvalds 已提交
599 600 601 602 603 604 605

static void s3c2410_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
{
	struct nand_chip *this = mtd->priv;
	readsb(this->IO_ADDR_R, buf, len);
}

606 607 608
static void s3c2440_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
609 610 611 612 613 614 615 616 617 618

	readsl(info->regs + S3C2440_NFDATA, buf, len >> 2);

	/* cleanup if we've got less than a word to do */
	if (len & 3) {
		buf += len & ~3;

		for (; len & 3; len--)
			*buf++ = readb(info->regs + S3C2440_NFDATA);
	}
619 620
}

621
static void s3c2410_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
L
Linus Torvalds 已提交
622 623 624 625 626
{
	struct nand_chip *this = mtd->priv;
	writesb(this->IO_ADDR_W, buf, len);
}

627 628 629
static void s3c2440_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
{
	struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
630 631 632 633 634 635 636 637 638 639

	writesl(info->regs + S3C2440_NFDATA, buf, len >> 2);

	/* cleanup any fractional write */
	if (len & 3) {
		buf += len & ~3;

		for (; len & 3; len--, buf++)
			writeb(*buf, info->regs + S3C2440_NFDATA);
	}
640 641
}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
/* cpufreq driver support */

#ifdef CONFIG_CPU_FREQ

static int s3c2410_nand_cpufreq_transition(struct notifier_block *nb,
					  unsigned long val, void *data)
{
	struct s3c2410_nand_info *info;
	unsigned long newclk;

	info = container_of(nb, struct s3c2410_nand_info, freq_transition);
	newclk = clk_get_rate(info->clk);

	if ((val == CPUFREQ_POSTCHANGE && newclk < info->clk_rate) ||
	    (val == CPUFREQ_PRECHANGE && newclk > info->clk_rate)) {
		s3c2410_nand_setrate(info);
	}

	return 0;
}

static inline int s3c2410_nand_cpufreq_register(struct s3c2410_nand_info *info)
{
	info->freq_transition.notifier_call = s3c2410_nand_cpufreq_transition;

	return cpufreq_register_notifier(&info->freq_transition,
					 CPUFREQ_TRANSITION_NOTIFIER);
}

static inline void s3c2410_nand_cpufreq_deregister(struct s3c2410_nand_info *info)
{
	cpufreq_unregister_notifier(&info->freq_transition,
				    CPUFREQ_TRANSITION_NOTIFIER);
}

#else
static inline int s3c2410_nand_cpufreq_register(struct s3c2410_nand_info *info)
{
	return 0;
}

static inline void s3c2410_nand_cpufreq_deregister(struct s3c2410_nand_info *info)
{
}
#endif

L
Linus Torvalds 已提交
688 689
/* device management functions */

690
static int s3c24xx_nand_remove(struct platform_device *pdev)
L
Linus Torvalds 已提交
691
{
692
	struct s3c2410_nand_info *info = to_nand_info(pdev);
L
Linus Torvalds 已提交
693

694
	platform_set_drvdata(pdev, NULL);
L
Linus Torvalds 已提交
695

696
	if (info == NULL)
L
Linus Torvalds 已提交
697 698
		return 0;

699 700 701 702
	s3c2410_nand_cpufreq_deregister(info);

	/* Release all our mtds  and their partitions, then go through
	 * freeing the resources used
L
Linus Torvalds 已提交
703
	 */
704

L
Linus Torvalds 已提交
705 706 707 708 709 710 711 712 713 714 715 716 717 718
	if (info->mtds != NULL) {
		struct s3c2410_nand_mtd *ptr = info->mtds;
		int mtdno;

		for (mtdno = 0; mtdno < info->mtd_count; mtdno++, ptr++) {
			pr_debug("releasing mtd %d (%p)\n", mtdno, ptr);
			nand_release(&ptr->mtd);
		}

		kfree(info->mtds);
	}

	/* free the common resources */

719
	if (!IS_ERR(info->clk)) {
720
		s3c2410_nand_clk_set_state(info, CLOCK_DISABLE);
L
Linus Torvalds 已提交
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
		clk_put(info->clk);
	}

	if (info->regs != NULL) {
		iounmap(info->regs);
		info->regs = NULL;
	}

	if (info->area != NULL) {
		release_resource(info->area);
		kfree(info->area);
		info->area = NULL;
	}

	kfree(info);

	return 0;
}

static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
				      struct s3c2410_nand_mtd *mtd,
				      struct s3c2410_nand_set *set)
{
744 745
	if (set)
		mtd->mtd.name = set->name;
746

747 748
	return mtd_device_parse_register(&mtd->mtd, NULL, NULL,
					 set->partitions, set->nr_partitions);
L
Linus Torvalds 已提交
749 750
}

751 752 753 754 755
/**
 * s3c2410_nand_init_chip - initialise a single instance of an chip
 * @info: The base NAND controller the chip is on.
 * @nmtd: The new controller MTD instance to fill in.
 * @set: The information passed from the board specific platform data.
L
Linus Torvalds 已提交
756
 *
757 758 759 760
 * Initialise the given @nmtd from the information in @info and @set. This
 * readies the structure for use with the MTD layer functions by ensuring
 * all pointers are setup and the necessary control routines selected.
 */
L
Linus Torvalds 已提交
761 762 763 764 765
static void s3c2410_nand_init_chip(struct s3c2410_nand_info *info,
				   struct s3c2410_nand_mtd *nmtd,
				   struct s3c2410_nand_set *set)
{
	struct nand_chip *chip = &nmtd->chip;
766
	void __iomem *regs = info->regs;
L
Linus Torvalds 已提交
767 768 769 770 771 772

	chip->write_buf    = s3c2410_nand_write_buf;
	chip->read_buf     = s3c2410_nand_read_buf;
	chip->select_chip  = s3c2410_nand_select_chip;
	chip->chip_delay   = 50;
	chip->priv	   = nmtd;
773
	chip->options	   = set->options;
L
Linus Torvalds 已提交
774 775
	chip->controller   = &info->controller;

776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	switch (info->cpu_type) {
	case TYPE_S3C2410:
		chip->IO_ADDR_W = regs + S3C2410_NFDATA;
		info->sel_reg   = regs + S3C2410_NFCONF;
		info->sel_bit	= S3C2410_NFCONF_nFCE;
		chip->cmd_ctrl  = s3c2410_nand_hwcontrol;
		chip->dev_ready = s3c2410_nand_devready;
		break;

	case TYPE_S3C2440:
		chip->IO_ADDR_W = regs + S3C2440_NFDATA;
		info->sel_reg   = regs + S3C2440_NFCONT;
		info->sel_bit	= S3C2440_NFCONT_nFCE;
		chip->cmd_ctrl  = s3c2440_nand_hwcontrol;
		chip->dev_ready = s3c2440_nand_devready;
791 792
		chip->read_buf  = s3c2440_nand_read_buf;
		chip->write_buf	= s3c2440_nand_write_buf;
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
		break;

	case TYPE_S3C2412:
		chip->IO_ADDR_W = regs + S3C2440_NFDATA;
		info->sel_reg   = regs + S3C2440_NFCONT;
		info->sel_bit	= S3C2412_NFCONT_nFCE0;
		chip->cmd_ctrl  = s3c2440_nand_hwcontrol;
		chip->dev_ready = s3c2412_nand_devready;

		if (readl(regs + S3C2410_NFCONF) & S3C2412_NFCONF_NANDBOOT)
			dev_info(info->device, "System booted from NAND\n");

		break;
  	}

	chip->IO_ADDR_R = chip->IO_ADDR_W;
B
Ben Dooks 已提交
809

L
Linus Torvalds 已提交
810 811
	nmtd->info	   = info;
	nmtd->mtd.priv	   = chip;
812
	nmtd->mtd.owner    = THIS_MODULE;
L
Linus Torvalds 已提交
813 814
	nmtd->set	   = set;

815 816 817 818 819 820 821 822 823
#ifdef CONFIG_MTD_NAND_S3C2410_HWECC
	chip->ecc.calculate = s3c2410_nand_calculate_ecc;
	chip->ecc.correct   = s3c2410_nand_correct_data;
	chip->ecc.mode	    = NAND_ECC_HW;
	chip->ecc.strength  = 1;

	switch (info->cpu_type) {
	case TYPE_S3C2410:
		chip->ecc.hwctl	    = s3c2410_nand_enable_hwecc;
T
Thomas Gleixner 已提交
824
		chip->ecc.calculate = s3c2410_nand_calculate_ecc;
825
		break;
826

827 828 829 830 831 832 833 834 835
	case TYPE_S3C2412:
		chip->ecc.hwctl     = s3c2412_nand_enable_hwecc;
		chip->ecc.calculate = s3c2412_nand_calculate_ecc;
		break;

	case TYPE_S3C2440:
		chip->ecc.hwctl     = s3c2440_nand_enable_hwecc;
		chip->ecc.calculate = s3c2440_nand_calculate_ecc;
		break;
L
Linus Torvalds 已提交
836
	}
837 838 839
#else
	chip->ecc.mode	    = NAND_ECC_SOFT;
#endif
840 841 842

	if (set->ecc_layout != NULL)
		chip->ecc.layout = set->ecc_layout;
843 844 845

	if (set->disable_ecc)
		chip->ecc.mode	= NAND_ECC_NONE;
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860

	switch (chip->ecc.mode) {
	case NAND_ECC_NONE:
		dev_info(info->device, "NAND ECC disabled\n");
		break;
	case NAND_ECC_SOFT:
		dev_info(info->device, "NAND soft ECC\n");
		break;
	case NAND_ECC_HW:
		dev_info(info->device, "NAND hardware ECC\n");
		break;
	default:
		dev_info(info->device, "NAND ECC UNKNOWN\n");
		break;
	}
861 862 863 864

	/* If you use u-boot BBT creation code, specifying this flag will
	 * let the kernel fish out the BBT from the NAND, and also skip the
	 * full NAND scan that can take 1/2s or so. Little things... */
865
	if (set->flash_bbt) {
866
		chip->bbt_options |= NAND_BBT_USE_FLASH;
867 868
		chip->options |= NAND_SKIP_BBTSCAN;
	}
L
Linus Torvalds 已提交
869 870
}

871 872 873 874
/**
 * s3c2410_nand_update_chip - post probe update
 * @info: The controller instance.
 * @nmtd: The driver version of the MTD instance.
875
 *
876
 * This routine is called after the chip probe has successfully completed
877 878 879 880 881
 * and the relevant per-chip information updated. This call ensure that
 * we update the internal state accordingly.
 *
 * The internal state is currently limited to the ECC state information.
*/
882 883 884 885 886
static void s3c2410_nand_update_chip(struct s3c2410_nand_info *info,
				     struct s3c2410_nand_mtd *nmtd)
{
	struct nand_chip *chip = &nmtd->chip;

887 888
	dev_dbg(info->device, "chip %p => page shift %d\n",
		chip, chip->page_shift);
889

890 891 892
	if (chip->ecc.mode != NAND_ECC_HW)
		return;

893 894 895
		/* change the behaviour depending on wether we are using
		 * the large or small page nand device */

896 897 898 899 900 901 902
	if (chip->page_shift > 10) {
		chip->ecc.size	    = 256;
		chip->ecc.bytes	    = 3;
	} else {
		chip->ecc.size	    = 512;
		chip->ecc.bytes	    = 3;
		chip->ecc.layout    = &nand_hw_eccoob;
903 904 905
	}
}

906
/* s3c24xx_nand_probe
L
Linus Torvalds 已提交
907 908 909 910 911 912
 *
 * called by device layer when it finds a device matching
 * one our driver can handled. This code checks to see if
 * it can allocate all necessary resources then calls the
 * nand layer to look for devices
*/
913
static int s3c24xx_nand_probe(struct platform_device *pdev)
L
Linus Torvalds 已提交
914
{
915
	struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
916
	enum s3c_cpu_type cpu_type; 
L
Linus Torvalds 已提交
917 918 919 920 921 922 923 924 925
	struct s3c2410_nand_info *info;
	struct s3c2410_nand_mtd *nmtd;
	struct s3c2410_nand_set *sets;
	struct resource *res;
	int err = 0;
	int size;
	int nr_sets;
	int setno;

926 927
	cpu_type = platform_get_device_id(pdev)->driver_data;

928
	pr_debug("s3c2410_nand_probe(%p)\n", pdev);
L
Linus Torvalds 已提交
929

J
Julia Lawall 已提交
930
	info = kzalloc(sizeof(*info), GFP_KERNEL);
L
Linus Torvalds 已提交
931
	if (info == NULL) {
932
		dev_err(&pdev->dev, "no memory for flash info\n");
L
Linus Torvalds 已提交
933 934 935 936
		err = -ENOMEM;
		goto exit_error;
	}

937
	platform_set_drvdata(pdev, info);
L
Linus Torvalds 已提交
938 939

	spin_lock_init(&info->controller.lock);
B
Ben Dooks 已提交
940
	init_waitqueue_head(&info->controller.wq);
L
Linus Torvalds 已提交
941 942 943

	/* get the clock source and enable it */

944
	info->clk = clk_get(&pdev->dev, "nand");
L
Linus Torvalds 已提交
945
	if (IS_ERR(info->clk)) {
946
		dev_err(&pdev->dev, "failed to get clock\n");
L
Linus Torvalds 已提交
947 948 949 950
		err = -ENOENT;
		goto exit_error;
	}

951
	s3c2410_nand_clk_set_state(info, CLOCK_ENABLE);
L
Linus Torvalds 已提交
952 953 954

	/* allocate and map the resource */

B
Ben Dooks 已提交
955 956
	/* currently we assume we have the one resource */
	res  = pdev->resource;
957
	size = resource_size(res);
L
Linus Torvalds 已提交
958 959 960 961

	info->area = request_mem_region(res->start, size, pdev->name);

	if (info->area == NULL) {
962
		dev_err(&pdev->dev, "cannot reserve register region\n");
L
Linus Torvalds 已提交
963 964 965 966
		err = -ENOENT;
		goto exit_error;
	}

967
	info->device     = &pdev->dev;
B
Ben Dooks 已提交
968 969
	info->platform   = plat;
	info->regs       = ioremap(res->start, size);
970
	info->cpu_type   = cpu_type;
L
Linus Torvalds 已提交
971 972

	if (info->regs == NULL) {
973
		dev_err(&pdev->dev, "cannot reserve register region\n");
L
Linus Torvalds 已提交
974 975
		err = -EIO;
		goto exit_error;
976
	}
L
Linus Torvalds 已提交
977

978
	dev_dbg(&pdev->dev, "mapped registers at %p\n", info->regs);
L
Linus Torvalds 已提交
979 980 981

	/* initialise the hardware */

982
	err = s3c2410_nand_inithw(info);
L
Linus Torvalds 已提交
983 984 985 986 987 988 989 990 991 992 993
	if (err != 0)
		goto exit_error;

	sets = (plat != NULL) ? plat->sets : NULL;
	nr_sets = (plat != NULL) ? plat->nr_sets : 1;

	info->mtd_count = nr_sets;

	/* allocate our information */

	size = nr_sets * sizeof(*info->mtds);
J
Julia Lawall 已提交
994
	info->mtds = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
995
	if (info->mtds == NULL) {
996
		dev_err(&pdev->dev, "failed to allocate mtd storage\n");
L
Linus Torvalds 已提交
997 998 999 1000 1001 1002 1003 1004 1005
		err = -ENOMEM;
		goto exit_error;
	}

	/* initialise all possible chips */

	nmtd = info->mtds;

	for (setno = 0; setno < nr_sets; setno++, nmtd++) {
1006
		pr_debug("initialising set %d (%p, info %p)\n", setno, nmtd, info);
1007

L
Linus Torvalds 已提交
1008 1009
		s3c2410_nand_init_chip(info, nmtd, sets);

1010
		nmtd->scan_res = nand_scan_ident(&nmtd->mtd,
1011 1012
						 (sets) ? sets->nr_chips : 1,
						 NULL);
L
Linus Torvalds 已提交
1013 1014

		if (nmtd->scan_res == 0) {
1015 1016
			s3c2410_nand_update_chip(info, nmtd);
			nand_scan_tail(&nmtd->mtd);
L
Linus Torvalds 已提交
1017 1018 1019 1020 1021 1022
			s3c2410_nand_add_partition(info, nmtd, sets);
		}

		if (sets != NULL)
			sets++;
	}
1023

1024 1025 1026 1027 1028 1029
	err = s3c2410_nand_cpufreq_register(info);
	if (err < 0) {
		dev_err(&pdev->dev, "failed to init cpufreq support\n");
		goto exit_error;
	}

1030
	if (allow_clk_suspend(info)) {
1031
		dev_info(&pdev->dev, "clock idle support enabled\n");
1032
		s3c2410_nand_clk_set_state(info, CLOCK_SUSPEND);
1033 1034
	}

L
Linus Torvalds 已提交
1035 1036 1037 1038
	pr_debug("initialised ok\n");
	return 0;

 exit_error:
1039
	s3c24xx_nand_remove(pdev);
L
Linus Torvalds 已提交
1040 1041 1042 1043 1044 1045

	if (err == 0)
		err = -EINVAL;
	return err;
}

1046 1047 1048 1049 1050 1051 1052 1053
/* PM Support */
#ifdef CONFIG_PM

static int s3c24xx_nand_suspend(struct platform_device *dev, pm_message_t pm)
{
	struct s3c2410_nand_info *info = platform_get_drvdata(dev);

	if (info) {
1054
		info->save_sel = readl(info->sel_reg);
1055 1056 1057 1058 1059 1060

		/* For the moment, we must ensure nFCE is high during
		 * the time we are suspended. This really should be
		 * handled by suspending the MTDs we are using, but
		 * that is currently not the case. */

1061
		writel(info->save_sel | info->sel_bit, info->sel_reg);
1062

1063
		s3c2410_nand_clk_set_state(info, CLOCK_DISABLE);
1064 1065 1066 1067 1068 1069 1070 1071
	}

	return 0;
}

static int s3c24xx_nand_resume(struct platform_device *dev)
{
	struct s3c2410_nand_info *info = platform_get_drvdata(dev);
1072
	unsigned long sel;
1073 1074

	if (info) {
1075
		s3c2410_nand_clk_set_state(info, CLOCK_ENABLE);
1076
		s3c2410_nand_inithw(info);
1077

1078 1079
		/* Restore the state of the nFCE line. */

1080 1081 1082 1083
		sel = readl(info->sel_reg);
		sel &= ~info->sel_bit;
		sel |= info->save_sel & info->sel_bit;
		writel(sel, info->sel_reg);
1084

1085
		s3c2410_nand_clk_set_state(info, CLOCK_SUSPEND);
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	}

	return 0;
}

#else
#define s3c24xx_nand_suspend NULL
#define s3c24xx_nand_resume NULL
#endif

B
Ben Dooks 已提交
1096 1097
/* driver device registration */

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
static struct platform_device_id s3c24xx_driver_ids[] = {
	{
		.name		= "s3c2410-nand",
		.driver_data	= TYPE_S3C2410,
	}, {
		.name		= "s3c2440-nand",
		.driver_data	= TYPE_S3C2440,
	}, {
		.name		= "s3c2412-nand",
		.driver_data	= TYPE_S3C2412,
1108 1109 1110
	}, {
		.name		= "s3c6400-nand",
		.driver_data	= TYPE_S3C2412, /* compatible with 2412 */
1111
	},
1112
	{ }
L
Linus Torvalds 已提交
1113 1114
};

1115
MODULE_DEVICE_TABLE(platform, s3c24xx_driver_ids);
B
Ben Dooks 已提交
1116

1117 1118 1119
static struct platform_driver s3c24xx_nand_driver = {
	.probe		= s3c24xx_nand_probe,
	.remove		= s3c24xx_nand_remove,
1120 1121
	.suspend	= s3c24xx_nand_suspend,
	.resume		= s3c24xx_nand_resume,
1122
	.id_table	= s3c24xx_driver_ids,
1123
	.driver		= {
1124
		.name	= "s3c24xx-nand",
1125 1126 1127 1128
		.owner	= THIS_MODULE,
	},
};

1129
module_platform_driver(s3c24xx_nand_driver);
L
Linus Torvalds 已提交
1130 1131 1132

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
B
Ben Dooks 已提交
1133
MODULE_DESCRIPTION("S3C24XX MTD NAND driver");