i7core_edac.c 43.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/* Intel 7 core  Memory Controller kernel module (Nehalem)
 *
 * This file may be distributed under the terms of the
 * GNU General Public License version 2 only.
 *
 * Copyright (c) 2009 by:
 *	 Mauro Carvalho Chehab <mchehab@redhat.com>
 *
 * Red Hat Inc. http://www.redhat.com
 *
 * Forked and adapted from the i5400_edac driver
 *
 * Based on the following public Intel datasheets:
 * Intel Core i7 Processor Extreme Edition and Intel Core i7 Processor
 * Datasheet, Volume 2:
 *	http://download.intel.com/design/processor/datashts/320835.pdf
 * Intel Xeon Processor 5500 Series Datasheet Volume 2
 *	http://www.intel.com/Assets/PDF/datasheet/321322.pdf
 * also available at:
 * 	http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/pci_ids.h>
#include <linux/slab.h>
#include <linux/edac.h>
#include <linux/mmzone.h>
30 31
#include <linux/edac_mce.h>
#include <linux/spinlock.h>
32 33 34

#include "edac_core.h"

35
/* To use the new pci_[read/write]_config_qword instead of two dword */
36
#define USE_QWORD 0
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

/*
 * Alter this version for the module when modifications are made
 */
#define I7CORE_REVISION    " Ver: 1.0.0 " __DATE__
#define EDAC_MOD_STR      "i7core_edac"

/* HACK: temporary, just to enable all logs, for now */
#undef debugf0
#define debugf0(fmt, arg...)  edac_printk(KERN_INFO, "i7core", fmt, ##arg)

/*
 * Debug macros
 */
#define i7core_printk(level, fmt, arg...)			\
	edac_printk(level, "i7core", fmt, ##arg)

#define i7core_mc_printk(mci, level, fmt, arg...)		\
	edac_mc_chipset_printk(mci, level, "i7core", fmt, ##arg)

/*
 * i7core Memory Controller Registers
 */

61 62 63 64
	/* OFFSETS for Device 0 Function 0 */

#define MC_CFG_CONTROL	0x90

65 66 67 68 69 70
	/* OFFSETS for Device 3 Function 0 */

#define MC_CONTROL	0x48
#define MC_STATUS	0x4c
#define MC_MAX_DOD	0x64

71 72 73 74 75 76 77 78 79 80 81 82
/*
 * OFFSETS for Device 3 Function 4, as inicated on Xeon 5500 datasheet:
 * http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
 */

#define MC_TEST_ERR_RCV1	0x60
  #define DIMM2_COR_ERR(r)			((r) & 0x7fff)

#define MC_TEST_ERR_RCV0	0x64
  #define DIMM1_COR_ERR(r)			(((r) >> 16) & 0x7fff)
  #define DIMM0_COR_ERR(r)			((r) & 0x7fff)

83 84
	/* OFFSETS for Devices 4,5 and 6 Function 0 */

85 86 87 88 89 90
#define MC_CHANNEL_DIMM_INIT_PARAMS 0x58
  #define THREE_DIMMS_PRESENT		(1 << 24)
  #define SINGLE_QUAD_RANK_PRESENT	(1 << 23)
  #define QUAD_RANK_PRESENT		(1 << 22)
  #define REGISTERED_DIMM		(1 << 15)

91 92 93 94
#define MC_CHANNEL_MAPPER	0x60
  #define RDLCH(r, ch)		((((r) >> (3 + (ch * 6))) & 0x07) - 1)
  #define WRLCH(r, ch)		((((r) >> (ch * 6)) & 0x07) - 1)

95 96 97
#define MC_CHANNEL_RANK_PRESENT 0x7c
  #define RANK_PRESENT_MASK		0xffff

98
#define MC_CHANNEL_ADDR_MATCH	0xf0
99 100 101 102 103 104 105 106 107 108
#define MC_CHANNEL_ERROR_MASK	0xf8
#define MC_CHANNEL_ERROR_INJECT	0xfc
  #define INJECT_ADDR_PARITY	0x10
  #define INJECT_ECC		0x08
  #define MASK_CACHELINE	0x06
  #define MASK_FULL_CACHELINE	0x06
  #define MASK_MSB32_CACHELINE	0x04
  #define MASK_LSB32_CACHELINE	0x02
  #define NO_MASK_CACHELINE	0x00
  #define REPEAT_EN		0x01
109

110 111 112 113 114 115 116 117
	/* OFFSETS for Devices 4,5 and 6 Function 1 */
#define MC_DOD_CH_DIMM0		0x48
#define MC_DOD_CH_DIMM1		0x4c
#define MC_DOD_CH_DIMM2		0x50
  #define RANKOFFSET_MASK	((1 << 12) | (1 << 11) | (1 << 10))
  #define RANKOFFSET(x)		((x & RANKOFFSET_MASK) >> 10)
  #define DIMM_PRESENT_MASK	(1 << 9)
  #define DIMM_PRESENT(x)	(((x) & DIMM_PRESENT_MASK) >> 9)
118 119 120 121
  #define MC_DOD_NUMBANK_MASK		((1 << 8) | (1 << 7))
  #define MC_DOD_NUMBANK(x)		(((x) & MC_DOD_NUMBANK_MASK) >> 7)
  #define MC_DOD_NUMRANK_MASK		((1 << 6) | (1 << 5))
  #define MC_DOD_NUMRANK(x)		(((x) & MC_DOD_NUMRANK_MASK) >> 5)
122
  #define MC_DOD_NUMROW_MASK		((1 << 4) | (1 << 3) | (1 << 2))
123
  #define MC_DOD_NUMROW(x)		(((x) & MC_DOD_NUMROW_MASK) >> 2)
124 125
  #define MC_DOD_NUMCOL_MASK		3
  #define MC_DOD_NUMCOL(x)		((x) & MC_DOD_NUMCOL_MASK)
126

127 128
#define MC_RANK_PRESENT		0x7c

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
#define MC_SAG_CH_0	0x80
#define MC_SAG_CH_1	0x84
#define MC_SAG_CH_2	0x88
#define MC_SAG_CH_3	0x8c
#define MC_SAG_CH_4	0x90
#define MC_SAG_CH_5	0x94
#define MC_SAG_CH_6	0x98
#define MC_SAG_CH_7	0x9c

#define MC_RIR_LIMIT_CH_0	0x40
#define MC_RIR_LIMIT_CH_1	0x44
#define MC_RIR_LIMIT_CH_2	0x48
#define MC_RIR_LIMIT_CH_3	0x4C
#define MC_RIR_LIMIT_CH_4	0x50
#define MC_RIR_LIMIT_CH_5	0x54
#define MC_RIR_LIMIT_CH_6	0x58
#define MC_RIR_LIMIT_CH_7	0x5C
#define MC_RIR_LIMIT_MASK	((1 << 10) - 1)

#define MC_RIR_WAY_CH		0x80
  #define MC_RIR_WAY_OFFSET_MASK	(((1 << 14) - 1) & ~0x7)
  #define MC_RIR_WAY_RANK_MASK		0x7

152 153 154 155 156
/*
 * i7core structs
 */

#define NUM_CHANS 3
157
#define MAX_DIMMS 3		/* Max DIMMS per channel */
158
#define NUM_SOCKETS 2		/* Max number of MC sockets */
159 160
#define MAX_MCR_FUNC  4
#define MAX_CHAN_FUNC 3
161 162 163 164 165

struct i7core_info {
	u32	mc_control;
	u32	mc_status;
	u32	max_dod;
166
	u32	ch_map;
167 168
};

169 170 171 172

struct i7core_inject {
	int	enable;

173
	u8	socket;
174 175 176 177 178 179 180 181
	u32	section;
	u32	type;
	u32	eccmask;

	/* Error address mask */
	int channel, dimm, rank, bank, page, col;
};

182
struct i7core_channel {
183 184
	u32		ranks;
	u32		dimms;
185 186
};

187 188 189 190
struct pci_id_descr {
	int		dev;
	int		func;
	int 		dev_id;
191
	struct pci_dev	*pdev[NUM_SOCKETS];
192 193
};

194
struct i7core_pvt {
195 196 197 198
	struct pci_dev	*pci_noncore[NUM_SOCKETS];
	struct pci_dev	*pci_mcr[NUM_SOCKETS][MAX_MCR_FUNC + 1];
	struct pci_dev	*pci_ch[NUM_SOCKETS][NUM_CHANS][MAX_CHAN_FUNC + 1];

199
	struct i7core_info	info;
200
	struct i7core_inject	inject;
201 202 203
	struct i7core_channel	channel[NUM_SOCKETS][NUM_CHANS];

	int			sockets; /* Number of sockets */
204
	int			channels; /* Number of active channels */
205

206 207 208 209
	int		ce_count_available[NUM_SOCKETS];
			/* ECC corrected errors counts per dimm */
	unsigned long	ce_count[NUM_SOCKETS][MAX_DIMMS];
	int		last_ce_count[NUM_SOCKETS][MAX_DIMMS];
210

211 212 213 214 215
	/* mcelog glue */
	struct edac_mce		edac_mce;
	struct mce		mce_entry[MCE_LOG_LEN];
	unsigned		mce_count;
	spinlock_t		mce_lock;
216 217 218 219 220 221 222 223
};

/* Device name and register DID (Device ID) */
struct i7core_dev_info {
	const char *ctl_name;	/* name for this device */
	u16 fsb_mapping_errors;	/* DID for the branchmap,control */
};

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
#define PCI_DESCR(device, function, device_id)	\
	.dev = (device),			\
	.func = (function),			\
	.dev_id = (device_id)

struct pci_id_descr pci_devs[] = {
		/* Memory controller */
	{ PCI_DESCR(3, 0, PCI_DEVICE_ID_INTEL_I7_MCR)     },
	{ PCI_DESCR(3, 1, PCI_DEVICE_ID_INTEL_I7_MC_TAD)  },
	{ PCI_DESCR(3, 2, PCI_DEVICE_ID_INTEL_I7_MC_RAS)  }, /* if RDIMM is supported */
	{ PCI_DESCR(3, 4, PCI_DEVICE_ID_INTEL_I7_MC_TEST) },

		/* Channel 0 */
	{ PCI_DESCR(4, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH0_CTRL) },
	{ PCI_DESCR(4, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH0_ADDR) },
	{ PCI_DESCR(4, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH0_RANK) },
	{ PCI_DESCR(4, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH0_TC)   },

		/* Channel 1 */
	{ PCI_DESCR(5, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH1_CTRL) },
	{ PCI_DESCR(5, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH1_ADDR) },
	{ PCI_DESCR(5, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH1_RANK) },
	{ PCI_DESCR(5, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH1_TC)   },

		/* Channel 2 */
	{ PCI_DESCR(6, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH2_CTRL) },
	{ PCI_DESCR(6, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH2_ADDR) },
	{ PCI_DESCR(6, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH2_RANK) },
	{ PCI_DESCR(6, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH2_TC)   },
253 254 255 256 257 258 259 260 261 262

		/* Generic Non-core registers */
	/*
	 * This is the PCI device on i7core and on Xeon 35xx (8086:2c41)
	 * On Xeon 55xx, however, it has a different id (8086:2c40). So,
	 * the probing code needs to test for the other address in case of
	 * failure of this one
	 */
	{ PCI_DESCR(0, 0, PCI_DEVICE_ID_INTEL_I7_NOCORE)  },

263
};
264 265 266 267 268 269 270
#define N_DEVS ARRAY_SIZE(pci_devs)

/*
 *	pci_device_id	table for which devices we are looking for
 * This should match the first device at pci_devs table
 */
static const struct pci_device_id i7core_pci_tbl[] __devinitdata = {
271
	{PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X58_HUB_MGMT)},
272 273 274
	{0,}			/* 0 terminated list. */
};

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290

/* Table of devices attributes supported by this driver */
static const struct i7core_dev_info i7core_devs[] = {
	{
		.ctl_name = "i7 Core",
		.fsb_mapping_errors = PCI_DEVICE_ID_INTEL_I7_MCR,
	},
};

static struct edac_pci_ctl_info *i7core_pci;

/****************************************************************************
			Anciliary status routines
 ****************************************************************************/

	/* MC_CONTROL bits */
291 292
#define CH_ACTIVE(pvt, ch)	((pvt)->info.mc_control & (1 << (8 + ch)))
#define ECCx8(pvt)		((pvt)->info.mc_control & (1 << 1))
293 294

	/* MC_STATUS bits */
295 296
#define ECC_ENABLED(pvt)	((pvt)->info.mc_status & (1 << 3))
#define CH_DISABLED(pvt, ch)	((pvt)->info.mc_status & (1 << ch))
297 298

	/* MC_MAX_DOD read functions */
299
static inline int numdimms(u32 dimms)
300
{
301
	return (dimms & 0x3) + 1;
302 303
}

304
static inline int numrank(u32 rank)
305 306 307
{
	static int ranks[4] = { 1, 2, 4, -EINVAL };

308
	return ranks[rank & 0x3];
309 310
}

311
static inline int numbank(u32 bank)
312 313 314
{
	static int banks[4] = { 4, 8, 16, -EINVAL };

315
	return banks[bank & 0x3];
316 317
}

318
static inline int numrow(u32 row)
319 320 321 322 323 324
{
	static int rows[8] = {
		1 << 12, 1 << 13, 1 << 14, 1 << 15,
		1 << 16, -EINVAL, -EINVAL, -EINVAL,
	};

325
	return rows[row & 0x7];
326 327
}

328
static inline int numcol(u32 col)
329 330 331 332
{
	static int cols[8] = {
		1 << 10, 1 << 11, 1 << 12, -EINVAL,
	};
333
	return cols[col & 0x3];
334 335
}

336

337 338 339
/****************************************************************************
			Memory check routines
 ****************************************************************************/
340 341
static struct pci_dev *get_pdev_slot_func(u8 socket, unsigned slot,
					  unsigned func)
342 343 344 345
{
	int i;

	for (i = 0; i < N_DEVS; i++) {
346
		if (!pci_devs[i].pdev[socket])
347 348
			continue;

349 350 351
		if (PCI_SLOT(pci_devs[i].pdev[socket]->devfn) == slot &&
		    PCI_FUNC(pci_devs[i].pdev[socket]->devfn) == func) {
			return pci_devs[i].pdev[socket];
352 353 354
		}
	}

355 356 357
	return NULL;
}

358 359
static int i7core_get_active_channels(u8 socket, unsigned *channels,
				      unsigned *csrows)
360 361 362 363 364 365 366 367
{
	struct pci_dev *pdev = NULL;
	int i, j;
	u32 status, control;

	*channels = 0;
	*csrows = 0;

368
	pdev = get_pdev_slot_func(socket, 3, 0);
369
	if (!pdev) {
370 371
		i7core_printk(KERN_ERR, "Couldn't find socket %d fn 3.0!!!\n",
			      socket);
372
		return -ENODEV;
373
	}
374 375 376 377 378 379

	/* Device 3 function 0 reads */
	pci_read_config_dword(pdev, MC_STATUS, &status);
	pci_read_config_dword(pdev, MC_CONTROL, &control);

	for (i = 0; i < NUM_CHANS; i++) {
380
		u32 dimm_dod[3];
381 382 383 384 385
		/* Check if the channel is active */
		if (!(control & (1 << (8 + i))))
			continue;

		/* Check if the channel is disabled */
386
		if (status & (1 << i))
387 388
			continue;

389
		pdev = get_pdev_slot_func(socket, i + 4, 1);
390
		if (!pdev) {
391 392 393
			i7core_printk(KERN_ERR, "Couldn't find socket %d "
						"fn %d.%d!!!\n",
						socket, i + 4, 1);
394 395 396 397 398 399 400 401 402 403
			return -ENODEV;
		}
		/* Devices 4-6 function 1 */
		pci_read_config_dword(pdev,
				MC_DOD_CH_DIMM0, &dimm_dod[0]);
		pci_read_config_dword(pdev,
				MC_DOD_CH_DIMM1, &dimm_dod[1]);
		pci_read_config_dword(pdev,
				MC_DOD_CH_DIMM2, &dimm_dod[2]);

404
		(*channels)++;
405 406 407 408 409 410

		for (j = 0; j < 3; j++) {
			if (!DIMM_PRESENT(dimm_dod[j]))
				continue;
			(*csrows)++;
		}
411 412
	}

413 414
	debugf0("Number of active channels on socked %d: %d\n",
		socket, *channels);
415

416 417 418
	return 0;
}

419
static int get_dimm_config(struct mem_ctl_info *mci, int *csrow, u8 socket)
420 421
{
	struct i7core_pvt *pvt = mci->pvt_info;
422
	struct csrow_info *csr;
423
	struct pci_dev *pdev;
424
	int i, j;
425
	unsigned long last_page = 0;
426
	enum edac_type mode;
427
	enum mem_type mtype;
428

429
	/* Get data from the MC register, function 0 */
430
	pdev = pvt->pci_mcr[socket][0];
431
	if (!pdev)
432 433
		return -ENODEV;

434
	/* Device 3 function 0 reads */
435 436 437 438
	pci_read_config_dword(pdev, MC_CONTROL, &pvt->info.mc_control);
	pci_read_config_dword(pdev, MC_STATUS, &pvt->info.mc_status);
	pci_read_config_dword(pdev, MC_MAX_DOD, &pvt->info.max_dod);
	pci_read_config_dword(pdev, MC_CHANNEL_MAPPER, &pvt->info.ch_map);
439 440 441 442

	debugf0("MC control=0x%08x status=0x%08x dod=0x%08x map=0x%08x\n",
		pvt->info.mc_control, pvt->info.mc_status,
		pvt->info.max_dod, pvt->info.ch_map);
443

444
	if (ECC_ENABLED(pvt)) {
445
		debugf0("ECC enabled with x%d SDCC\n", ECCx8(pvt) ? 8 : 4);
446 447 448 449 450
		if (ECCx8(pvt))
			mode = EDAC_S8ECD8ED;
		else
			mode = EDAC_S4ECD4ED;
	} else {
451
		debugf0("ECC disabled\n");
452 453
		mode = EDAC_NONE;
	}
454 455

	/* FIXME: need to handle the error codes */
456 457 458 459 460 461 462
	debugf0("DOD Max limits: DIMMS: %d, %d-ranked, %d-banked\n",
		numdimms(pvt->info.max_dod),
		numrank(pvt->info.max_dod >> 2),
		numbank(pvt->info.max_dod >> 4));
	debugf0("DOD Max rows x colums = 0x%x x 0x%x\n",
		numrow(pvt->info.max_dod >> 6),
		numcol(pvt->info.max_dod >> 9));
463

464 465 466
	debugf0("Memory channel configuration:\n");

	for (i = 0; i < NUM_CHANS; i++) {
467
		u32 data, dimm_dod[3], value[8];
468 469 470 471 472 473 474 475 476 477

		if (!CH_ACTIVE(pvt, i)) {
			debugf0("Channel %i is not active\n", i);
			continue;
		}
		if (CH_DISABLED(pvt, i)) {
			debugf0("Channel %i is disabled\n", i);
			continue;
		}

478
		/* Devices 4-6 function 0 */
479
		pci_read_config_dword(pvt->pci_ch[socket][i][0],
480 481
				MC_CHANNEL_DIMM_INIT_PARAMS, &data);

482 483
		pvt->channel[socket][i].ranks = (data & QUAD_RANK_PRESENT) ?
						4 : 2;
484

485 486 487 488 489
		if (data & REGISTERED_DIMM)
			mtype = MEM_RDDR3;
		else
			mtype = MEM_DDR3;
#if 0
490 491 492 493 494 495
		if (data & THREE_DIMMS_PRESENT)
			pvt->channel[i].dimms = 3;
		else if (data & SINGLE_QUAD_RANK_PRESENT)
			pvt->channel[i].dimms = 1;
		else
			pvt->channel[i].dimms = 2;
496 497 498
#endif

		/* Devices 4-6 function 1 */
499
		pci_read_config_dword(pvt->pci_ch[socket][i][1],
500
				MC_DOD_CH_DIMM0, &dimm_dod[0]);
501
		pci_read_config_dword(pvt->pci_ch[socket][i][1],
502
				MC_DOD_CH_DIMM1, &dimm_dod[1]);
503
		pci_read_config_dword(pvt->pci_ch[socket][i][1],
504
				MC_DOD_CH_DIMM2, &dimm_dod[2]);
505

506
		debugf0("Ch%d phy rd%d, wr%d (0x%08x): "
507
			"%d ranks, %cDIMMs\n",
508 509 510
			i,
			RDLCH(pvt->info.ch_map, i), WRLCH(pvt->info.ch_map, i),
			data,
511
			pvt->channel[socket][i].ranks,
512
			(data & REGISTERED_DIMM) ? 'R' : 'U');
513 514 515

		for (j = 0; j < 3; j++) {
			u32 banks, ranks, rows, cols;
516
			u32 size, npages;
517 518 519 520 521 522 523 524 525

			if (!DIMM_PRESENT(dimm_dod[j]))
				continue;

			banks = numbank(MC_DOD_NUMBANK(dimm_dod[j]));
			ranks = numrank(MC_DOD_NUMRANK(dimm_dod[j]));
			rows = numrow(MC_DOD_NUMROW(dimm_dod[j]));
			cols = numcol(MC_DOD_NUMCOL(dimm_dod[j]));

526 527 528
			/* DDR3 has 8 I/O banks */
			size = (rows * cols * banks * ranks) >> (20 - 3);

529
			pvt->channel[socket][i].dimms++;
530

531 532 533 534
			debugf0("\tdimm %d (0x%08x) %d Mb offset: %x, "
				"numbank: %d,\n\t\t"
				"numrank: %d, numrow: %#x, numcol: %#x\n",
				j, dimm_dod[j], size,
535 536 537
				RANKOFFSET(dimm_dod[j]),
				banks, ranks, rows, cols);

538 539 540 541 542
#if PAGE_SHIFT > 20
			npages = size >> (PAGE_SHIFT - 20);
#else
			npages = size << (20 - PAGE_SHIFT);
#endif
543

544
			csr = &mci->csrows[*csrow];
545 546 547 548 549
			csr->first_page = last_page + 1;
			last_page += npages;
			csr->last_page = last_page;
			csr->nr_pages = npages;

550
			csr->page_mask = 0;
551
			csr->grain = 8;
552
			csr->csrow_idx = *csrow;
553 554 555 556
			csr->nr_channels = 1;

			csr->channels[0].chan_idx = i;
			csr->channels[0].ce_count = 0;
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574

			switch (banks) {
			case 4:
				csr->dtype = DEV_X4;
				break;
			case 8:
				csr->dtype = DEV_X8;
				break;
			case 16:
				csr->dtype = DEV_X16;
				break;
			default:
				csr->dtype = DEV_UNKNOWN;
			}

			csr->edac_mode = mode;
			csr->mtype = mtype;

575
			(*csrow)++;
576
		}
577

578 579 580 581 582 583 584 585
		pci_read_config_dword(pdev, MC_SAG_CH_0, &value[0]);
		pci_read_config_dword(pdev, MC_SAG_CH_1, &value[1]);
		pci_read_config_dword(pdev, MC_SAG_CH_2, &value[2]);
		pci_read_config_dword(pdev, MC_SAG_CH_3, &value[3]);
		pci_read_config_dword(pdev, MC_SAG_CH_4, &value[4]);
		pci_read_config_dword(pdev, MC_SAG_CH_5, &value[5]);
		pci_read_config_dword(pdev, MC_SAG_CH_6, &value[6]);
		pci_read_config_dword(pdev, MC_SAG_CH_7, &value[7]);
586
		debugf0("\t[%i] DIVBY3\tREMOVED\tOFFSET\n", i);
587
		for (j = 0; j < 8; j++)
588
			debugf0("\t\t%#x\t%#x\t%#x\n",
589 590 591
				(value[j] >> 27) & 0x1,
				(value[j] >> 24) & 0x7,
				(value[j] && ((1 << 24) - 1)));
592 593
	}

594 595 596
	return 0;
}

597 598 599 600 601 602 603 604 605 606 607
/****************************************************************************
			Error insertion routines
 ****************************************************************************/

/* The i7core has independent error injection features per channel.
   However, to have a simpler code, we don't allow enabling error injection
   on more than one channel.
   Also, since a change at an inject parameter will be applied only at enable,
   we're disabling error injection on all write calls to the sysfs nodes that
   controls the error code injection.
 */
608
static int disable_inject(struct mem_ctl_info *mci)
609 610 611 612 613
{
	struct i7core_pvt *pvt = mci->pvt_info;

	pvt->inject.enable = 0;

614
	if (!pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0])
615 616
		return -ENODEV;

617
	pci_write_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
618
				MC_CHANNEL_ERROR_MASK, 0);
619 620

	return 0;
621 622
}

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
/*
 * i7core inject inject.socket
 *
 *	accept and store error injection inject.socket value
 */
static ssize_t i7core_inject_socket_store(struct mem_ctl_info *mci,
					   const char *data, size_t count)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	unsigned long value;
	int rc;

	rc = strict_strtoul(data, 10, &value);
	if ((rc < 0) || (value > pvt->sockets))
		return 0;

	pvt->inject.section = (u32) value;
	return count;
}

static ssize_t i7core_inject_socket_show(struct mem_ctl_info *mci,
					      char *data)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	return sprintf(data, "%d\n", pvt->inject.socket);
}

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
/*
 * i7core inject inject.section
 *
 *	accept and store error injection inject.section value
 *	bit 0 - refers to the lower 32-byte half cacheline
 *	bit 1 - refers to the upper 32-byte half cacheline
 */
static ssize_t i7core_inject_section_store(struct mem_ctl_info *mci,
					   const char *data, size_t count)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	unsigned long value;
	int rc;

	if (pvt->inject.enable)
665
		disable_inject(mci);
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697

	rc = strict_strtoul(data, 10, &value);
	if ((rc < 0) || (value > 3))
		return 0;

	pvt->inject.section = (u32) value;
	return count;
}

static ssize_t i7core_inject_section_show(struct mem_ctl_info *mci,
					      char *data)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	return sprintf(data, "0x%08x\n", pvt->inject.section);
}

/*
 * i7core inject.type
 *
 *	accept and store error injection inject.section value
 *	bit 0 - repeat enable - Enable error repetition
 *	bit 1 - inject ECC error
 *	bit 2 - inject parity error
 */
static ssize_t i7core_inject_type_store(struct mem_ctl_info *mci,
					const char *data, size_t count)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	unsigned long value;
	int rc;

	if (pvt->inject.enable)
698
		disable_inject(mci);
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732

	rc = strict_strtoul(data, 10, &value);
	if ((rc < 0) || (value > 7))
		return 0;

	pvt->inject.type = (u32) value;
	return count;
}

static ssize_t i7core_inject_type_show(struct mem_ctl_info *mci,
					      char *data)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	return sprintf(data, "0x%08x\n", pvt->inject.type);
}

/*
 * i7core_inject_inject.eccmask_store
 *
 * The type of error (UE/CE) will depend on the inject.eccmask value:
 *   Any bits set to a 1 will flip the corresponding ECC bit
 *   Correctable errors can be injected by flipping 1 bit or the bits within
 *   a symbol pair (2 consecutive aligned 8-bit pairs - i.e. 7:0 and 15:8 or
 *   23:16 and 31:24). Flipping bits in two symbol pairs will cause an
 *   uncorrectable error to be injected.
 */
static ssize_t i7core_inject_eccmask_store(struct mem_ctl_info *mci,
					const char *data, size_t count)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	unsigned long value;
	int rc;

	if (pvt->inject.enable)
733
		disable_inject(mci);
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768

	rc = strict_strtoul(data, 10, &value);
	if (rc < 0)
		return 0;

	pvt->inject.eccmask = (u32) value;
	return count;
}

static ssize_t i7core_inject_eccmask_show(struct mem_ctl_info *mci,
					      char *data)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	return sprintf(data, "0x%08x\n", pvt->inject.eccmask);
}

/*
 * i7core_addrmatch
 *
 * The type of error (UE/CE) will depend on the inject.eccmask value:
 *   Any bits set to a 1 will flip the corresponding ECC bit
 *   Correctable errors can be injected by flipping 1 bit or the bits within
 *   a symbol pair (2 consecutive aligned 8-bit pairs - i.e. 7:0 and 15:8 or
 *   23:16 and 31:24). Flipping bits in two symbol pairs will cause an
 *   uncorrectable error to be injected.
 */
static ssize_t i7core_inject_addrmatch_store(struct mem_ctl_info *mci,
					const char *data, size_t count)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	char *cmd, *val;
	long value;
	int rc;

	if (pvt->inject.enable)
769
		disable_inject(mci);
770 771 772 773 774 775 776 777 778

	do {
		cmd = strsep((char **) &data, ":");
		if (!cmd)
			break;
		val = strsep((char **) &data, " \n\t");
		if (!val)
			return cmd - data;

779
		if (!strcasecmp(val, "any"))
780 781 782 783 784 785 786
			value = -1;
		else {
			rc = strict_strtol(val, 10, &value);
			if ((rc < 0) || (value < 0))
				return cmd - data;
		}

787
		if (!strcasecmp(cmd, "channel")) {
788 789 790 791
			if (value < 3)
				pvt->inject.channel = value;
			else
				return cmd - data;
792
		} else if (!strcasecmp(cmd, "dimm")) {
793 794 795 796
			if (value < 4)
				pvt->inject.dimm = value;
			else
				return cmd - data;
797
		} else if (!strcasecmp(cmd, "rank")) {
798 799 800 801
			if (value < 4)
				pvt->inject.rank = value;
			else
				return cmd - data;
802
		} else if (!strcasecmp(cmd, "bank")) {
803 804 805 806
			if (value < 4)
				pvt->inject.bank = value;
			else
				return cmd - data;
807
		} else if (!strcasecmp(cmd, "page")) {
808 809 810 811
			if (value <= 0xffff)
				pvt->inject.page = value;
			else
				return cmd - data;
812 813
		} else if (!strcasecmp(cmd, "col") ||
			   !strcasecmp(cmd, "column")) {
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
			if (value <= 0x3fff)
				pvt->inject.col = value;
			else
				return cmd - data;
		}
	} while (1);

	return count;
}

static ssize_t i7core_inject_addrmatch_show(struct mem_ctl_info *mci,
					      char *data)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	char channel[4], dimm[4], bank[4], rank[4], page[7], col[7];

	if (pvt->inject.channel < 0)
		sprintf(channel, "any");
	else
		sprintf(channel, "%d", pvt->inject.channel);
	if (pvt->inject.dimm < 0)
		sprintf(dimm, "any");
	else
		sprintf(dimm, "%d", pvt->inject.dimm);
	if (pvt->inject.bank < 0)
		sprintf(bank, "any");
	else
		sprintf(bank, "%d", pvt->inject.bank);
	if (pvt->inject.rank < 0)
		sprintf(rank, "any");
	else
		sprintf(rank, "%d", pvt->inject.rank);
	if (pvt->inject.page < 0)
		sprintf(page, "any");
	else
		sprintf(page, "0x%04x", pvt->inject.page);
	if (pvt->inject.col < 0)
		sprintf(col, "any");
	else
		sprintf(col, "0x%04x", pvt->inject.col);

	return sprintf(data, "channel: %s\ndimm: %s\nbank: %s\n"
			     "rank: %s\npage: %s\ncolumn: %s\n",
		       channel, dimm, bank, rank, page, col);
}

/*
 * This routine prepares the Memory Controller for error injection.
 * The error will be injected when some process tries to write to the
 * memory that matches the given criteria.
 * The criteria can be set in terms of a mask where dimm, rank, bank, page
 * and col can be specified.
 * A -1 value for any of the mask items will make the MCU to ignore
 * that matching criteria for error injection.
 *
 * It should be noticed that the error will only happen after a write operation
 * on a memory that matches the condition. if REPEAT_EN is not enabled at
 * inject mask, then it will produce just one error. Otherwise, it will repeat
 * until the injectmask would be cleaned.
 *
 * FIXME: This routine assumes that MAXNUMDIMMS value of MC_MAX_DOD
 *    is reliable enough to check if the MC is using the
 *    three channels. However, this is not clear at the datasheet.
 */
static ssize_t i7core_inject_enable_store(struct mem_ctl_info *mci,
				       const char *data, size_t count)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	u32 injectmask;
	u64 mask = 0;
	int  rc;
	long enable;

887
	if (!pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0])
888 889
		return 0;

890 891 892 893 894 895 896 897 898 899 900 901 902
	rc = strict_strtoul(data, 10, &enable);
	if ((rc < 0))
		return 0;

	if (enable) {
		pvt->inject.enable = 1;
	} else {
		disable_inject(mci);
		return count;
	}

	/* Sets pvt->inject.dimm mask */
	if (pvt->inject.dimm < 0)
903
		mask |= 1L << 41;
904
	else {
905
		if (pvt->channel[pvt->inject.socket][pvt->inject.channel].dimms > 2)
906
			mask |= (pvt->inject.dimm & 0x3L) << 35;
907
		else
908
			mask |= (pvt->inject.dimm & 0x1L) << 36;
909 910 911 912
	}

	/* Sets pvt->inject.rank mask */
	if (pvt->inject.rank < 0)
913
		mask |= 1L << 40;
914
	else {
915
		if (pvt->channel[pvt->inject.socket][pvt->inject.channel].dimms > 2)
916
			mask |= (pvt->inject.rank & 0x1L) << 34;
917
		else
918
			mask |= (pvt->inject.rank & 0x3L) << 34;
919 920 921 922
	}

	/* Sets pvt->inject.bank mask */
	if (pvt->inject.bank < 0)
923
		mask |= 1L << 39;
924
	else
925
		mask |= (pvt->inject.bank & 0x15L) << 30;
926 927 928

	/* Sets pvt->inject.page mask */
	if (pvt->inject.page < 0)
929
		mask |= 1L << 38;
930
	else
931
		mask |= (pvt->inject.page & 0xffffL) << 14;
932 933 934

	/* Sets pvt->inject.column mask */
	if (pvt->inject.col < 0)
935
		mask |= 1L << 37;
936
	else
937
		mask |= (pvt->inject.col & 0x3fffL);
938

939
	/* Unlock writes to registers */
940 941
	pci_write_config_dword(pvt->pci_noncore[pvt->inject.socket],
			       MC_CFG_CONTROL, 0x2);
942 943 944
	msleep(100);

	/* Zeroes error count registers */
945 946 947 948 949
	pci_write_config_dword(pvt->pci_mcr[pvt->inject.socket][4],
			       MC_TEST_ERR_RCV1, 0);
	pci_write_config_dword(pvt->pci_mcr[pvt->inject.socket][4],
			       MC_TEST_ERR_RCV0, 0);
	pvt->ce_count_available[pvt->inject.socket] = 0;
950 951


952
#if USE_QWORD
953
	pci_write_config_qword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
954
			       MC_CHANNEL_ADDR_MATCH, mask);
955
#else
956
	pci_write_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
957
			       MC_CHANNEL_ADDR_MATCH, mask);
958
	pci_write_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
959 960 961 962 963 964
			       MC_CHANNEL_ADDR_MATCH + 4, mask >> 32L);
#endif

#if 1
#if USE_QWORD
	u64 rdmask;
965
	pci_read_config_qword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
966 967 968 969 970 971
			       MC_CHANNEL_ADDR_MATCH, &rdmask);
	debugf0("Inject addr match write 0x%016llx, read: 0x%016llx\n",
		mask, rdmask);
#else
	u32 rdmask1, rdmask2;

972
	pci_read_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
973
			       MC_CHANNEL_ADDR_MATCH, &rdmask1);
974
	pci_read_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
975 976
			       MC_CHANNEL_ADDR_MATCH + 4, &rdmask2);

977
	debugf0("Inject addr match write 0x%016llx, read: 0x%08x 0x%08x\n",
978 979 980
		mask, rdmask1, rdmask2);
#endif
#endif
981

982
	pci_write_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
983 984 985 986 987 988 989 990 991
			       MC_CHANNEL_ERROR_MASK, pvt->inject.eccmask);

	/*
	 * bit    0: REPEAT_EN
	 * bits 1-2: MASK_HALF_CACHELINE
	 * bit    3: INJECT_ECC
	 * bit    4: INJECT_ADDR_PARITY
	 */

992 993
	injectmask = (pvt->inject.type & 1) |
		     (pvt->inject.section & 0x3) << 1 |
994 995
		     (pvt->inject.type & 0x6) << (3 - 1);

996
	pci_write_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
997 998
			       MC_CHANNEL_ERROR_MASK, injectmask);

999 1000 1001 1002
#if 0
	/* lock writes to registers */
	pci_write_config_dword(pvt->pci_noncore, MC_CFG_CONTROL, 0);
#endif
1003 1004
	debugf0("Error inject addr match 0x%016llx, ecc 0x%08x,"
		" inject 0x%08x\n",
1005 1006
		mask, pvt->inject.eccmask, injectmask);

1007

1008 1009 1010 1011 1012 1013 1014
	return count;
}

static ssize_t i7core_inject_enable_show(struct mem_ctl_info *mci,
					char *data)
{
	struct i7core_pvt *pvt = mci->pvt_info;
1015 1016
	u32 injectmask;

1017
	pci_read_config_dword(pvt->pci_ch[pvt->inject.socket][pvt->inject.channel][0],
1018 1019 1020 1021 1022 1023 1024
			       MC_CHANNEL_ERROR_MASK, &injectmask);

	debugf0("Inject error read: 0x%018x\n", injectmask);

	if (injectmask & 0x0c)
		pvt->inject.enable = 1;

1025 1026 1027
	return sprintf(data, "%d\n", pvt->inject.enable);
}

1028 1029
static ssize_t i7core_ce_regs_show(struct mem_ctl_info *mci, char *data)
{
1030
	unsigned i, count, total = 0;
1031 1032
	struct i7core_pvt *pvt = mci->pvt_info;

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
	for (i = 0; i < pvt->sockets; i++) {
		if (!pvt->ce_count_available[i])
			count = sprintf(data, "socket 0 data unavailable\n");
		else
			count = sprintf(data, "socket %d, dimm0: %lu\n"
					      "dimm1: %lu\ndimm2: %lu\n",
					i,
					pvt->ce_count[i][0],
					pvt->ce_count[i][1],
					pvt->ce_count[i][2]);
		data  += count;
		total += count;
	}
1046

1047
	return total;
1048 1049
}

1050 1051 1052 1053 1054
/*
 * Sysfs struct
 */
static struct mcidev_sysfs_attribute i7core_inj_attrs[] = {
	{
1055 1056 1057 1058 1059 1060 1061
		.attr = {
			.name = "inject_socket",
			.mode = (S_IRUGO | S_IWUSR)
		},
		.show  = i7core_inject_socket_show,
		.store = i7core_inject_socket_store,
	}, {
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
		.attr = {
			.name = "inject_section",
			.mode = (S_IRUGO | S_IWUSR)
		},
		.show  = i7core_inject_section_show,
		.store = i7core_inject_section_store,
	}, {
		.attr = {
			.name = "inject_type",
			.mode = (S_IRUGO | S_IWUSR)
		},
		.show  = i7core_inject_type_show,
		.store = i7core_inject_type_store,
	}, {
		.attr = {
			.name = "inject_eccmask",
			.mode = (S_IRUGO | S_IWUSR)
		},
		.show  = i7core_inject_eccmask_show,
		.store = i7core_inject_eccmask_store,
	}, {
		.attr = {
			.name = "inject_addrmatch",
			.mode = (S_IRUGO | S_IWUSR)
		},
		.show  = i7core_inject_addrmatch_show,
		.store = i7core_inject_addrmatch_store,
	}, {
		.attr = {
			.name = "inject_enable",
			.mode = (S_IRUGO | S_IWUSR)
		},
		.show  = i7core_inject_enable_show,
		.store = i7core_inject_enable_store,
1096 1097 1098 1099 1100 1101 1102
	}, {
		.attr = {
			.name = "corrected_error_counts",
			.mode = (S_IRUGO | S_IWUSR)
		},
		.show  = i7core_ce_regs_show,
		.store = NULL,
1103 1104 1105
	},
};

1106 1107 1108 1109 1110 1111 1112 1113
/****************************************************************************
	Device initialization routines: put/get, init/exit
 ****************************************************************************/

/*
 *	i7core_put_devices	'put' all the devices that we have
 *				reserved via 'get'
 */
1114
static void i7core_put_devices(void)
1115
{
1116
	int i, j;
1117

1118 1119 1120
	for (i = 0; i < NUM_SOCKETS; i++)
		for (j = 0; j < N_DEVS; j++)
			pci_dev_put(pci_devs[j].pdev[i]);
1121 1122 1123 1124 1125 1126 1127 1128
}

/*
 *	i7core_get_devices	Find and perform 'get' operation on the MCH's
 *			device/functions we want to reference for this driver
 *
 *			Need to 'get' device 16 func 1 and func 2
 */
1129
static int i7core_get_devices(void)
1130
{
1131
	int rc, i;
1132
	struct pci_dev *pdev = NULL;
1133 1134
	u8 bus = 0;
	u8 socket = 0;
1135

1136 1137 1138
	for (i = 0; i < N_DEVS; i++) {
		pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
					pci_devs[i].dev_id, NULL);
1139 1140 1141 1142 1143 1144 1145 1146 1147

		if (!pdev && !i) {
			pcibios_scan_specific_bus(254);
			pcibios_scan_specific_bus(255);

			pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
						pci_devs[i].dev_id, NULL);
		}

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
		/*
		 * On Xeon 55xx, the Intel Quckpath Arch Generic Non-core regs
		 * is at addr 8086:2c40, instead of 8086:2c41. So, we need
		 * to probe for the alternate address in case of failure
		 */
		if (pci_devs[i].dev_id == PCI_DEVICE_ID_INTEL_I7_NOCORE
								    && !pdev)
			pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
				PCI_DEVICE_ID_INTEL_I7_NOCORE_ALT, NULL);

1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
		if (likely(pdev)) {
			bus = pdev->bus->number;

			if (bus == 0x3f)
				socket = 0;
			else
				socket = 255 - bus;

			if (socket >= NUM_SOCKETS) {
				i7core_printk(KERN_ERR,
					"Found unexpected socket for "
					"dev %02x:%02x.%d PCI ID %04x:%04x\n",
					bus, pci_devs[i].dev, pci_devs[i].func,
					PCI_VENDOR_ID_INTEL, pci_devs[i].dev_id);

				rc = -ENODEV;
				goto error;
			}

			pci_devs[i].pdev[socket] = pdev;
		} else {
1179
			i7core_printk(KERN_ERR,
1180 1181 1182 1183
				"Device not found: "
				"dev %02x:%02x.%d PCI ID %04x:%04x\n",
				bus, pci_devs[i].dev, pci_devs[i].func,
				PCI_VENDOR_ID_INTEL, pci_devs[i].dev_id);
1184 1185

			/* Dev 3 function 2 only exists on chips with RDIMMs */
1186
			if ((pci_devs[i].dev == 3) && (pci_devs[i].func == 2))
1187 1188 1189 1190 1191
				continue;

			/* End of list, leave */
			rc = -ENODEV;
			goto error;
1192 1193
		}

1194 1195 1196
		/* Sanity check */
		if (unlikely(PCI_SLOT(pdev->devfn) != pci_devs[i].dev ||
			     PCI_FUNC(pdev->devfn) != pci_devs[i].func)) {
1197
			i7core_printk(KERN_ERR,
1198 1199
				"Device PCI ID %04x:%04x "
				"has fn %d.%d instead of fn %d.%d\n",
1200
				PCI_VENDOR_ID_INTEL, pci_devs[i].dev_id,
1201
				PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
1202
				pci_devs[i].dev, pci_devs[i].func);
1203 1204
			rc = -EINVAL;
			goto error;
1205
		}
1206 1207 1208 1209

		/* Be sure that the device is enabled */
		rc = pci_enable_device(pdev);
		if (unlikely(rc < 0)) {
1210
			i7core_printk(KERN_ERR,
1211 1212
				"Couldn't enable PCI ID %04x:%04x "
				"fn %d.%d\n",
1213
				PCI_VENDOR_ID_INTEL, pci_devs[i].dev_id,
1214 1215
				PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
			goto error;
1216
		}
1217

1218
		i7core_printk(KERN_INFO,
1219 1220 1221 1222
				"Registered socket %d "
				"dev %02x:%02x.%d PCI ID %04x:%04x\n",
				socket, bus, pci_devs[i].dev, pci_devs[i].func,
				PCI_VENDOR_ID_INTEL, pci_devs[i].dev_id);
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	}

	return 0;

error:
	i7core_put_devices();
	return -EINVAL;
}

static int mci_bind_devs(struct mem_ctl_info *mci)
{
	struct i7core_pvt *pvt = mci->pvt_info;
	struct pci_dev *pdev;
1236
	int i, j, func, slot;
1237

1238 1239 1240 1241 1242
	for (i = 0; i < pvt->sockets; i++) {
		for (j = 0; j < N_DEVS; j++) {
			pdev = pci_devs[j].pdev[i];
			if (!pdev)
				continue;
1243

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
			func = PCI_FUNC(pdev->devfn);
			slot = PCI_SLOT(pdev->devfn);
			if (slot == 3) {
				if (unlikely(func > MAX_MCR_FUNC))
					goto error;
				pvt->pci_mcr[i][func] = pdev;
			} else if (likely(slot >= 4 && slot < 4 + NUM_CHANS)) {
				if (unlikely(func > MAX_CHAN_FUNC))
					goto error;
				pvt->pci_ch[i][slot - 4][func] = pdev;
			} else if (!slot && !func)
				pvt->pci_noncore[i] = pdev;
			else
1257 1258
				goto error;

1259 1260 1261 1262
			debugf0("Associated fn %d.%d, dev = %p, socket %d\n",
				PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
				pdev, i);
		}
1263
	}
1264

1265
	return 0;
1266 1267 1268 1269 1270 1271

error:
	i7core_printk(KERN_ERR, "Device %d, function %d "
		      "is out of the expected range\n",
		      slot, func);
	return -EINVAL;
1272 1273
}

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
/****************************************************************************
			Error check routines
 ****************************************************************************/

/* This function is based on the device 3 function 4 registers as described on:
 * Intel Xeon Processor 5500 Series Datasheet Volume 2
 *	http://www.intel.com/Assets/PDF/datasheet/321322.pdf
 * also available at:
 * 	http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
 */
1284
static void check_mc_test_err(struct mem_ctl_info *mci, u8 socket)
1285 1286 1287 1288 1289
{
	struct i7core_pvt *pvt = mci->pvt_info;
	u32 rcv1, rcv0;
	int new0, new1, new2;

1290
	if (!pvt->pci_mcr[socket][4]) {
1291 1292 1293 1294 1295
		debugf0("%s MCR registers not found\n",__func__);
		return;
	}

	/* Corrected error reads */
1296 1297
	pci_read_config_dword(pvt->pci_mcr[socket][4], MC_TEST_ERR_RCV1, &rcv1);
	pci_read_config_dword(pvt->pci_mcr[socket][4], MC_TEST_ERR_RCV0, &rcv0);
1298 1299 1300 1301 1302 1303

	/* Store the new values */
	new2 = DIMM2_COR_ERR(rcv1);
	new1 = DIMM1_COR_ERR(rcv0);
	new0 = DIMM0_COR_ERR(rcv0);

1304
#if 0
1305 1306 1307
	debugf2("%s CE rcv1=0x%08x rcv0=0x%08x, %d %d %d\n",
		(pvt->ce_count_available ? "UPDATE" : "READ"),
		rcv1, rcv0, new0, new1, new2);
1308
#endif
1309 1310

	/* Updates CE counters if it is not the first time here */
1311
	if (pvt->ce_count_available[socket]) {
1312 1313 1314
		/* Updates CE counters */
		int add0, add1, add2;

1315 1316 1317
		add2 = new2 - pvt->last_ce_count[socket][2];
		add1 = new1 - pvt->last_ce_count[socket][1];
		add0 = new0 - pvt->last_ce_count[socket][0];
1318 1319 1320

		if (add2 < 0)
			add2 += 0x7fff;
1321
		pvt->ce_count[socket][2] += add2;
1322 1323 1324

		if (add1 < 0)
			add1 += 0x7fff;
1325
		pvt->ce_count[socket][1] += add1;
1326 1327 1328

		if (add0 < 0)
			add0 += 0x7fff;
1329
		pvt->ce_count[socket][0] += add0;
1330
	} else
1331
		pvt->ce_count_available[socket] = 1;
1332 1333

	/* Store the new values */
1334 1335 1336
	pvt->last_ce_count[socket][2] = new2;
	pvt->last_ce_count[socket][1] = new1;
	pvt->last_ce_count[socket][0] = new0;
1337 1338
}

1339 1340 1341
/*
 * According with tables E-11 and E-12 of chapter E.3.3 of Intel 64 and IA-32
 * Architectures Software Developer’s Manual Volume 3B.
1342 1343 1344
 * Nehalem are defined as family 0x06, model 0x1a
 *
 * The MCA registers used here are the following ones:
1345
 *     struct mce field	MCA Register
1346 1347 1348
 *     m->status	MSR_IA32_MC8_STATUS
 *     m->addr		MSR_IA32_MC8_ADDR
 *     m->misc		MSR_IA32_MC8_MISC
1349 1350 1351
 * In the case of Nehalem, the error information is masked at .status and .misc
 * fields
 */
1352 1353 1354
static void i7core_mce_output_error(struct mem_ctl_info *mci,
				    struct mce *m)
{
1355
	char *type, *optype, *err, *msg;
1356
	unsigned long error = m->status & 0x1ff0000l;
1357
	u32 optypenum = (m->status >> 4) & 0x07;
1358 1359 1360 1361 1362 1363
	u32 core_err_cnt = (m->status >> 38) && 0x7fff;
	u32 dimm = (m->misc >> 16) & 0x3;
	u32 channel = (m->misc >> 18) & 0x3;
	u32 syndrome = m->misc >> 32;
	u32 errnum = find_first_bit(&error, 32);

1364 1365 1366 1367 1368
	if (m->mcgstatus & 1)
		type = "FATAL";
	else
		type = "NON_FATAL";

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	switch (optypenum) {
		case 0:
			optype = "generic undef request";
			break;
		case 1:
			optype = "read error";
			break;
		case 2:
			optype = "write error";
			break;
		case 3:
			optype = "addr/cmd error";
			break;
		case 4:
			optype = "scrubbing error";
			break;
		default:
			optype = "reserved";
			break;
	}

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	switch (errnum) {
	case 16:
		err = "read ECC error";
		break;
	case 17:
		err = "RAS ECC error";
		break;
	case 18:
		err = "write parity error";
		break;
	case 19:
		err = "redundacy loss";
		break;
	case 20:
		err = "reserved";
		break;
	case 21:
		err = "memory range error";
		break;
	case 22:
		err = "RTID out of range";
		break;
	case 23:
		err = "address parity error";
		break;
	case 24:
		err = "byte enable parity error";
		break;
	default:
		err = "unknown";
1420 1421
	}

1422
	/* FIXME: should convert addr into bank and rank information */
1423
	msg = kasprintf(GFP_ATOMIC,
1424 1425
		"%s (addr = 0x%08llx, Dimm=%d, Channel=%d, "
		"syndrome=0x%08x, count=%d, Err=%08llx:%08llx (%s: %s))\n",
1426
		type, (long long) m->addr, dimm, channel,
1427 1428
		syndrome, core_err_cnt, (long long)m->status,
		(long long)m->misc, optype, err);
1429 1430

	debugf0("%s", msg);
1431 1432

	/* Call the helper to output message */
1433 1434 1435 1436
	edac_mc_handle_fbd_ue(mci, 0 /* FIXME: should be rank here */,
			      0, 0 /* FIXME: should be channel here */, msg);

	kfree(msg);
1437 1438
}

1439 1440 1441 1442 1443 1444
/*
 *	i7core_check_error	Retrieve and process errors reported by the
 *				hardware. Called by the Core module.
 */
static void i7core_check_error(struct mem_ctl_info *mci)
{
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	struct i7core_pvt *pvt = mci->pvt_info;
	int i;
	unsigned count = 0;
	struct mce *m = NULL;
	unsigned long flags;

	debugf0(__FILE__ ": %s()\n", __func__);

	/* Copy all mce errors into a temporary buffer */
	spin_lock_irqsave(&pvt->mce_lock, flags);
	if (pvt->mce_count) {
		m = kmalloc(sizeof(*m) * pvt->mce_count, GFP_ATOMIC);
		if (m) {
			count = pvt->mce_count;
			memcpy(m, &pvt->mce_entry, sizeof(*m) * count);
		}
		pvt->mce_count = 0;
	}
	spin_unlock_irqrestore(&pvt->mce_lock, flags);

	/* proccess mcelog errors */
	for (i = 0; i < count; i++)
		i7core_mce_output_error(mci, &m[i]);

	kfree(m);

	/* check memory count errors */
1472 1473
	for (i = 0; i < pvt->sockets; i++)
		check_mc_test_err(mci, i);
1474 1475
}

1476 1477 1478 1479 1480 1481 1482 1483
/*
 * i7core_mce_check_error	Replicates mcelog routine to get errors
 *				This routine simply queues mcelog errors, and
 *				return. The error itself should be handled later
 *				by i7core_check_error.
 */
static int i7core_mce_check_error(void *priv, struct mce *mce)
{
1484 1485
	struct mem_ctl_info *mci = priv;
	struct i7core_pvt *pvt = mci->pvt_info;
1486 1487 1488 1489
	unsigned long flags;

	debugf0(__FILE__ ": %s()\n", __func__);

1490 1491 1492 1493 1494 1495 1496
	/*
	 * Just let mcelog handle it if the error is
	 * outside the memory controller
	 */
	if (((mce->status & 0xffff) >> 7) != 1)
		return 0;

1497 1498 1499 1500
	/* Bank 8 registers are the only ones that we know how to handle */
	if (mce->bank != 8)
		return 0;

1501 1502 1503 1504 1505 1506 1507
	spin_lock_irqsave(&pvt->mce_lock, flags);
	if (pvt->mce_count < MCE_LOG_LEN) {
		memcpy(&pvt->mce_entry[pvt->mce_count], mce, sizeof(*mce));
		pvt->mce_count++;
	}
	spin_unlock_irqrestore(&pvt->mce_lock, flags);

1508 1509 1510 1511
	/* Handle fatal errors immediately */
	if (mce->mcgstatus & 1)
		i7core_check_error(mci);

1512
	/* Advice mcelog that the error were handled */
1513
	return 1;
1514 1515
}

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
/*
 *	i7core_probe	Probe for ONE instance of device to see if it is
 *			present.
 *	return:
 *		0 for FOUND a device
 *		< 0 for error code
 */
static int __devinit i7core_probe(struct pci_dev *pdev,
				  const struct pci_device_id *id)
{
	struct mem_ctl_info *mci;
	struct i7core_pvt *pvt;
1528 1529
	int num_channels = 0;
	int num_csrows = 0;
1530
	int csrow = 0;
1531
	int dev_idx = id->driver_data;
1532 1533
	int rc, i;
	u8 sockets;
1534

1535
	if (unlikely(dev_idx >= ARRAY_SIZE(i7core_devs)))
1536 1537
		return -EINVAL;

1538
	/* get the pci devices we want to reserve for our use */
1539 1540 1541
	rc = i7core_get_devices();
	if (unlikely(rc < 0))
		return rc;
1542

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
	sockets = 1;
	for (i = NUM_SOCKETS - 1; i > 0; i--)
		if (pci_devs[0].pdev[i]) {
			sockets = i + 1;
			break;
		}

	for (i = 0; i < sockets; i++) {
		int channels;
		int csrows;

		/* Check the number of active and not disabled channels */
		rc = i7core_get_active_channels(i, &channels, &csrows);
		if (unlikely(rc < 0))
			goto fail0;

		num_channels += channels;
		num_csrows += csrows;
	}
1562 1563 1564

	/* allocate a new MC control structure */
	mci = edac_mc_alloc(sizeof(*pvt), num_csrows, num_channels, 0);
1565
	if (unlikely(!mci)) {
1566 1567 1568
		rc = -ENOMEM;
		goto fail0;
	}
1569 1570 1571

	debugf0("MC: " __FILE__ ": %s(): mci = %p\n", __func__, mci);

1572
	mci->dev = &pdev->dev;	/* record ptr to the generic device */
1573
	pvt = mci->pvt_info;
1574
	memset(pvt, 0, sizeof(*pvt));
1575
	pvt->sockets = sockets;
1576
	mci->mc_idx = 0;
1577

1578 1579 1580 1581 1582 1583
	/*
	 * FIXME: how to handle RDDR3 at MCI level? It is possible to have
	 * Mixed RDDR3/UDDR3 with Nehalem, provided that they are on different
	 * memory channels
	 */
	mci->mtype_cap = MEM_FLAG_DDR3;
1584 1585 1586 1587 1588 1589 1590
	mci->edac_ctl_cap = EDAC_FLAG_NONE;
	mci->edac_cap = EDAC_FLAG_NONE;
	mci->mod_name = "i7core_edac.c";
	mci->mod_ver = I7CORE_REVISION;
	mci->ctl_name = i7core_devs[dev_idx].ctl_name;
	mci->dev_name = pci_name(pdev);
	mci->ctl_page_to_phys = NULL;
1591
	mci->mc_driver_sysfs_attributes = i7core_inj_attrs;
1592 1593
	/* Set the function pointer to an actual operation function */
	mci->edac_check = i7core_check_error;
1594

1595
	/* Store pci devices at mci for faster access */
1596
	rc = mci_bind_devs(mci);
1597
	if (unlikely(rc < 0))
1598 1599 1600
		goto fail1;

	/* Get dimm basic config */
1601
	for (i = 0; i < sockets; i++)
1602
		get_dimm_config(mci, &csrow, i);
1603

1604
	/* add this new MC control structure to EDAC's list of MCs */
1605
	if (unlikely(edac_mc_add_mc(mci))) {
1606 1607 1608 1609 1610
		debugf0("MC: " __FILE__
			": %s(): failed edac_mc_add_mc()\n", __func__);
		/* FIXME: perhaps some code should go here that disables error
		 * reporting if we just enabled it
		 */
1611 1612

		rc = -EINVAL;
1613 1614 1615 1616 1617
		goto fail1;
	}

	/* allocating generic PCI control info */
	i7core_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
1618
	if (unlikely(!i7core_pci)) {
1619 1620 1621 1622 1623 1624 1625 1626
		printk(KERN_WARNING
			"%s(): Unable to create PCI control\n",
			__func__);
		printk(KERN_WARNING
			"%s(): PCI error report via EDAC not setup\n",
			__func__);
	}

1627
	/* Default error mask is any memory */
1628
	pvt->inject.channel = 0;
1629 1630 1631 1632 1633 1634
	pvt->inject.dimm = -1;
	pvt->inject.rank = -1;
	pvt->inject.bank = -1;
	pvt->inject.page = -1;
	pvt->inject.col = -1;

1635
	/* Registers on edac_mce in order to receive memory errors */
1636
	pvt->edac_mce.priv = mci;
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	pvt->edac_mce.check_error = i7core_mce_check_error;
	spin_lock_init(&pvt->mce_lock);

	rc = edac_mce_register(&pvt->edac_mce);
	if (unlikely (rc < 0)) {
		debugf0("MC: " __FILE__
			": %s(): failed edac_mce_register()\n", __func__);
		goto fail1;
	}

1647
	i7core_printk(KERN_INFO, "Driver loaded.\n");
1648

1649 1650 1651
	return 0;

fail1:
1652
	edac_mc_free(mci);
1653 1654

fail0:
1655 1656
	i7core_put_devices();
	return rc;
1657 1658 1659 1660 1661 1662 1663 1664 1665
}

/*
 *	i7core_remove	destructor for one instance of device
 *
 */
static void __devexit i7core_remove(struct pci_dev *pdev)
{
	struct mem_ctl_info *mci;
1666
	struct i7core_pvt *pvt;
1667 1668 1669 1670 1671 1672

	debugf0(__FILE__ ": %s()\n", __func__);

	if (i7core_pci)
		edac_pci_release_generic_ctl(i7core_pci);

1673

1674
	mci = edac_mc_del_mc(&pdev->dev);
1675 1676 1677
	if (!mci)
		return;

1678 1679 1680 1681
	/* Unregisters on edac_mce in order to receive memory errors */
	pvt = mci->pvt_info;
	edac_mce_unregister(&pvt->edac_mce);

1682
	/* retrieve references to resources, and free those resources */
1683
	i7core_put_devices();
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739

	edac_mc_free(mci);
}

MODULE_DEVICE_TABLE(pci, i7core_pci_tbl);

/*
 *	i7core_driver	pci_driver structure for this module
 *
 */
static struct pci_driver i7core_driver = {
	.name     = "i7core_edac",
	.probe    = i7core_probe,
	.remove   = __devexit_p(i7core_remove),
	.id_table = i7core_pci_tbl,
};

/*
 *	i7core_init		Module entry function
 *			Try to initialize this module for its devices
 */
static int __init i7core_init(void)
{
	int pci_rc;

	debugf2("MC: " __FILE__ ": %s()\n", __func__);

	/* Ensure that the OPSTATE is set correctly for POLL or NMI */
	opstate_init();

	pci_rc = pci_register_driver(&i7core_driver);

	return (pci_rc < 0) ? pci_rc : 0;
}

/*
 *	i7core_exit()	Module exit function
 *			Unregister the driver
 */
static void __exit i7core_exit(void)
{
	debugf2("MC: " __FILE__ ": %s()\n", __func__);
	pci_unregister_driver(&i7core_driver);
}

module_init(i7core_init);
module_exit(i7core_exit);

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Mauro Carvalho Chehab <mchehab@redhat.com>");
MODULE_AUTHOR("Red Hat Inc. (http://www.redhat.com)");
MODULE_DESCRIPTION("MC Driver for Intel i7 Core memory controllers - "
		   I7CORE_REVISION);

module_param(edac_op_state, int, 0444);
MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");