vmx.c 327.7 KB
Newer Older
A
Avi Kivity 已提交
1 2 3 4 5 6 7
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
8
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
9 10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Avi Kivity   <avi@qumranet.com>
 *   Yaniv Kamay  <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 */

19
#include "irq.h"
20
#include "mmu.h"
A
Avi Kivity 已提交
21
#include "cpuid.h"
22
#include "lapic.h"
A
Avi Kivity 已提交
23

24
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <linux/kernel.h>
A
Avi Kivity 已提交
27 28
#include <linux/mm.h>
#include <linux/highmem.h>
A
Alexey Dobriyan 已提交
29
#include <linux/sched.h>
30
#include <linux/moduleparam.h>
31
#include <linux/mod_devicetable.h>
32
#include <linux/trace_events.h>
33
#include <linux/slab.h>
34
#include <linux/tboot.h>
35
#include <linux/hrtimer.h>
36
#include "kvm_cache_regs.h"
37
#include "x86.h"
A
Avi Kivity 已提交
38

39
#include <asm/cpu.h>
A
Avi Kivity 已提交
40
#include <asm/io.h>
A
Anthony Liguori 已提交
41
#include <asm/desc.h>
42
#include <asm/vmx.h>
43
#include <asm/virtext.h>
A
Andi Kleen 已提交
44
#include <asm/mce.h>
45
#include <asm/fpu/internal.h>
46
#include <asm/perf_event.h>
47
#include <asm/debugreg.h>
48
#include <asm/kexec.h>
49
#include <asm/apic.h>
50
#include <asm/irq_remapping.h>
A
Avi Kivity 已提交
51

52
#include "trace.h"
53
#include "pmu.h"
54

55
#define __ex(x) __kvm_handle_fault_on_reboot(x)
56 57
#define __ex_clear(x, reg) \
	____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
58

A
Avi Kivity 已提交
59 60 61
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

62 63 64 65 66 67
static const struct x86_cpu_id vmx_cpu_id[] = {
	X86_FEATURE_MATCH(X86_FEATURE_VMX),
	{}
};
MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);

68
static bool __read_mostly enable_vpid = 1;
69
module_param_named(vpid, enable_vpid, bool, 0444);
70

71
static bool __read_mostly flexpriority_enabled = 1;
72
module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
73

74
static bool __read_mostly enable_ept = 1;
75
module_param_named(ept, enable_ept, bool, S_IRUGO);
S
Sheng Yang 已提交
76

77
static bool __read_mostly enable_unrestricted_guest = 1;
78 79 80
module_param_named(unrestricted_guest,
			enable_unrestricted_guest, bool, S_IRUGO);

81 82 83
static bool __read_mostly enable_ept_ad_bits = 1;
module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);

84
static bool __read_mostly emulate_invalid_guest_state = true;
85
module_param(emulate_invalid_guest_state, bool, S_IRUGO);
86

87
static bool __read_mostly vmm_exclusive = 1;
88 89
module_param(vmm_exclusive, bool, S_IRUGO);

90
static bool __read_mostly fasteoi = 1;
91 92
module_param(fasteoi, bool, S_IRUGO);

93
static bool __read_mostly enable_apicv = 1;
94
module_param(enable_apicv, bool, S_IRUGO);
95

96 97
static bool __read_mostly enable_shadow_vmcs = 1;
module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
98 99 100 101 102
/*
 * If nested=1, nested virtualization is supported, i.e., guests may use
 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
 * use VMX instructions.
 */
103
static bool __read_mostly nested = 0;
104 105
module_param(nested, bool, S_IRUGO);

W
Wanpeng Li 已提交
106 107
static u64 __read_mostly host_xss;

K
Kai Huang 已提交
108 109 110
static bool __read_mostly enable_pml = 1;
module_param_named(pml, enable_pml, bool, S_IRUGO);

111 112
#define KVM_VMX_TSC_MULTIPLIER_MAX     0xffffffffffffffffULL

113 114 115 116 117 118 119
/* Guest_tsc -> host_tsc conversion requires 64-bit division.  */
static int __read_mostly cpu_preemption_timer_multi;
static bool __read_mostly enable_preemption_timer = 1;
#ifdef CONFIG_X86_64
module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
#endif

G
Gleb Natapov 已提交
120 121
#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
122 123
#define KVM_VM_CR0_ALWAYS_ON						\
	(KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
124 125
#define KVM_CR4_GUEST_OWNED_BITS				      \
	(X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR      \
126
	 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
127

128 129 130
#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)

131 132
#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))

133 134
#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5

135 136 137 138 139 140 141 142 143 144
/*
 * Hyper-V requires all of these, so mark them as supported even though
 * they are just treated the same as all-context.
 */
#define VMX_VPID_EXTENT_SUPPORTED_MASK		\
	(VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT |	\
	VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |	\
	VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT |	\
	VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)

145 146 147 148
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * ple_gap:    upper bound on the amount of time between two successive
 *             executions of PAUSE in a loop. Also indicate if ple enabled.
149
 *             According to test, this time is usually smaller than 128 cycles.
150 151 152 153 154 155
 * ple_window: upper bound on the amount of time a guest is allowed to execute
 *             in a PAUSE loop. Tests indicate that most spinlocks are held for
 *             less than 2^12 cycles
 * Time is measured based on a counter that runs at the same rate as the TSC,
 * refer SDM volume 3b section 21.6.13 & 22.1.3.
 */
R
Radim Krčmář 已提交
156 157 158 159 160 161 162
#define KVM_VMX_DEFAULT_PLE_GAP           128
#define KVM_VMX_DEFAULT_PLE_WINDOW        4096
#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW   2
#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX    \
		INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW

163 164 165 166 167 168
static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
module_param(ple_gap, int, S_IRUGO);

static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
module_param(ple_window, int, S_IRUGO);

R
Radim Krčmář 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181
/* Default doubles per-vcpu window every exit. */
static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
module_param(ple_window_grow, int, S_IRUGO);

/* Default resets per-vcpu window every exit to ple_window. */
static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
module_param(ple_window_shrink, int, S_IRUGO);

/* Default is to compute the maximum so we can never overflow. */
static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
static int ple_window_max        = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
module_param(ple_window_max, int, S_IRUGO);

A
Avi Kivity 已提交
182 183
extern const ulong vmx_return;

184
#define NR_AUTOLOAD_MSRS 8
185
#define VMCS02_POOL_SIZE 1
186

187 188 189 190 191 192
struct vmcs {
	u32 revision_id;
	u32 abort;
	char data[0];
};

193 194 195 196 197 198 199
/*
 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
 * loaded on this CPU (so we can clear them if the CPU goes down).
 */
struct loaded_vmcs {
	struct vmcs *vmcs;
200
	struct vmcs *shadow_vmcs;
201 202 203 204 205
	int cpu;
	int launched;
	struct list_head loaded_vmcss_on_cpu_link;
};

206 207 208
struct shared_msr_entry {
	unsigned index;
	u64 data;
209
	u64 mask;
210 211
};

212 213 214 215 216 217 218 219 220 221 222 223 224
/*
 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
 * More than one of these structures may exist, if L1 runs multiple L2 guests.
 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
 * underlying hardware which will be used to run L2.
 * This structure is packed to ensure that its layout is identical across
 * machines (necessary for live migration).
 * If there are changes in this struct, VMCS12_REVISION must be changed.
 */
225
typedef u64 natural_width;
226 227 228 229 230 231
struct __packed vmcs12 {
	/* According to the Intel spec, a VMCS region must start with the
	 * following two fields. Then follow implementation-specific data.
	 */
	u32 revision_id;
	u32 abort;
232

N
Nadav Har'El 已提交
233 234 235
	u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
	u32 padding[7]; /* room for future expansion */

236 237 238 239 240 241 242 243 244
	u64 io_bitmap_a;
	u64 io_bitmap_b;
	u64 msr_bitmap;
	u64 vm_exit_msr_store_addr;
	u64 vm_exit_msr_load_addr;
	u64 vm_entry_msr_load_addr;
	u64 tsc_offset;
	u64 virtual_apic_page_addr;
	u64 apic_access_addr;
245
	u64 posted_intr_desc_addr;
246
	u64 ept_pointer;
247 248 249 250
	u64 eoi_exit_bitmap0;
	u64 eoi_exit_bitmap1;
	u64 eoi_exit_bitmap2;
	u64 eoi_exit_bitmap3;
251
	u64 xss_exit_bitmap;
252 253 254 255 256 257 258 259 260 261
	u64 guest_physical_address;
	u64 vmcs_link_pointer;
	u64 guest_ia32_debugctl;
	u64 guest_ia32_pat;
	u64 guest_ia32_efer;
	u64 guest_ia32_perf_global_ctrl;
	u64 guest_pdptr0;
	u64 guest_pdptr1;
	u64 guest_pdptr2;
	u64 guest_pdptr3;
262
	u64 guest_bndcfgs;
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	u64 host_ia32_pat;
	u64 host_ia32_efer;
	u64 host_ia32_perf_global_ctrl;
	u64 padding64[8]; /* room for future expansion */
	/*
	 * To allow migration of L1 (complete with its L2 guests) between
	 * machines of different natural widths (32 or 64 bit), we cannot have
	 * unsigned long fields with no explict size. We use u64 (aliased
	 * natural_width) instead. Luckily, x86 is little-endian.
	 */
	natural_width cr0_guest_host_mask;
	natural_width cr4_guest_host_mask;
	natural_width cr0_read_shadow;
	natural_width cr4_read_shadow;
	natural_width cr3_target_value0;
	natural_width cr3_target_value1;
	natural_width cr3_target_value2;
	natural_width cr3_target_value3;
	natural_width exit_qualification;
	natural_width guest_linear_address;
	natural_width guest_cr0;
	natural_width guest_cr3;
	natural_width guest_cr4;
	natural_width guest_es_base;
	natural_width guest_cs_base;
	natural_width guest_ss_base;
	natural_width guest_ds_base;
	natural_width guest_fs_base;
	natural_width guest_gs_base;
	natural_width guest_ldtr_base;
	natural_width guest_tr_base;
	natural_width guest_gdtr_base;
	natural_width guest_idtr_base;
	natural_width guest_dr7;
	natural_width guest_rsp;
	natural_width guest_rip;
	natural_width guest_rflags;
	natural_width guest_pending_dbg_exceptions;
	natural_width guest_sysenter_esp;
	natural_width guest_sysenter_eip;
	natural_width host_cr0;
	natural_width host_cr3;
	natural_width host_cr4;
	natural_width host_fs_base;
	natural_width host_gs_base;
	natural_width host_tr_base;
	natural_width host_gdtr_base;
	natural_width host_idtr_base;
	natural_width host_ia32_sysenter_esp;
	natural_width host_ia32_sysenter_eip;
	natural_width host_rsp;
	natural_width host_rip;
	natural_width paddingl[8]; /* room for future expansion */
	u32 pin_based_vm_exec_control;
	u32 cpu_based_vm_exec_control;
	u32 exception_bitmap;
	u32 page_fault_error_code_mask;
	u32 page_fault_error_code_match;
	u32 cr3_target_count;
	u32 vm_exit_controls;
	u32 vm_exit_msr_store_count;
	u32 vm_exit_msr_load_count;
	u32 vm_entry_controls;
	u32 vm_entry_msr_load_count;
	u32 vm_entry_intr_info_field;
	u32 vm_entry_exception_error_code;
	u32 vm_entry_instruction_len;
	u32 tpr_threshold;
	u32 secondary_vm_exec_control;
	u32 vm_instruction_error;
	u32 vm_exit_reason;
	u32 vm_exit_intr_info;
	u32 vm_exit_intr_error_code;
	u32 idt_vectoring_info_field;
	u32 idt_vectoring_error_code;
	u32 vm_exit_instruction_len;
	u32 vmx_instruction_info;
	u32 guest_es_limit;
	u32 guest_cs_limit;
	u32 guest_ss_limit;
	u32 guest_ds_limit;
	u32 guest_fs_limit;
	u32 guest_gs_limit;
	u32 guest_ldtr_limit;
	u32 guest_tr_limit;
	u32 guest_gdtr_limit;
	u32 guest_idtr_limit;
	u32 guest_es_ar_bytes;
	u32 guest_cs_ar_bytes;
	u32 guest_ss_ar_bytes;
	u32 guest_ds_ar_bytes;
	u32 guest_fs_ar_bytes;
	u32 guest_gs_ar_bytes;
	u32 guest_ldtr_ar_bytes;
	u32 guest_tr_ar_bytes;
	u32 guest_interruptibility_info;
	u32 guest_activity_state;
	u32 guest_sysenter_cs;
	u32 host_ia32_sysenter_cs;
362 363
	u32 vmx_preemption_timer_value;
	u32 padding32[7]; /* room for future expansion */
364
	u16 virtual_processor_id;
365
	u16 posted_intr_nv;
366 367 368 369 370 371 372 373
	u16 guest_es_selector;
	u16 guest_cs_selector;
	u16 guest_ss_selector;
	u16 guest_ds_selector;
	u16 guest_fs_selector;
	u16 guest_gs_selector;
	u16 guest_ldtr_selector;
	u16 guest_tr_selector;
374
	u16 guest_intr_status;
375 376 377 378 379 380 381
	u16 host_es_selector;
	u16 host_cs_selector;
	u16 host_ss_selector;
	u16 host_ds_selector;
	u16 host_fs_selector;
	u16 host_gs_selector;
	u16 host_tr_selector;
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
};

/*
 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
 */
#define VMCS12_REVISION 0x11e57ed0

/*
 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
 * current implementation, 4K are reserved to avoid future complications.
 */
#define VMCS12_SIZE 0x1000

398 399 400 401 402 403 404
/* Used to remember the last vmcs02 used for some recently used vmcs12s */
struct vmcs02_list {
	struct list_head list;
	gpa_t vmptr;
	struct loaded_vmcs vmcs02;
};

405 406 407 408 409 410 411
/*
 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
 */
struct nested_vmx {
	/* Has the level1 guest done vmxon? */
	bool vmxon;
412
	gpa_t vmxon_ptr;
413 414 415 416 417 418

	/* The guest-physical address of the current VMCS L1 keeps for L2 */
	gpa_t current_vmptr;
	/* The host-usable pointer to the above */
	struct page *current_vmcs12_page;
	struct vmcs12 *current_vmcs12;
419 420 421 422 423 424
	/*
	 * Cache of the guest's VMCS, existing outside of guest memory.
	 * Loaded from guest memory during VMPTRLD. Flushed to guest
	 * memory during VMXOFF, VMCLEAR, VMPTRLD.
	 */
	struct vmcs12 *cached_vmcs12;
425 426 427 428 429
	/*
	 * Indicates if the shadow vmcs must be updated with the
	 * data hold by vmcs12
	 */
	bool sync_shadow_vmcs;
430 431 432 433

	/* vmcs02_list cache of VMCSs recently used to run L2 guests */
	struct list_head vmcs02_pool;
	int vmcs02_num;
434
	bool change_vmcs01_virtual_x2apic_mode;
435 436
	/* L2 must run next, and mustn't decide to exit to L1. */
	bool nested_run_pending;
437 438 439 440 441
	/*
	 * Guest pages referred to in vmcs02 with host-physical pointers, so
	 * we must keep them pinned while L2 runs.
	 */
	struct page *apic_access_page;
442
	struct page *virtual_apic_page;
443 444 445 446
	struct page *pi_desc_page;
	struct pi_desc *pi_desc;
	bool pi_pending;
	u16 posted_intr_nv;
447

448 449
	unsigned long *msr_bitmap;

450 451
	struct hrtimer preemption_timer;
	bool preemption_timer_expired;
452 453 454

	/* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
	u64 vmcs01_debugctl;
455

W
Wanpeng Li 已提交
456 457 458
	u16 vpid02;
	u16 last_vpid;

459 460 461 462 463
	/*
	 * We only store the "true" versions of the VMX capability MSRs. We
	 * generate the "non-true" versions by setting the must-be-1 bits
	 * according to the SDM.
	 */
464 465 466 467 468 469 470 471 472 473 474 475 476
	u32 nested_vmx_procbased_ctls_low;
	u32 nested_vmx_procbased_ctls_high;
	u32 nested_vmx_secondary_ctls_low;
	u32 nested_vmx_secondary_ctls_high;
	u32 nested_vmx_pinbased_ctls_low;
	u32 nested_vmx_pinbased_ctls_high;
	u32 nested_vmx_exit_ctls_low;
	u32 nested_vmx_exit_ctls_high;
	u32 nested_vmx_entry_ctls_low;
	u32 nested_vmx_entry_ctls_high;
	u32 nested_vmx_misc_low;
	u32 nested_vmx_misc_high;
	u32 nested_vmx_ept_caps;
477
	u32 nested_vmx_vpid_caps;
478 479 480 481 482 483
	u64 nested_vmx_basic;
	u64 nested_vmx_cr0_fixed0;
	u64 nested_vmx_cr0_fixed1;
	u64 nested_vmx_cr4_fixed0;
	u64 nested_vmx_cr4_fixed1;
	u64 nested_vmx_vmcs_enum;
484 485
};

486
#define POSTED_INTR_ON  0
487 488
#define POSTED_INTR_SN  1

489 490 491
/* Posted-Interrupt Descriptor */
struct pi_desc {
	u32 pir[8];     /* Posted interrupt requested */
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
	union {
		struct {
				/* bit 256 - Outstanding Notification */
			u16	on	: 1,
				/* bit 257 - Suppress Notification */
				sn	: 1,
				/* bit 271:258 - Reserved */
				rsvd_1	: 14;
				/* bit 279:272 - Notification Vector */
			u8	nv;
				/* bit 287:280 - Reserved */
			u8	rsvd_2;
				/* bit 319:288 - Notification Destination */
			u32	ndst;
		};
		u64 control;
	};
	u32 rsvd[6];
510 511
} __aligned(64);

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
static bool pi_test_and_set_on(struct pi_desc *pi_desc)
{
	return test_and_set_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
{
	return test_and_clear_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
{
	return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
}

529 530 531 532 533 534 535 536 537 538 539 540
static inline void pi_clear_sn(struct pi_desc *pi_desc)
{
	return clear_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

static inline void pi_set_sn(struct pi_desc *pi_desc)
{
	return set_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

541 542 543 544 545 546
static inline void pi_clear_on(struct pi_desc *pi_desc)
{
	clear_bit(POSTED_INTR_ON,
  		  (unsigned long *)&pi_desc->control);
}

547 548 549 550 551 552 553 554 555 556 557 558
static inline int pi_test_on(struct pi_desc *pi_desc)
{
	return test_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static inline int pi_test_sn(struct pi_desc *pi_desc)
{
	return test_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

559
struct vcpu_vmx {
R
Rusty Russell 已提交
560
	struct kvm_vcpu       vcpu;
561
	unsigned long         host_rsp;
562
	u8                    fail;
563
	bool                  nmi_known_unmasked;
564
	u32                   exit_intr_info;
565
	u32                   idt_vectoring_info;
A
Avi Kivity 已提交
566
	ulong                 rflags;
567
	struct shared_msr_entry *guest_msrs;
568 569
	int                   nmsrs;
	int                   save_nmsrs;
570
	unsigned long	      host_idt_base;
571
#ifdef CONFIG_X86_64
572 573
	u64 		      msr_host_kernel_gs_base;
	u64 		      msr_guest_kernel_gs_base;
574
#endif
575 576
	u32 vm_entry_controls_shadow;
	u32 vm_exit_controls_shadow;
577 578 579 580 581 582 583 584
	/*
	 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
	 * non-nested (L1) guest, it always points to vmcs01. For a nested
	 * guest (L2), it points to a different VMCS.
	 */
	struct loaded_vmcs    vmcs01;
	struct loaded_vmcs   *loaded_vmcs;
	bool                  __launched; /* temporary, used in vmx_vcpu_run */
585 586 587 588 589
	struct msr_autoload {
		unsigned nr;
		struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
		struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
	} msr_autoload;
590 591 592
	struct {
		int           loaded;
		u16           fs_sel, gs_sel, ldt_sel;
A
Avi Kivity 已提交
593 594 595
#ifdef CONFIG_X86_64
		u16           ds_sel, es_sel;
#endif
596 597
		int           gs_ldt_reload_needed;
		int           fs_reload_needed;
598
		u64           msr_host_bndcfgs;
599
		unsigned long vmcs_host_cr4;	/* May not match real cr4 */
M
Mike Day 已提交
600
	} host_state;
601
	struct {
602
		int vm86_active;
603
		ulong save_rflags;
604 605 606 607
		struct kvm_segment segs[8];
	} rmode;
	struct {
		u32 bitmask; /* 4 bits per segment (1 bit per field) */
608 609 610 611 612
		struct kvm_save_segment {
			u16 selector;
			unsigned long base;
			u32 limit;
			u32 ar;
613
		} seg[8];
A
Avi Kivity 已提交
614
	} segment_cache;
615
	int vpid;
616
	bool emulation_required;
617

A
Andi Kleen 已提交
618
	u32 exit_reason;
619

620 621 622
	/* Posted interrupt descriptor */
	struct pi_desc pi_desc;

623 624
	/* Support for a guest hypervisor (nested VMX) */
	struct nested_vmx nested;
625 626 627 628

	/* Dynamic PLE window. */
	int ple_window;
	bool ple_window_dirty;
K
Kai Huang 已提交
629 630 631 632

	/* Support for PML */
#define PML_ENTITY_NUM		512
	struct page *pml_pg;
633

634 635 636
	/* apic deadline value in host tsc */
	u64 hv_deadline_tsc;

637
	u64 current_tsc_ratio;
638 639 640 641

	bool guest_pkru_valid;
	u32 guest_pkru;
	u32 host_pkru;
642

643 644 645 646 647
	/*
	 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
	 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
	 * in msr_ia32_feature_control_valid_bits.
	 */
648
	u64 msr_ia32_feature_control;
649
	u64 msr_ia32_feature_control_valid_bits;
650 651
};

A
Avi Kivity 已提交
652 653 654 655 656 657 658 659 660
enum segment_cache_field {
	SEG_FIELD_SEL = 0,
	SEG_FIELD_BASE = 1,
	SEG_FIELD_LIMIT = 2,
	SEG_FIELD_AR = 3,

	SEG_FIELD_NR = 4
};

661 662
static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
{
R
Rusty Russell 已提交
663
	return container_of(vcpu, struct vcpu_vmx, vcpu);
664 665
}

666 667 668 669 670
static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
{
	return &(to_vmx(vcpu)->pi_desc);
}

671 672 673 674 675
#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
#define FIELD(number, name)	[number] = VMCS12_OFFSET(name)
#define FIELD64(number, name)	[number] = VMCS12_OFFSET(name), \
				[number##_HIGH] = VMCS12_OFFSET(name)+4

676

677
static unsigned long shadow_read_only_fields[] = {
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
	/*
	 * We do NOT shadow fields that are modified when L0
	 * traps and emulates any vmx instruction (e.g. VMPTRLD,
	 * VMXON...) executed by L1.
	 * For example, VM_INSTRUCTION_ERROR is read
	 * by L1 if a vmx instruction fails (part of the error path).
	 * Note the code assumes this logic. If for some reason
	 * we start shadowing these fields then we need to
	 * force a shadow sync when L0 emulates vmx instructions
	 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
	 * by nested_vmx_failValid)
	 */
	VM_EXIT_REASON,
	VM_EXIT_INTR_INFO,
	VM_EXIT_INSTRUCTION_LEN,
	IDT_VECTORING_INFO_FIELD,
	IDT_VECTORING_ERROR_CODE,
	VM_EXIT_INTR_ERROR_CODE,
	EXIT_QUALIFICATION,
	GUEST_LINEAR_ADDRESS,
	GUEST_PHYSICAL_ADDRESS
};
700
static int max_shadow_read_only_fields =
701 702
	ARRAY_SIZE(shadow_read_only_fields);

703
static unsigned long shadow_read_write_fields[] = {
704
	TPR_THRESHOLD,
705 706 707 708 709 710 711 712 713 714 715 716
	GUEST_RIP,
	GUEST_RSP,
	GUEST_CR0,
	GUEST_CR3,
	GUEST_CR4,
	GUEST_INTERRUPTIBILITY_INFO,
	GUEST_RFLAGS,
	GUEST_CS_SELECTOR,
	GUEST_CS_AR_BYTES,
	GUEST_CS_LIMIT,
	GUEST_CS_BASE,
	GUEST_ES_BASE,
717
	GUEST_BNDCFGS,
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
	CR0_GUEST_HOST_MASK,
	CR0_READ_SHADOW,
	CR4_READ_SHADOW,
	TSC_OFFSET,
	EXCEPTION_BITMAP,
	CPU_BASED_VM_EXEC_CONTROL,
	VM_ENTRY_EXCEPTION_ERROR_CODE,
	VM_ENTRY_INTR_INFO_FIELD,
	VM_ENTRY_INSTRUCTION_LEN,
	VM_ENTRY_EXCEPTION_ERROR_CODE,
	HOST_FS_BASE,
	HOST_GS_BASE,
	HOST_FS_SELECTOR,
	HOST_GS_SELECTOR
};
733
static int max_shadow_read_write_fields =
734 735
	ARRAY_SIZE(shadow_read_write_fields);

736
static const unsigned short vmcs_field_to_offset_table[] = {
737
	FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
738
	FIELD(POSTED_INTR_NV, posted_intr_nv),
739 740 741 742 743 744 745 746
	FIELD(GUEST_ES_SELECTOR, guest_es_selector),
	FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
	FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
	FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
	FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
	FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
	FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
	FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
747
	FIELD(GUEST_INTR_STATUS, guest_intr_status),
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
	FIELD(HOST_ES_SELECTOR, host_es_selector),
	FIELD(HOST_CS_SELECTOR, host_cs_selector),
	FIELD(HOST_SS_SELECTOR, host_ss_selector),
	FIELD(HOST_DS_SELECTOR, host_ds_selector),
	FIELD(HOST_FS_SELECTOR, host_fs_selector),
	FIELD(HOST_GS_SELECTOR, host_gs_selector),
	FIELD(HOST_TR_SELECTOR, host_tr_selector),
	FIELD64(IO_BITMAP_A, io_bitmap_a),
	FIELD64(IO_BITMAP_B, io_bitmap_b),
	FIELD64(MSR_BITMAP, msr_bitmap),
	FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
	FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
	FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
	FIELD64(TSC_OFFSET, tsc_offset),
	FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
	FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
764
	FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
765
	FIELD64(EPT_POINTER, ept_pointer),
766 767 768 769
	FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
	FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
	FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
	FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
770
	FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
771 772 773 774 775 776 777 778 779 780
	FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
	FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
	FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
	FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
	FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
	FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
	FIELD64(GUEST_PDPTR0, guest_pdptr0),
	FIELD64(GUEST_PDPTR1, guest_pdptr1),
	FIELD64(GUEST_PDPTR2, guest_pdptr2),
	FIELD64(GUEST_PDPTR3, guest_pdptr3),
781
	FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
	FIELD64(HOST_IA32_PAT, host_ia32_pat),
	FIELD64(HOST_IA32_EFER, host_ia32_efer),
	FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
	FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
	FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
	FIELD(EXCEPTION_BITMAP, exception_bitmap),
	FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
	FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
	FIELD(CR3_TARGET_COUNT, cr3_target_count),
	FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
	FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
	FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
	FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
	FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
	FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
	FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
	FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
	FIELD(TPR_THRESHOLD, tpr_threshold),
	FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
	FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
	FIELD(VM_EXIT_REASON, vm_exit_reason),
	FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
	FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
	FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
	FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
	FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
	FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
	FIELD(GUEST_ES_LIMIT, guest_es_limit),
	FIELD(GUEST_CS_LIMIT, guest_cs_limit),
	FIELD(GUEST_SS_LIMIT, guest_ss_limit),
	FIELD(GUEST_DS_LIMIT, guest_ds_limit),
	FIELD(GUEST_FS_LIMIT, guest_fs_limit),
	FIELD(GUEST_GS_LIMIT, guest_gs_limit),
	FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
	FIELD(GUEST_TR_LIMIT, guest_tr_limit),
	FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
	FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
	FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
	FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
	FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
	FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
	FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
	FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
	FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
	FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
	FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
	FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
	FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
	FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
831
	FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
	FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
	FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
	FIELD(CR0_READ_SHADOW, cr0_read_shadow),
	FIELD(CR4_READ_SHADOW, cr4_read_shadow),
	FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
	FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
	FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
	FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
	FIELD(EXIT_QUALIFICATION, exit_qualification),
	FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
	FIELD(GUEST_CR0, guest_cr0),
	FIELD(GUEST_CR3, guest_cr3),
	FIELD(GUEST_CR4, guest_cr4),
	FIELD(GUEST_ES_BASE, guest_es_base),
	FIELD(GUEST_CS_BASE, guest_cs_base),
	FIELD(GUEST_SS_BASE, guest_ss_base),
	FIELD(GUEST_DS_BASE, guest_ds_base),
	FIELD(GUEST_FS_BASE, guest_fs_base),
	FIELD(GUEST_GS_BASE, guest_gs_base),
	FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
	FIELD(GUEST_TR_BASE, guest_tr_base),
	FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
	FIELD(GUEST_IDTR_BASE, guest_idtr_base),
	FIELD(GUEST_DR7, guest_dr7),
	FIELD(GUEST_RSP, guest_rsp),
	FIELD(GUEST_RIP, guest_rip),
	FIELD(GUEST_RFLAGS, guest_rflags),
	FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
	FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
	FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
	FIELD(HOST_CR0, host_cr0),
	FIELD(HOST_CR3, host_cr3),
	FIELD(HOST_CR4, host_cr4),
	FIELD(HOST_FS_BASE, host_fs_base),
	FIELD(HOST_GS_BASE, host_gs_base),
	FIELD(HOST_TR_BASE, host_tr_base),
	FIELD(HOST_GDTR_BASE, host_gdtr_base),
	FIELD(HOST_IDTR_BASE, host_idtr_base),
	FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
	FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
	FIELD(HOST_RSP, host_rsp),
	FIELD(HOST_RIP, host_rip),
};

static inline short vmcs_field_to_offset(unsigned long field)
{
878 879 880 881 882 883
	BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);

	if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
	    vmcs_field_to_offset_table[field] == 0)
		return -ENOENT;

884 885 886
	return vmcs_field_to_offset_table[field];
}

887 888
static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
{
889
	return to_vmx(vcpu)->nested.cached_vmcs12;
890 891 892 893
}

static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
{
894
	struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
895
	if (is_error_page(page))
896
		return NULL;
897

898 899 900 901 902 903 904 905 906 907 908 909 910
	return page;
}

static void nested_release_page(struct page *page)
{
	kvm_release_page_dirty(page);
}

static void nested_release_page_clean(struct page *page)
{
	kvm_release_page_clean(page);
}

N
Nadav Har'El 已提交
911
static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
912
static u64 construct_eptp(unsigned long root_hpa);
913 914
static void kvm_cpu_vmxon(u64 addr);
static void kvm_cpu_vmxoff(void);
915
static bool vmx_xsaves_supported(void);
916
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
917 918 919 920
static void vmx_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg);
static void vmx_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg);
921 922
static bool guest_state_valid(struct kvm_vcpu *vcpu);
static u32 vmx_segment_access_rights(struct kvm_segment *var);
923
static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
924
static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
925
static int alloc_identity_pagetable(struct kvm *kvm);
926

A
Avi Kivity 已提交
927 928
static DEFINE_PER_CPU(struct vmcs *, vmxarea);
static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
929 930 931 932 933
/*
 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
 */
static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
934
static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
A
Avi Kivity 已提交
935

936 937 938 939 940 941 942
/*
 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
 * can find which vCPU should be waken up.
 */
static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
enum {
	VMX_IO_BITMAP_A,
	VMX_IO_BITMAP_B,
	VMX_MSR_BITMAP_LEGACY,
	VMX_MSR_BITMAP_LONGMODE,
	VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
	VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
	VMX_MSR_BITMAP_LEGACY_X2APIC,
	VMX_MSR_BITMAP_LONGMODE_X2APIC,
	VMX_VMREAD_BITMAP,
	VMX_VMWRITE_BITMAP,
	VMX_BITMAP_NR
};

static unsigned long *vmx_bitmap[VMX_BITMAP_NR];

#define vmx_io_bitmap_a                      (vmx_bitmap[VMX_IO_BITMAP_A])
#define vmx_io_bitmap_b                      (vmx_bitmap[VMX_IO_BITMAP_B])
#define vmx_msr_bitmap_legacy                (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
#define vmx_msr_bitmap_longmode              (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
#define vmx_msr_bitmap_legacy_x2apic_apicv   (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
#define vmx_msr_bitmap_legacy_x2apic         (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
#define vmx_msr_bitmap_longmode_x2apic       (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
#define vmx_vmread_bitmap                    (vmx_bitmap[VMX_VMREAD_BITMAP])
#define vmx_vmwrite_bitmap                   (vmx_bitmap[VMX_VMWRITE_BITMAP])
969

A
Avi Kivity 已提交
970
static bool cpu_has_load_ia32_efer;
971
static bool cpu_has_load_perf_global_ctrl;
A
Avi Kivity 已提交
972

973 974 975
static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
static DEFINE_SPINLOCK(vmx_vpid_lock);

976
static struct vmcs_config {
A
Avi Kivity 已提交
977 978
	int size;
	int order;
979
	u32 basic_cap;
A
Avi Kivity 已提交
980
	u32 revision_id;
981 982
	u32 pin_based_exec_ctrl;
	u32 cpu_based_exec_ctrl;
983
	u32 cpu_based_2nd_exec_ctrl;
984 985 986
	u32 vmexit_ctrl;
	u32 vmentry_ctrl;
} vmcs_config;
A
Avi Kivity 已提交
987

H
Hannes Eder 已提交
988
static struct vmx_capability {
S
Sheng Yang 已提交
989 990 991 992
	u32 ept;
	u32 vpid;
} vmx_capability;

A
Avi Kivity 已提交
993 994 995 996 997 998 999 1000
#define VMX_SEGMENT_FIELD(seg)					\
	[VCPU_SREG_##seg] = {                                   \
		.selector = GUEST_##seg##_SELECTOR,		\
		.base = GUEST_##seg##_BASE,		   	\
		.limit = GUEST_##seg##_LIMIT,		   	\
		.ar_bytes = GUEST_##seg##_AR_BYTES,	   	\
	}

1001
static const struct kvm_vmx_segment_field {
A
Avi Kivity 已提交
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	unsigned selector;
	unsigned base;
	unsigned limit;
	unsigned ar_bytes;
} kvm_vmx_segment_fields[] = {
	VMX_SEGMENT_FIELD(CS),
	VMX_SEGMENT_FIELD(DS),
	VMX_SEGMENT_FIELD(ES),
	VMX_SEGMENT_FIELD(FS),
	VMX_SEGMENT_FIELD(GS),
	VMX_SEGMENT_FIELD(SS),
	VMX_SEGMENT_FIELD(TR),
	VMX_SEGMENT_FIELD(LDTR),
};

1017 1018
static u64 host_efer;

A
Avi Kivity 已提交
1019 1020
static void ept_save_pdptrs(struct kvm_vcpu *vcpu);

1021
/*
B
Brian Gerst 已提交
1022
 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
1023 1024
 * away by decrementing the array size.
 */
A
Avi Kivity 已提交
1025
static const u32 vmx_msr_index[] = {
1026
#ifdef CONFIG_X86_64
1027
	MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
A
Avi Kivity 已提交
1028
#endif
B
Brian Gerst 已提交
1029
	MSR_EFER, MSR_TSC_AUX, MSR_STAR,
A
Avi Kivity 已提交
1030 1031
};

1032
static inline bool is_exception_n(u32 intr_info, u8 vector)
A
Avi Kivity 已提交
1033 1034 1035
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
			     INTR_INFO_VALID_MASK)) ==
1036 1037 1038
		(INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
}

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
static inline bool is_debug(u32 intr_info)
{
	return is_exception_n(intr_info, DB_VECTOR);
}

static inline bool is_breakpoint(u32 intr_info)
{
	return is_exception_n(intr_info, BP_VECTOR);
}

1049 1050 1051
static inline bool is_page_fault(u32 intr_info)
{
	return is_exception_n(intr_info, PF_VECTOR);
A
Avi Kivity 已提交
1052 1053
}

1054
static inline bool is_no_device(u32 intr_info)
1055
{
1056
	return is_exception_n(intr_info, NM_VECTOR);
1057 1058
}

1059
static inline bool is_invalid_opcode(u32 intr_info)
1060
{
1061
	return is_exception_n(intr_info, UD_VECTOR);
1062 1063
}

1064
static inline bool is_external_interrupt(u32 intr_info)
A
Avi Kivity 已提交
1065 1066 1067 1068 1069
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
		== (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
}

1070
static inline bool is_machine_check(u32 intr_info)
A
Andi Kleen 已提交
1071 1072 1073 1074 1075 1076
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
			     INTR_INFO_VALID_MASK)) ==
		(INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
}

1077
static inline bool cpu_has_vmx_msr_bitmap(void)
S
Sheng Yang 已提交
1078
{
1079
	return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
S
Sheng Yang 已提交
1080 1081
}

1082
static inline bool cpu_has_vmx_tpr_shadow(void)
1083
{
1084
	return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
1085 1086
}

1087
static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
1088
{
1089
	return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
1090 1091
}

1092
static inline bool cpu_has_secondary_exec_ctrls(void)
1093
{
1094 1095
	return vmcs_config.cpu_based_exec_ctrl &
		CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1096 1097
}

1098
static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
1099
{
1100 1101 1102 1103
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
}

1104 1105 1106 1107 1108 1109
static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
}

1110 1111 1112 1113 1114 1115
static inline bool cpu_has_vmx_apic_register_virt(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_APIC_REGISTER_VIRT;
}

1116 1117 1118 1119 1120 1121
static inline bool cpu_has_vmx_virtual_intr_delivery(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
/*
 * Comment's format: document - errata name - stepping - processor name.
 * Refer from
 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
 */
static u32 vmx_preemption_cpu_tfms[] = {
/* 323344.pdf - BA86   - D0 - Xeon 7500 Series */
0x000206E6,
/* 323056.pdf - AAX65  - C2 - Xeon L3406 */
/* 322814.pdf - AAT59  - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
/* 322911.pdf - AAU65  - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020652,
/* 322911.pdf - AAU65  - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020655,
/* 322373.pdf - AAO95  - B1 - Xeon 3400 Series */
/* 322166.pdf - AAN92  - B1 - i7-800 and i5-700 Desktop */
/*
 * 320767.pdf - AAP86  - B1 -
 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
 */
0x000106E5,
/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
0x000106A0,
/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
0x000106A1,
/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
0x000106A4,
 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
0x000106A5,
};

static inline bool cpu_has_broken_vmx_preemption_timer(void)
{
	u32 eax = cpuid_eax(0x00000001), i;

	/* Clear the reserved bits */
	eax &= ~(0x3U << 14 | 0xfU << 28);
1161
	for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
		if (eax == vmx_preemption_cpu_tfms[i])
			return true;

	return false;
}

static inline bool cpu_has_vmx_preemption_timer(void)
{
	return vmcs_config.pin_based_exec_ctrl &
		PIN_BASED_VMX_PREEMPTION_TIMER;
}

1174 1175
static inline bool cpu_has_vmx_posted_intr(void)
{
1176 1177
	return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
		vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
1178 1179 1180 1181 1182 1183 1184 1185 1186
}

static inline bool cpu_has_vmx_apicv(void)
{
	return cpu_has_vmx_apic_register_virt() &&
		cpu_has_vmx_virtual_intr_delivery() &&
		cpu_has_vmx_posted_intr();
}

1187 1188 1189 1190
static inline bool cpu_has_vmx_flexpriority(void)
{
	return cpu_has_vmx_tpr_shadow() &&
		cpu_has_vmx_virtualize_apic_accesses();
1191 1192
}

1193 1194
static inline bool cpu_has_vmx_ept_execute_only(void)
{
1195
	return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
1196 1197 1198 1199
}

static inline bool cpu_has_vmx_ept_2m_page(void)
{
1200
	return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
1201 1202
}

1203 1204
static inline bool cpu_has_vmx_ept_1g_page(void)
{
1205
	return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
1206 1207
}

1208 1209 1210 1211 1212
static inline bool cpu_has_vmx_ept_4levels(void)
{
	return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
}

1213 1214 1215 1216 1217
static inline bool cpu_has_vmx_ept_ad_bits(void)
{
	return vmx_capability.ept & VMX_EPT_AD_BIT;
}

1218
static inline bool cpu_has_vmx_invept_context(void)
S
Sheng Yang 已提交
1219
{
1220
	return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
S
Sheng Yang 已提交
1221 1222
}

1223
static inline bool cpu_has_vmx_invept_global(void)
S
Sheng Yang 已提交
1224
{
1225
	return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
S
Sheng Yang 已提交
1226 1227
}

1228 1229 1230 1231 1232
static inline bool cpu_has_vmx_invvpid_single(void)
{
	return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
}

1233 1234 1235 1236 1237
static inline bool cpu_has_vmx_invvpid_global(void)
{
	return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
}

1238 1239 1240 1241 1242
static inline bool cpu_has_vmx_invvpid(void)
{
	return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
}

1243
static inline bool cpu_has_vmx_ept(void)
S
Sheng Yang 已提交
1244
{
1245 1246
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_EPT;
S
Sheng Yang 已提交
1247 1248
}

1249
static inline bool cpu_has_vmx_unrestricted_guest(void)
1250 1251 1252 1253 1254
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_UNRESTRICTED_GUEST;
}

1255
static inline bool cpu_has_vmx_ple(void)
1256 1257 1258 1259 1260
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_PAUSE_LOOP_EXITING;
}

1261 1262 1263 1264 1265
static inline bool cpu_has_vmx_basic_inout(void)
{
	return	(((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
}

1266
static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
1267
{
1268
	return flexpriority_enabled && lapic_in_kernel(vcpu);
1269 1270
}

1271
static inline bool cpu_has_vmx_vpid(void)
1272
{
1273 1274
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_VPID;
1275 1276
}

1277
static inline bool cpu_has_vmx_rdtscp(void)
1278 1279 1280 1281 1282
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_RDTSCP;
}

1283 1284 1285 1286 1287 1288
static inline bool cpu_has_vmx_invpcid(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_INVPCID;
}

1289 1290 1291 1292 1293 1294
static inline bool cpu_has_vmx_wbinvd_exit(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_WBINVD_EXITING;
}

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
static inline bool cpu_has_vmx_shadow_vmcs(void)
{
	u64 vmx_msr;
	rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
	/* check if the cpu supports writing r/o exit information fields */
	if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
		return false;

	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_SHADOW_VMCS;
}

K
Kai Huang 已提交
1307 1308 1309 1310 1311
static inline bool cpu_has_vmx_pml(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
}

1312 1313 1314 1315 1316 1317
static inline bool cpu_has_vmx_tsc_scaling(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_TSC_SCALING;
}

1318 1319 1320 1321 1322
static inline bool report_flexpriority(void)
{
	return flexpriority_enabled;
}

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
{
	return vmcs12->cpu_based_vm_exec_control & bit;
}

static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
{
	return (vmcs12->cpu_based_vm_exec_control &
			CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
		(vmcs12->secondary_vm_exec_control & bit);
}

N
Nadav Har'El 已提交
1335
static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1336 1337 1338 1339
{
	return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
}

1340 1341 1342 1343 1344 1345
static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
{
	return vmcs12->pin_based_vm_exec_control &
		PIN_BASED_VMX_PREEMPTION_TIMER;
}

N
Nadav Har'El 已提交
1346 1347 1348 1349 1350
static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
}

1351 1352 1353 1354 1355 1356
static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
		vmx_xsaves_supported();
}

1357 1358 1359 1360 1361
static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
}

W
Wanpeng Li 已提交
1362 1363 1364 1365 1366
static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
}

1367 1368 1369 1370 1371
static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
}

1372 1373 1374 1375 1376
static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
}

1377 1378 1379 1380 1381
static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
{
	return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
}

1382
static inline bool is_nmi(u32 intr_info)
1383 1384
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1385
		== (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
1386 1387
}

1388 1389 1390
static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
			      u32 exit_intr_info,
			      unsigned long exit_qualification);
1391 1392 1393 1394
static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
			struct vmcs12 *vmcs12,
			u32 reason, unsigned long qualification);

R
Rusty Russell 已提交
1395
static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
1396 1397 1398
{
	int i;

1399
	for (i = 0; i < vmx->nmsrs; ++i)
1400
		if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
1401 1402 1403 1404
			return i;
	return -1;
}

1405 1406 1407 1408 1409 1410 1411 1412
static inline void __invvpid(int ext, u16 vpid, gva_t gva)
{
    struct {
	u64 vpid : 16;
	u64 rsvd : 48;
	u64 gva;
    } operand = { vpid, 0, gva };

1413
    asm volatile (__ex(ASM_VMX_INVVPID)
1414 1415 1416 1417 1418
		  /* CF==1 or ZF==1 --> rc = -1 */
		  "; ja 1f ; ud2 ; 1:"
		  : : "a"(&operand), "c"(ext) : "cc", "memory");
}

1419 1420 1421 1422 1423 1424
static inline void __invept(int ext, u64 eptp, gpa_t gpa)
{
	struct {
		u64 eptp, gpa;
	} operand = {eptp, gpa};

1425
	asm volatile (__ex(ASM_VMX_INVEPT)
1426 1427 1428 1429 1430
			/* CF==1 or ZF==1 --> rc = -1 */
			"; ja 1f ; ud2 ; 1:\n"
			: : "a" (&operand), "c" (ext) : "cc", "memory");
}

1431
static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
1432 1433 1434
{
	int i;

R
Rusty Russell 已提交
1435
	i = __find_msr_index(vmx, msr);
1436
	if (i >= 0)
1437
		return &vmx->guest_msrs[i];
A
Al Viro 已提交
1438
	return NULL;
1439 1440
}

A
Avi Kivity 已提交
1441 1442 1443 1444 1445
static void vmcs_clear(struct vmcs *vmcs)
{
	u64 phys_addr = __pa(vmcs);
	u8 error;

1446
	asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
1447
		      : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
A
Avi Kivity 已提交
1448 1449 1450 1451 1452 1453
		      : "cc", "memory");
	if (error)
		printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
		       vmcs, phys_addr);
}

1454 1455 1456
static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
{
	vmcs_clear(loaded_vmcs->vmcs);
1457 1458
	if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
		vmcs_clear(loaded_vmcs->shadow_vmcs);
1459 1460 1461 1462
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
}

1463 1464 1465 1466 1467 1468
static void vmcs_load(struct vmcs *vmcs)
{
	u64 phys_addr = __pa(vmcs);
	u8 error;

	asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
1469
			: "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
1470 1471
			: "cc", "memory");
	if (error)
1472
		printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
1473 1474 1475
		       vmcs, phys_addr);
}

1476
#ifdef CONFIG_KEXEC_CORE
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
/*
 * This bitmap is used to indicate whether the vmclear
 * operation is enabled on all cpus. All disabled by
 * default.
 */
static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;

static inline void crash_enable_local_vmclear(int cpu)
{
	cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline void crash_disable_local_vmclear(int cpu)
{
	cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline int crash_local_vmclear_enabled(int cpu)
{
	return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static void crash_vmclear_local_loaded_vmcss(void)
{
	int cpu = raw_smp_processor_id();
	struct loaded_vmcs *v;

	if (!crash_local_vmclear_enabled(cpu))
		return;

	list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
			    loaded_vmcss_on_cpu_link)
		vmcs_clear(v->vmcs);
}
#else
static inline void crash_enable_local_vmclear(int cpu) { }
static inline void crash_disable_local_vmclear(int cpu) { }
1514
#endif /* CONFIG_KEXEC_CORE */
1515

1516
static void __loaded_vmcs_clear(void *arg)
A
Avi Kivity 已提交
1517
{
1518
	struct loaded_vmcs *loaded_vmcs = arg;
1519
	int cpu = raw_smp_processor_id();
A
Avi Kivity 已提交
1520

1521 1522 1523
	if (loaded_vmcs->cpu != cpu)
		return; /* vcpu migration can race with cpu offline */
	if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
A
Avi Kivity 已提交
1524
		per_cpu(current_vmcs, cpu) = NULL;
1525
	crash_disable_local_vmclear(cpu);
1526
	list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
1527 1528 1529 1530 1531 1532 1533 1534 1535

	/*
	 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
	 * is before setting loaded_vmcs->vcpu to -1 which is done in
	 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
	 * then adds the vmcs into percpu list before it is deleted.
	 */
	smp_wmb();

1536
	loaded_vmcs_init(loaded_vmcs);
1537
	crash_enable_local_vmclear(cpu);
A
Avi Kivity 已提交
1538 1539
}

1540
static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
A
Avi Kivity 已提交
1541
{
1542 1543 1544 1545 1546
	int cpu = loaded_vmcs->cpu;

	if (cpu != -1)
		smp_call_function_single(cpu,
			 __loaded_vmcs_clear, loaded_vmcs, 1);
A
Avi Kivity 已提交
1547 1548
}

1549
static inline void vpid_sync_vcpu_single(int vpid)
1550
{
1551
	if (vpid == 0)
1552 1553
		return;

1554
	if (cpu_has_vmx_invvpid_single())
1555
		__invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
1556 1557
}

1558 1559 1560 1561 1562 1563
static inline void vpid_sync_vcpu_global(void)
{
	if (cpu_has_vmx_invvpid_global())
		__invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
}

1564
static inline void vpid_sync_context(int vpid)
1565 1566
{
	if (cpu_has_vmx_invvpid_single())
1567
		vpid_sync_vcpu_single(vpid);
1568 1569 1570 1571
	else
		vpid_sync_vcpu_global();
}

1572 1573 1574 1575 1576 1577 1578 1579
static inline void ept_sync_global(void)
{
	if (cpu_has_vmx_invept_global())
		__invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
}

static inline void ept_sync_context(u64 eptp)
{
1580
	if (enable_ept) {
1581 1582 1583 1584 1585 1586 1587
		if (cpu_has_vmx_invept_context())
			__invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
		else
			ept_sync_global();
	}
}

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
static __always_inline void vmcs_check16(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
			 "16-bit accessor invalid for 64-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "16-bit accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "16-bit accessor invalid for 32-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "16-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_check32(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "32-bit accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "32-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_check64(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "64-bit accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "64-bit accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "64-bit accessor invalid for 32-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "64-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_checkl(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "Natural width accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
			 "Natural width accessor invalid for 64-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "Natural width accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "Natural width accessor invalid for 32-bit field");
}

static __always_inline unsigned long __vmcs_readl(unsigned long field)
A
Avi Kivity 已提交
1633
{
1634
	unsigned long value;
A
Avi Kivity 已提交
1635

1636 1637
	asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
		      : "=a"(value) : "d"(field) : "cc");
A
Avi Kivity 已提交
1638 1639 1640
	return value;
}

A
Avi Kivity 已提交
1641
static __always_inline u16 vmcs_read16(unsigned long field)
A
Avi Kivity 已提交
1642
{
1643 1644
	vmcs_check16(field);
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1645 1646
}

A
Avi Kivity 已提交
1647
static __always_inline u32 vmcs_read32(unsigned long field)
A
Avi Kivity 已提交
1648
{
1649 1650
	vmcs_check32(field);
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1651 1652
}

A
Avi Kivity 已提交
1653
static __always_inline u64 vmcs_read64(unsigned long field)
A
Avi Kivity 已提交
1654
{
1655
	vmcs_check64(field);
1656
#ifdef CONFIG_X86_64
1657
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1658
#else
1659
	return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
A
Avi Kivity 已提交
1660 1661 1662
#endif
}

1663 1664 1665 1666 1667 1668
static __always_inline unsigned long vmcs_readl(unsigned long field)
{
	vmcs_checkl(field);
	return __vmcs_readl(field);
}

1669 1670 1671 1672 1673 1674 1675
static noinline void vmwrite_error(unsigned long field, unsigned long value)
{
	printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
	       field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
	dump_stack();
}

1676
static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
A
Avi Kivity 已提交
1677 1678 1679
{
	u8 error;

1680
	asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
M
Mike Day 已提交
1681
		       : "=q"(error) : "a"(value), "d"(field) : "cc");
1682 1683
	if (unlikely(error))
		vmwrite_error(field, value);
A
Avi Kivity 已提交
1684 1685
}

1686
static __always_inline void vmcs_write16(unsigned long field, u16 value)
A
Avi Kivity 已提交
1687
{
1688 1689
	vmcs_check16(field);
	__vmcs_writel(field, value);
A
Avi Kivity 已提交
1690 1691
}

1692
static __always_inline void vmcs_write32(unsigned long field, u32 value)
A
Avi Kivity 已提交
1693
{
1694 1695
	vmcs_check32(field);
	__vmcs_writel(field, value);
A
Avi Kivity 已提交
1696 1697
}

1698
static __always_inline void vmcs_write64(unsigned long field, u64 value)
A
Avi Kivity 已提交
1699
{
1700 1701
	vmcs_check64(field);
	__vmcs_writel(field, value);
1702
#ifndef CONFIG_X86_64
A
Avi Kivity 已提交
1703
	asm volatile ("");
1704
	__vmcs_writel(field+1, value >> 32);
A
Avi Kivity 已提交
1705 1706 1707
#endif
}

1708
static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
1709
{
1710 1711
	vmcs_checkl(field);
	__vmcs_writel(field, value);
1712 1713
}

1714
static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
1715
{
1716 1717 1718
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
			 "vmcs_clear_bits does not support 64-bit fields");
	__vmcs_writel(field, __vmcs_readl(field) & ~mask);
1719 1720
}

1721
static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1722
{
1723 1724 1725
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
			 "vmcs_set_bits does not support 64-bit fields");
	__vmcs_writel(field, __vmcs_readl(field) | mask);
1726 1727
}

1728 1729 1730 1731 1732
static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
{
	vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
}

1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
{
	vmcs_write32(VM_ENTRY_CONTROLS, val);
	vmx->vm_entry_controls_shadow = val;
}

static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
{
	if (vmx->vm_entry_controls_shadow != val)
		vm_entry_controls_init(vmx, val);
}

static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
{
	return vmx->vm_entry_controls_shadow;
}


static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
}

static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
}

1761 1762 1763 1764 1765
static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
{
	vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
}

1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
{
	vmcs_write32(VM_EXIT_CONTROLS, val);
	vmx->vm_exit_controls_shadow = val;
}

static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
{
	if (vmx->vm_exit_controls_shadow != val)
		vm_exit_controls_init(vmx, val);
}

static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
{
	return vmx->vm_exit_controls_shadow;
}


static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
}

static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
}

A
Avi Kivity 已提交
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
{
	vmx->segment_cache.bitmask = 0;
}

static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
				       unsigned field)
{
	bool ret;
	u32 mask = 1 << (seg * SEG_FIELD_NR + field);

	if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
		vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
		vmx->segment_cache.bitmask = 0;
	}
	ret = vmx->segment_cache.bitmask & mask;
	vmx->segment_cache.bitmask |= mask;
	return ret;
}

static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
{
	u16 *p = &vmx->segment_cache.seg[seg].selector;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
		*p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
	return *p;
}

static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
{
	ulong *p = &vmx->segment_cache.seg[seg].base;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
		*p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
	return *p;
}

static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].limit;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
	return *p;
}

static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].ar;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
	return *p;
}

1850 1851 1852 1853
static void update_exception_bitmap(struct kvm_vcpu *vcpu)
{
	u32 eb;

J
Jan Kiszka 已提交
1854
	eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1855
	     (1u << DB_VECTOR) | (1u << AC_VECTOR);
J
Jan Kiszka 已提交
1856 1857 1858 1859
	if ((vcpu->guest_debug &
	     (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
	    (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
		eb |= 1u << BP_VECTOR;
1860
	if (to_vmx(vcpu)->rmode.vm86_active)
1861
		eb = ~0;
1862
	if (enable_ept)
1863
		eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
1864 1865 1866 1867 1868 1869 1870 1871 1872

	/* When we are running a nested L2 guest and L1 specified for it a
	 * certain exception bitmap, we must trap the same exceptions and pass
	 * them to L1. When running L2, we will only handle the exceptions
	 * specified above if L1 did not want them.
	 */
	if (is_guest_mode(vcpu))
		eb |= get_vmcs12(vcpu)->exception_bitmap;

1873 1874 1875
	vmcs_write32(EXCEPTION_BITMAP, eb);
}

1876 1877
static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit)
1878
{
1879 1880
	vm_entry_controls_clearbit(vmx, entry);
	vm_exit_controls_clearbit(vmx, exit);
1881 1882
}

1883 1884 1885 1886 1887
static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
{
	unsigned i;
	struct msr_autoload *m = &vmx->msr_autoload;

1888 1889 1890
	switch (msr) {
	case MSR_EFER:
		if (cpu_has_load_ia32_efer) {
1891 1892
			clear_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
1893 1894 1895 1896 1897 1898
					VM_EXIT_LOAD_IA32_EFER);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
		if (cpu_has_load_perf_global_ctrl) {
1899
			clear_atomic_switch_msr_special(vmx,
1900 1901 1902 1903 1904
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
			return;
		}
		break;
A
Avi Kivity 已提交
1905 1906
	}

1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
	for (i = 0; i < m->nr; ++i)
		if (m->guest[i].index == msr)
			break;

	if (i == m->nr)
		return;
	--m->nr;
	m->guest[i] = m->guest[m->nr];
	m->host[i] = m->host[m->nr];
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
}

1920 1921 1922 1923
static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit,
		unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
		u64 guest_val, u64 host_val)
1924 1925 1926
{
	vmcs_write64(guest_val_vmcs, guest_val);
	vmcs_write64(host_val_vmcs, host_val);
1927 1928
	vm_entry_controls_setbit(vmx, entry);
	vm_exit_controls_setbit(vmx, exit);
1929 1930
}

1931 1932 1933 1934 1935 1936
static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
				  u64 guest_val, u64 host_val)
{
	unsigned i;
	struct msr_autoload *m = &vmx->msr_autoload;

1937 1938 1939
	switch (msr) {
	case MSR_EFER:
		if (cpu_has_load_ia32_efer) {
1940 1941
			add_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
1942 1943 1944 1945 1946 1947 1948 1949 1950
					VM_EXIT_LOAD_IA32_EFER,
					GUEST_IA32_EFER,
					HOST_IA32_EFER,
					guest_val, host_val);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
		if (cpu_has_load_perf_global_ctrl) {
1951
			add_atomic_switch_msr_special(vmx,
1952 1953 1954 1955 1956 1957 1958 1959
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
					GUEST_IA32_PERF_GLOBAL_CTRL,
					HOST_IA32_PERF_GLOBAL_CTRL,
					guest_val, host_val);
			return;
		}
		break;
1960 1961 1962 1963 1964 1965 1966
	case MSR_IA32_PEBS_ENABLE:
		/* PEBS needs a quiescent period after being disabled (to write
		 * a record).  Disabling PEBS through VMX MSR swapping doesn't
		 * provide that period, so a CPU could write host's record into
		 * guest's memory.
		 */
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
A
Avi Kivity 已提交
1967 1968
	}

1969 1970 1971 1972
	for (i = 0; i < m->nr; ++i)
		if (m->guest[i].index == msr)
			break;

1973
	if (i == NR_AUTOLOAD_MSRS) {
1974
		printk_once(KERN_WARNING "Not enough msr switch entries. "
1975 1976 1977
				"Can't add msr %x\n", msr);
		return;
	} else if (i == m->nr) {
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
		++m->nr;
		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
	}

	m->guest[i].index = msr;
	m->guest[i].value = guest_val;
	m->host[i].index = msr;
	m->host[i].value = host_val;
}

A
Avi Kivity 已提交
1989
static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
1990
{
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	u64 guest_efer = vmx->vcpu.arch.efer;
	u64 ignore_bits = 0;

	if (!enable_ept) {
		/*
		 * NX is needed to handle CR0.WP=1, CR4.SMEP=1.  Testing
		 * host CPUID is more efficient than testing guest CPUID
		 * or CR4.  Host SMEP is anyway a requirement for guest SMEP.
		 */
		if (boot_cpu_has(X86_FEATURE_SMEP))
			guest_efer |= EFER_NX;
		else if (!(guest_efer & EFER_NX))
			ignore_bits |= EFER_NX;
	}
R
Roel Kluin 已提交
2005

2006
	/*
2007
	 * LMA and LME handled by hardware; SCE meaningless outside long mode.
2008
	 */
2009
	ignore_bits |= EFER_SCE;
2010 2011 2012 2013 2014 2015
#ifdef CONFIG_X86_64
	ignore_bits |= EFER_LMA | EFER_LME;
	/* SCE is meaningful only in long mode on Intel */
	if (guest_efer & EFER_LMA)
		ignore_bits &= ~(u64)EFER_SCE;
#endif
2016 2017

	clear_atomic_switch_msr(vmx, MSR_EFER);
2018 2019 2020 2021 2022 2023 2024 2025

	/*
	 * On EPT, we can't emulate NX, so we must switch EFER atomically.
	 * On CPUs that support "load IA32_EFER", always switch EFER
	 * atomically, since it's faster than switching it manually.
	 */
	if (cpu_has_load_ia32_efer ||
	    (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
2026 2027
		if (!(guest_efer & EFER_LMA))
			guest_efer &= ~EFER_LME;
2028 2029 2030
		if (guest_efer != host_efer)
			add_atomic_switch_msr(vmx, MSR_EFER,
					      guest_efer, host_efer);
2031
		return false;
2032 2033 2034 2035 2036 2037
	} else {
		guest_efer &= ~ignore_bits;
		guest_efer |= host_efer & ignore_bits;

		vmx->guest_msrs[efer_offset].data = guest_efer;
		vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2038

2039 2040
		return true;
	}
2041 2042
}

2043 2044 2045 2046 2047 2048
#ifdef CONFIG_X86_32
/*
 * On 32-bit kernels, VM exits still load the FS and GS bases from the
 * VMCS rather than the segment table.  KVM uses this helper to figure
 * out the current bases to poke them into the VMCS before entry.
 */
2049 2050
static unsigned long segment_base(u16 selector)
{
2051
	struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2052
	struct desc_struct *table;
2053 2054
	unsigned long v;

2055
	if (!(selector & ~SEGMENT_RPL_MASK))
2056 2057
		return 0;

2058
	table = (struct desc_struct *)gdt->address;
2059

2060
	if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
2061 2062
		u16 ldt_selector = kvm_read_ldt();

2063
		if (!(ldt_selector & ~SEGMENT_RPL_MASK))
2064 2065
			return 0;

2066
		table = (struct desc_struct *)segment_base(ldt_selector);
2067
	}
2068
	v = get_desc_base(&table[selector >> 3]);
2069 2070
	return v;
}
2071
#endif
2072

2073
static void vmx_save_host_state(struct kvm_vcpu *vcpu)
2074
{
2075
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2076
	int i;
2077

2078
	if (vmx->host_state.loaded)
2079 2080
		return;

2081
	vmx->host_state.loaded = 1;
2082 2083 2084 2085
	/*
	 * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
	 * allow segment selectors with cpl > 0 or ti == 1.
	 */
2086
	vmx->host_state.ldt_sel = kvm_read_ldt();
2087
	vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
2088
	savesegment(fs, vmx->host_state.fs_sel);
2089
	if (!(vmx->host_state.fs_sel & 7)) {
2090
		vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
2091 2092
		vmx->host_state.fs_reload_needed = 0;
	} else {
2093
		vmcs_write16(HOST_FS_SELECTOR, 0);
2094
		vmx->host_state.fs_reload_needed = 1;
2095
	}
2096
	savesegment(gs, vmx->host_state.gs_sel);
2097 2098
	if (!(vmx->host_state.gs_sel & 7))
		vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
2099 2100
	else {
		vmcs_write16(HOST_GS_SELECTOR, 0);
2101
		vmx->host_state.gs_ldt_reload_needed = 1;
2102 2103
	}

A
Avi Kivity 已提交
2104 2105 2106 2107 2108
#ifdef CONFIG_X86_64
	savesegment(ds, vmx->host_state.ds_sel);
	savesegment(es, vmx->host_state.es_sel);
#endif

2109 2110 2111 2112
#ifdef CONFIG_X86_64
	vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
	vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
#else
2113 2114
	vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
	vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
2115
#endif
2116 2117

#ifdef CONFIG_X86_64
2118 2119
	rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
	if (is_long_mode(&vmx->vcpu))
2120
		wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2121
#endif
2122 2123
	if (boot_cpu_has(X86_FEATURE_MPX))
		rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
2124 2125
	for (i = 0; i < vmx->save_nmsrs; ++i)
		kvm_set_shared_msr(vmx->guest_msrs[i].index,
2126 2127
				   vmx->guest_msrs[i].data,
				   vmx->guest_msrs[i].mask);
2128 2129
}

2130
static void __vmx_load_host_state(struct vcpu_vmx *vmx)
2131
{
2132
	if (!vmx->host_state.loaded)
2133 2134
		return;

2135
	++vmx->vcpu.stat.host_state_reload;
2136
	vmx->host_state.loaded = 0;
2137 2138 2139 2140
#ifdef CONFIG_X86_64
	if (is_long_mode(&vmx->vcpu))
		rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
#endif
2141
	if (vmx->host_state.gs_ldt_reload_needed) {
2142
		kvm_load_ldt(vmx->host_state.ldt_sel);
2143
#ifdef CONFIG_X86_64
2144 2145 2146
		load_gs_index(vmx->host_state.gs_sel);
#else
		loadsegment(gs, vmx->host_state.gs_sel);
2147 2148
#endif
	}
2149 2150
	if (vmx->host_state.fs_reload_needed)
		loadsegment(fs, vmx->host_state.fs_sel);
A
Avi Kivity 已提交
2151 2152 2153 2154 2155 2156
#ifdef CONFIG_X86_64
	if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
		loadsegment(ds, vmx->host_state.ds_sel);
		loadsegment(es, vmx->host_state.es_sel);
	}
#endif
2157
	invalidate_tss_limit();
2158
#ifdef CONFIG_X86_64
2159
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2160
#endif
2161 2162
	if (vmx->host_state.msr_host_bndcfgs)
		wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
2163
	load_gdt(this_cpu_ptr(&host_gdt));
2164 2165
}

2166 2167 2168 2169 2170 2171 2172
static void vmx_load_host_state(struct vcpu_vmx *vmx)
{
	preempt_disable();
	__vmx_load_host_state(vmx);
	preempt_enable();
}

2173 2174 2175 2176 2177 2178 2179
static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2180 2181
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
		return;

	do {
		old.control = new.control = pi_desc->control;

		/*
		 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
		 * are two possible cases:
		 * 1. After running 'pre_block', context switch
		 *    happened. For this case, 'sn' was set in
		 *    vmx_vcpu_put(), so we need to clear it here.
		 * 2. After running 'pre_block', we were blocked,
		 *    and woken up by some other guy. For this case,
		 *    we don't need to do anything, 'pi_post_block'
		 *    will do everything for us. However, we cannot
		 *    check whether it is case #1 or case #2 here
		 *    (maybe, not needed), so we also clear sn here,
		 *    I think it is not a big deal.
		 */
		if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
			if (vcpu->cpu != cpu) {
				dest = cpu_physical_id(cpu);

				if (x2apic_enabled())
					new.ndst = dest;
				else
					new.ndst = (dest << 8) & 0xFF00;
			}

			/* set 'NV' to 'notification vector' */
			new.nv = POSTED_INTR_VECTOR;
		}

		/* Allow posting non-urgent interrupts */
		new.sn = 0;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);
}
2220

P
Peter Feiner 已提交
2221 2222 2223 2224 2225 2226
static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
{
	vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
	vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
}

A
Avi Kivity 已提交
2227 2228 2229 2230
/*
 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
 * vcpu mutex is already taken.
 */
2231
static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
A
Avi Kivity 已提交
2232
{
2233
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2234
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
2235
	bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
A
Avi Kivity 已提交
2236

2237 2238
	if (!vmm_exclusive)
		kvm_cpu_vmxon(phys_addr);
2239
	else if (!already_loaded)
2240
		loaded_vmcs_clear(vmx->loaded_vmcs);
A
Avi Kivity 已提交
2241

2242
	if (!already_loaded) {
2243
		local_irq_disable();
2244
		crash_disable_local_vmclear(cpu);
2245 2246 2247 2248 2249 2250 2251 2252

		/*
		 * Read loaded_vmcs->cpu should be before fetching
		 * loaded_vmcs->loaded_vmcss_on_cpu_link.
		 * See the comments in __loaded_vmcs_clear().
		 */
		smp_rmb();

2253 2254
		list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
			 &per_cpu(loaded_vmcss_on_cpu, cpu));
2255
		crash_enable_local_vmclear(cpu);
2256
		local_irq_enable();
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
	}

	if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
		per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
		vmcs_load(vmx->loaded_vmcs->vmcs);
	}

	if (!already_loaded) {
		struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
		unsigned long sysenter_esp;

		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
2269

A
Avi Kivity 已提交
2270 2271
		/*
		 * Linux uses per-cpu TSS and GDT, so set these when switching
2272
		 * processors.  See 22.2.4.
A
Avi Kivity 已提交
2273
		 */
2274 2275 2276
		vmcs_writel(HOST_TR_BASE,
			    (unsigned long)this_cpu_ptr(&cpu_tss));
		vmcs_writel(HOST_GDTR_BASE, gdt->address);
A
Avi Kivity 已提交
2277

2278 2279 2280 2281 2282 2283 2284 2285
		/*
		 * VM exits change the host TR limit to 0x67 after a VM
		 * exit.  This is okay, since 0x67 covers everything except
		 * the IO bitmap and have have code to handle the IO bitmap
		 * being lost after a VM exit.
		 */
		BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);

A
Avi Kivity 已提交
2286 2287
		rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
		vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
2288

2289
		vmx->loaded_vmcs->cpu = cpu;
A
Avi Kivity 已提交
2290
	}
2291

2292 2293
	/* Setup TSC multiplier */
	if (kvm_has_tsc_control &&
P
Peter Feiner 已提交
2294 2295
	    vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
		decache_tsc_multiplier(vmx);
2296

2297
	vmx_vcpu_pi_load(vcpu, cpu);
2298
	vmx->host_pkru = read_pkru();
2299 2300 2301 2302 2303 2304 2305
}

static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2306 2307
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
2308 2309 2310 2311 2312
		return;

	/* Set SN when the vCPU is preempted */
	if (vcpu->preempted)
		pi_set_sn(pi_desc);
A
Avi Kivity 已提交
2313 2314 2315 2316
}

static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
{
2317 2318
	vmx_vcpu_pi_put(vcpu);

2319
	__vmx_load_host_state(to_vmx(vcpu));
2320
	if (!vmm_exclusive) {
2321 2322
		__loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
		vcpu->cpu = -1;
2323 2324
		kvm_cpu_vmxoff();
	}
A
Avi Kivity 已提交
2325 2326
}

2327 2328
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
/*
 * Return the cr0 value that a nested guest would read. This is a combination
 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
 * its hypervisor (cr0_read_shadow).
 */
static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
{
	return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
		(fields->cr0_read_shadow & fields->cr0_guest_host_mask);
}
static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
{
	return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
		(fields->cr4_read_shadow & fields->cr4_guest_host_mask);
}

A
Avi Kivity 已提交
2345 2346
static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
{
2347
	unsigned long rflags, save_rflags;
2348

A
Avi Kivity 已提交
2349 2350 2351 2352 2353 2354 2355 2356 2357
	if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
		__set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
		rflags = vmcs_readl(GUEST_RFLAGS);
		if (to_vmx(vcpu)->rmode.vm86_active) {
			rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
			save_rflags = to_vmx(vcpu)->rmode.save_rflags;
			rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
		}
		to_vmx(vcpu)->rflags = rflags;
2358
	}
A
Avi Kivity 已提交
2359
	return to_vmx(vcpu)->rflags;
A
Avi Kivity 已提交
2360 2361 2362 2363
}

static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
A
Avi Kivity 已提交
2364 2365
	__set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
	to_vmx(vcpu)->rflags = rflags;
2366 2367
	if (to_vmx(vcpu)->rmode.vm86_active) {
		to_vmx(vcpu)->rmode.save_rflags = rflags;
2368
		rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
2369
	}
A
Avi Kivity 已提交
2370 2371 2372
	vmcs_writel(GUEST_RFLAGS, rflags);
}

2373 2374 2375 2376 2377
static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
{
	return to_vmx(vcpu)->guest_pkru;
}

2378
static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
2379 2380 2381 2382 2383
{
	u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	int ret = 0;

	if (interruptibility & GUEST_INTR_STATE_STI)
2384
		ret |= KVM_X86_SHADOW_INT_STI;
2385
	if (interruptibility & GUEST_INTR_STATE_MOV_SS)
2386
		ret |= KVM_X86_SHADOW_INT_MOV_SS;
2387

2388
	return ret;
2389 2390 2391 2392 2393 2394 2395 2396 2397
}

static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	u32 interruptibility = interruptibility_old;

	interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);

2398
	if (mask & KVM_X86_SHADOW_INT_MOV_SS)
2399
		interruptibility |= GUEST_INTR_STATE_MOV_SS;
2400
	else if (mask & KVM_X86_SHADOW_INT_STI)
2401 2402 2403 2404 2405 2406
		interruptibility |= GUEST_INTR_STATE_STI;

	if ((interruptibility != interruptibility_old))
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
}

A
Avi Kivity 已提交
2407 2408 2409 2410
static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
	unsigned long rip;

2411
	rip = kvm_rip_read(vcpu);
A
Avi Kivity 已提交
2412
	rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
2413
	kvm_rip_write(vcpu, rip);
A
Avi Kivity 已提交
2414

2415 2416
	/* skipping an emulated instruction also counts */
	vmx_set_interrupt_shadow(vcpu, 0);
A
Avi Kivity 已提交
2417 2418
}

2419 2420 2421 2422
/*
 * KVM wants to inject page-faults which it got to the guest. This function
 * checks whether in a nested guest, we need to inject them to L1 or L2.
 */
2423
static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
2424 2425 2426
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

2427
	if (!(vmcs12->exception_bitmap & (1u << nr)))
2428 2429
		return 0;

2430 2431 2432
	nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
			  vmcs_read32(VM_EXIT_INTR_INFO),
			  vmcs_readl(EXIT_QUALIFICATION));
2433 2434 2435
	return 1;
}

2436
static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
2437 2438
				bool has_error_code, u32 error_code,
				bool reinject)
2439
{
2440
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2441
	u32 intr_info = nr | INTR_INFO_VALID_MASK;
2442

2443 2444
	if (!reinject && is_guest_mode(vcpu) &&
	    nested_vmx_check_exception(vcpu, nr))
2445 2446
		return;

2447
	if (has_error_code) {
2448
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
2449 2450
		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
	}
2451

2452
	if (vmx->rmode.vm86_active) {
2453 2454 2455 2456
		int inc_eip = 0;
		if (kvm_exception_is_soft(nr))
			inc_eip = vcpu->arch.event_exit_inst_len;
		if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
2457
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2458 2459 2460
		return;
	}

2461 2462 2463
	if (kvm_exception_is_soft(nr)) {
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
2464 2465 2466 2467 2468
		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
	} else
		intr_info |= INTR_TYPE_HARD_EXCEPTION;

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
2469 2470
}

2471 2472 2473 2474 2475
static bool vmx_rdtscp_supported(void)
{
	return cpu_has_vmx_rdtscp();
}

2476 2477 2478 2479 2480
static bool vmx_invpcid_supported(void)
{
	return cpu_has_vmx_invpcid() && enable_ept;
}

2481 2482 2483
/*
 * Swap MSR entry in host/guest MSR entry array.
 */
R
Rusty Russell 已提交
2484
static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
2485
{
2486
	struct shared_msr_entry tmp;
2487 2488 2489 2490

	tmp = vmx->guest_msrs[to];
	vmx->guest_msrs[to] = vmx->guest_msrs[from];
	vmx->guest_msrs[from] = tmp;
2491 2492
}

2493 2494 2495 2496
static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
{
	unsigned long *msr_bitmap;

2497
	if (is_guest_mode(vcpu))
2498
		msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
2499 2500 2501
	else if (cpu_has_secondary_exec_ctrls() &&
		 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
		  SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
2502 2503
		if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
			if (is_long_mode(vcpu))
2504
				msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2505
			else
2506
				msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2507 2508
		} else {
			if (is_long_mode(vcpu))
2509
				msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2510
			else
2511
				msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2512
		}
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
	} else {
		if (is_long_mode(vcpu))
			msr_bitmap = vmx_msr_bitmap_longmode;
		else
			msr_bitmap = vmx_msr_bitmap_legacy;
	}

	vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
}

2523 2524 2525 2526 2527
/*
 * Set up the vmcs to automatically save and restore system
 * msrs.  Don't touch the 64-bit msrs if the guest is in legacy
 * mode, as fiddling with msrs is very expensive.
 */
R
Rusty Russell 已提交
2528
static void setup_msrs(struct vcpu_vmx *vmx)
2529
{
2530
	int save_nmsrs, index;
2531

2532 2533
	save_nmsrs = 0;
#ifdef CONFIG_X86_64
R
Rusty Russell 已提交
2534 2535
	if (is_long_mode(&vmx->vcpu)) {
		index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
2536
		if (index >= 0)
R
Rusty Russell 已提交
2537 2538
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_LSTAR);
2539
		if (index >= 0)
R
Rusty Russell 已提交
2540 2541
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_CSTAR);
2542
		if (index >= 0)
R
Rusty Russell 已提交
2543
			move_msr_up(vmx, index, save_nmsrs++);
2544
		index = __find_msr_index(vmx, MSR_TSC_AUX);
2545
		if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
2546
			move_msr_up(vmx, index, save_nmsrs++);
2547
		/*
B
Brian Gerst 已提交
2548
		 * MSR_STAR is only needed on long mode guests, and only
2549 2550
		 * if efer.sce is enabled.
		 */
B
Brian Gerst 已提交
2551
		index = __find_msr_index(vmx, MSR_STAR);
2552
		if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
R
Rusty Russell 已提交
2553
			move_msr_up(vmx, index, save_nmsrs++);
2554 2555
	}
#endif
A
Avi Kivity 已提交
2556 2557
	index = __find_msr_index(vmx, MSR_EFER);
	if (index >= 0 && update_transition_efer(vmx, index))
2558
		move_msr_up(vmx, index, save_nmsrs++);
2559

2560
	vmx->save_nmsrs = save_nmsrs;
2561

2562 2563
	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(&vmx->vcpu);
2564 2565
}

A
Avi Kivity 已提交
2566 2567
/*
 * reads and returns guest's timestamp counter "register"
2568 2569
 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
A
Avi Kivity 已提交
2570
 */
2571
static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2572 2573 2574
{
	u64 host_tsc, tsc_offset;

2575
	host_tsc = rdtsc();
A
Avi Kivity 已提交
2576
	tsc_offset = vmcs_read64(TSC_OFFSET);
2577
	return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
A
Avi Kivity 已提交
2578 2579 2580
}

/*
2581
 * writes 'offset' into guest's timestamp counter offset register
A
Avi Kivity 已提交
2582
 */
2583
static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
A
Avi Kivity 已提交
2584
{
2585
	if (is_guest_mode(vcpu)) {
2586
		/*
2587 2588 2589 2590
		 * We're here if L1 chose not to trap WRMSR to TSC. According
		 * to the spec, this should set L1's TSC; The offset that L1
		 * set for L2 remains unchanged, and still needs to be added
		 * to the newly set TSC to get L2's TSC.
2591
		 */
2592 2593 2594 2595 2596 2597 2598
		struct vmcs12 *vmcs12;
		/* recalculate vmcs02.TSC_OFFSET: */
		vmcs12 = get_vmcs12(vcpu);
		vmcs_write64(TSC_OFFSET, offset +
			(nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
			 vmcs12->tsc_offset : 0));
	} else {
2599 2600
		trace_kvm_write_tsc_offset(vcpu->vcpu_id,
					   vmcs_read64(TSC_OFFSET), offset);
2601 2602
		vmcs_write64(TSC_OFFSET, offset);
	}
A
Avi Kivity 已提交
2603 2604
}

2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
{
	struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
	return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
}

/*
 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
 * all guests if the "nested" module option is off, and can also be disabled
 * for a single guest by disabling its VMX cpuid bit.
 */
static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
{
	return nested && guest_cpuid_has_vmx(vcpu);
}

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
/*
 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
 * returned for the various VMX controls MSRs when nested VMX is enabled.
 * The same values should also be used to verify that vmcs12 control fields are
 * valid during nested entry from L1 to L2.
 * Each of these control msrs has a low and high 32-bit half: A low bit is on
 * if the corresponding bit in the (32-bit) control field *must* be on, and a
 * bit in the high half is on if the corresponding bit in the control field
 * may be on. See also vmx_control_verify().
 */
2632
static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
{
	/*
	 * Note that as a general rule, the high half of the MSRs (bits in
	 * the control fields which may be 1) should be initialized by the
	 * intersection of the underlying hardware's MSR (i.e., features which
	 * can be supported) and the list of features we want to expose -
	 * because they are known to be properly supported in our code.
	 * Also, usually, the low half of the MSRs (bits which must be 1) can
	 * be set to 0, meaning that L1 may turn off any of these bits. The
	 * reason is that if one of these bits is necessary, it will appear
	 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
	 * fields of vmcs01 and vmcs02, will turn these bits off - and
	 * nested_vmx_exit_handled() will not pass related exits to L1.
	 * These rules have exceptions below.
	 */

	/* pin-based controls */
2650
	rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
		vmx->nested.nested_vmx_pinbased_ctls_low,
		vmx->nested.nested_vmx_pinbased_ctls_high);
	vmx->nested.nested_vmx_pinbased_ctls_low |=
		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_pinbased_ctls_high &=
		PIN_BASED_EXT_INTR_MASK |
		PIN_BASED_NMI_EXITING |
		PIN_BASED_VIRTUAL_NMIS;
	vmx->nested.nested_vmx_pinbased_ctls_high |=
		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2661
		PIN_BASED_VMX_PREEMPTION_TIMER;
2662
	if (kvm_vcpu_apicv_active(&vmx->vcpu))
2663 2664
		vmx->nested.nested_vmx_pinbased_ctls_high |=
			PIN_BASED_POSTED_INTR;
2665

2666
	/* exit controls */
2667
	rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2668 2669 2670 2671
		vmx->nested.nested_vmx_exit_ctls_low,
		vmx->nested.nested_vmx_exit_ctls_high);
	vmx->nested.nested_vmx_exit_ctls_low =
		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
2672

2673
	vmx->nested.nested_vmx_exit_ctls_high &=
2674
#ifdef CONFIG_X86_64
2675
		VM_EXIT_HOST_ADDR_SPACE_SIZE |
2676
#endif
2677
		VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2678 2679
	vmx->nested.nested_vmx_exit_ctls_high |=
		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2680
		VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
2681 2682
		VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;

2683
	if (kvm_mpx_supported())
2684
		vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
2685

2686
	/* We support free control of debug control saving. */
2687
	vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2688

2689 2690
	/* entry controls */
	rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2691 2692 2693 2694 2695
		vmx->nested.nested_vmx_entry_ctls_low,
		vmx->nested.nested_vmx_entry_ctls_high);
	vmx->nested.nested_vmx_entry_ctls_low =
		VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_entry_ctls_high &=
2696 2697 2698 2699
#ifdef CONFIG_X86_64
		VM_ENTRY_IA32E_MODE |
#endif
		VM_ENTRY_LOAD_IA32_PAT;
2700 2701
	vmx->nested.nested_vmx_entry_ctls_high |=
		(VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
2702
	if (kvm_mpx_supported())
2703
		vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
2704

2705
	/* We support free control of debug control loading. */
2706
	vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2707

2708 2709
	/* cpu-based controls */
	rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2710 2711 2712 2713 2714
		vmx->nested.nested_vmx_procbased_ctls_low,
		vmx->nested.nested_vmx_procbased_ctls_high);
	vmx->nested.nested_vmx_procbased_ctls_low =
		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_procbased_ctls_high &=
2715 2716
		CPU_BASED_VIRTUAL_INTR_PENDING |
		CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2717 2718 2719 2720 2721 2722 2723
		CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
		CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
		CPU_BASED_CR3_STORE_EXITING |
#ifdef CONFIG_X86_64
		CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
#endif
		CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2724 2725 2726 2727
		CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
		CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
		CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
		CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2728 2729 2730 2731 2732 2733
	/*
	 * We can allow some features even when not supported by the
	 * hardware. For example, L1 can specify an MSR bitmap - and we
	 * can use it to avoid exits to L1 - even when L0 runs L2
	 * without MSR bitmaps.
	 */
2734 2735
	vmx->nested.nested_vmx_procbased_ctls_high |=
		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2736
		CPU_BASED_USE_MSR_BITMAPS;
2737

2738
	/* We support free control of CR3 access interception. */
2739
	vmx->nested.nested_vmx_procbased_ctls_low &=
2740 2741
		~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);

2742 2743
	/* secondary cpu-based controls */
	rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2744 2745 2746 2747
		vmx->nested.nested_vmx_secondary_ctls_low,
		vmx->nested.nested_vmx_secondary_ctls_high);
	vmx->nested.nested_vmx_secondary_ctls_low = 0;
	vmx->nested.nested_vmx_secondary_ctls_high &=
2748
		SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
2749
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
J
Jan Kiszka 已提交
2750
		SECONDARY_EXEC_RDTSCP |
2751
		SECONDARY_EXEC_DESC |
2752
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2753
		SECONDARY_EXEC_APIC_REGISTER_VIRT |
2754
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2755
		SECONDARY_EXEC_WBINVD_EXITING |
2756
		SECONDARY_EXEC_XSAVES;
2757

2758 2759
	if (enable_ept) {
		/* nested EPT: emulate EPT also to L1 */
2760
		vmx->nested.nested_vmx_secondary_ctls_high |=
2761
			SECONDARY_EXEC_ENABLE_EPT;
2762
		vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
2763
			 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
2764 2765 2766
		if (cpu_has_vmx_ept_execute_only())
			vmx->nested.nested_vmx_ept_caps |=
				VMX_EPT_EXECUTE_ONLY_BIT;
2767
		vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
2768
		vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2769 2770
			VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
			VMX_EPT_1GB_PAGE_BIT;
2771 2772
	       if (enable_ept_ad_bits)
		       vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
2773
	} else
2774
		vmx->nested.nested_vmx_ept_caps = 0;
2775

2776 2777 2778 2779 2780 2781
	/*
	 * Old versions of KVM use the single-context version without
	 * checking for support, so declare that it is supported even
	 * though it is treated as global context.  The alternative is
	 * not failing the single-context invvpid, and it is worse.
	 */
2782 2783 2784
	if (enable_vpid) {
		vmx->nested.nested_vmx_secondary_ctls_high |=
			SECONDARY_EXEC_ENABLE_VPID;
2785
		vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
2786
			VMX_VPID_EXTENT_SUPPORTED_MASK;
2787
	} else
2788
		vmx->nested.nested_vmx_vpid_caps = 0;
2789

2790 2791 2792 2793
	if (enable_unrestricted_guest)
		vmx->nested.nested_vmx_secondary_ctls_high |=
			SECONDARY_EXEC_UNRESTRICTED_GUEST;

2794
	/* miscellaneous data */
2795 2796 2797 2798 2799 2800
	rdmsr(MSR_IA32_VMX_MISC,
		vmx->nested.nested_vmx_misc_low,
		vmx->nested.nested_vmx_misc_high);
	vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
	vmx->nested.nested_vmx_misc_low |=
		VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2801
		VMX_MISC_ACTIVITY_HLT;
2802
	vmx->nested.nested_vmx_misc_high = 0;
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819

	/*
	 * This MSR reports some information about VMX support. We
	 * should return information about the VMX we emulate for the
	 * guest, and the VMCS structure we give it - not about the
	 * VMX support of the underlying hardware.
	 */
	vmx->nested.nested_vmx_basic =
		VMCS12_REVISION |
		VMX_BASIC_TRUE_CTLS |
		((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
		(VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);

	if (cpu_has_vmx_basic_inout())
		vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;

	/*
2820
	 * These MSRs specify bits which the guest must keep fixed on
2821 2822 2823 2824 2825 2826 2827
	 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
	 * We picked the standard core2 setting.
	 */
#define VMXON_CR0_ALWAYSON     (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
#define VMXON_CR4_ALWAYSON     X86_CR4_VMXE
	vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
	vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
2828 2829 2830 2831

	/* These MSRs specify bits which the guest must keep fixed off. */
	rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
	rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
2832 2833 2834

	/* highest index: VMX_PREEMPTION_TIMER_VALUE */
	vmx->nested.nested_vmx_vmcs_enum = 0x2e;
2835 2836
}

2837 2838 2839 2840 2841 2842 2843
/*
 * if fixed0[i] == 1: val[i] must be 1
 * if fixed1[i] == 0: val[i] must be 0
 */
static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
{
	return ((val & fixed1) | fixed0) == val;
2844 2845 2846 2847
}

static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
{
2848
	return fixed_bits_valid(control, low, high);
2849 2850 2851 2852 2853 2854 2855
}

static inline u64 vmx_control_msr(u32 low, u32 high)
{
	return low | ((u64)high << 32);
}

2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023
static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
{
	superset &= mask;
	subset &= mask;

	return (superset | subset) == superset;
}

static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
{
	const u64 feature_and_reserved =
		/* feature (except bit 48; see below) */
		BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
		/* reserved */
		BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
	u64 vmx_basic = vmx->nested.nested_vmx_basic;

	if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
		return -EINVAL;

	/*
	 * KVM does not emulate a version of VMX that constrains physical
	 * addresses of VMX structures (e.g. VMCS) to 32-bits.
	 */
	if (data & BIT_ULL(48))
		return -EINVAL;

	if (vmx_basic_vmcs_revision_id(vmx_basic) !=
	    vmx_basic_vmcs_revision_id(data))
		return -EINVAL;

	if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
		return -EINVAL;

	vmx->nested.nested_vmx_basic = data;
	return 0;
}

static int
vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
{
	u64 supported;
	u32 *lowp, *highp;

	switch (msr_index) {
	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
		lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
		highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
		break;
	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
		lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
		highp = &vmx->nested.nested_vmx_procbased_ctls_high;
		break;
	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
		lowp = &vmx->nested.nested_vmx_exit_ctls_low;
		highp = &vmx->nested.nested_vmx_exit_ctls_high;
		break;
	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
		lowp = &vmx->nested.nested_vmx_entry_ctls_low;
		highp = &vmx->nested.nested_vmx_entry_ctls_high;
		break;
	case MSR_IA32_VMX_PROCBASED_CTLS2:
		lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
		highp = &vmx->nested.nested_vmx_secondary_ctls_high;
		break;
	default:
		BUG();
	}

	supported = vmx_control_msr(*lowp, *highp);

	/* Check must-be-1 bits are still 1. */
	if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
		return -EINVAL;

	/* Check must-be-0 bits are still 0. */
	if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
		return -EINVAL;

	*lowp = data;
	*highp = data >> 32;
	return 0;
}

static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
{
	const u64 feature_and_reserved_bits =
		/* feature */
		BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
		BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
		/* reserved */
		GENMASK_ULL(13, 9) | BIT_ULL(31);
	u64 vmx_misc;

	vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
				   vmx->nested.nested_vmx_misc_high);

	if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
		return -EINVAL;

	if ((vmx->nested.nested_vmx_pinbased_ctls_high &
	     PIN_BASED_VMX_PREEMPTION_TIMER) &&
	    vmx_misc_preemption_timer_rate(data) !=
	    vmx_misc_preemption_timer_rate(vmx_misc))
		return -EINVAL;

	if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
		return -EINVAL;

	if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
		return -EINVAL;

	if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
		return -EINVAL;

	vmx->nested.nested_vmx_misc_low = data;
	vmx->nested.nested_vmx_misc_high = data >> 32;
	return 0;
}

static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
{
	u64 vmx_ept_vpid_cap;

	vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
					   vmx->nested.nested_vmx_vpid_caps);

	/* Every bit is either reserved or a feature bit. */
	if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
		return -EINVAL;

	vmx->nested.nested_vmx_ept_caps = data;
	vmx->nested.nested_vmx_vpid_caps = data >> 32;
	return 0;
}

static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
{
	u64 *msr;

	switch (msr_index) {
	case MSR_IA32_VMX_CR0_FIXED0:
		msr = &vmx->nested.nested_vmx_cr0_fixed0;
		break;
	case MSR_IA32_VMX_CR4_FIXED0:
		msr = &vmx->nested.nested_vmx_cr4_fixed0;
		break;
	default:
		BUG();
	}

	/*
	 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
	 * must be 1 in the restored value.
	 */
	if (!is_bitwise_subset(data, *msr, -1ULL))
		return -EINVAL;

	*msr = data;
	return 0;
}

/*
 * Called when userspace is restoring VMX MSRs.
 *
 * Returns 0 on success, non-0 otherwise.
 */
static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3024
{
3025 3026
	struct vcpu_vmx *vmx = to_vmx(vcpu);

3027 3028
	switch (msr_index) {
	case MSR_IA32_VMX_BASIC:
3029 3030 3031 3032 3033
		return vmx_restore_vmx_basic(vmx, data);
	case MSR_IA32_VMX_PINBASED_CTLS:
	case MSR_IA32_VMX_PROCBASED_CTLS:
	case MSR_IA32_VMX_EXIT_CTLS:
	case MSR_IA32_VMX_ENTRY_CTLS:
3034
		/*
3035 3036 3037 3038 3039 3040 3041
		 * The "non-true" VMX capability MSRs are generated from the
		 * "true" MSRs, so we do not support restoring them directly.
		 *
		 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
		 * should restore the "true" MSRs with the must-be-1 bits
		 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
		 * DEFAULT SETTINGS".
3042
		 */
3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
		return -EINVAL;
	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
	case MSR_IA32_VMX_PROCBASED_CTLS2:
		return vmx_restore_control_msr(vmx, msr_index, data);
	case MSR_IA32_VMX_MISC:
		return vmx_restore_vmx_misc(vmx, data);
	case MSR_IA32_VMX_CR0_FIXED0:
	case MSR_IA32_VMX_CR4_FIXED0:
		return vmx_restore_fixed0_msr(vmx, msr_index, data);
	case MSR_IA32_VMX_CR0_FIXED1:
	case MSR_IA32_VMX_CR4_FIXED1:
		/*
		 * These MSRs are generated based on the vCPU's CPUID, so we
		 * do not support restoring them directly.
		 */
		return -EINVAL;
	case MSR_IA32_VMX_EPT_VPID_CAP:
		return vmx_restore_vmx_ept_vpid_cap(vmx, data);
	case MSR_IA32_VMX_VMCS_ENUM:
		vmx->nested.nested_vmx_vmcs_enum = data;
		return 0;
	default:
3068
		/*
3069
		 * The rest of the VMX capability MSRs do not support restore.
3070
		 */
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
		return -EINVAL;
	}
}

/* Returns 0 on success, non-0 otherwise. */
static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	switch (msr_index) {
	case MSR_IA32_VMX_BASIC:
		*pdata = vmx->nested.nested_vmx_basic;
3083 3084 3085
		break;
	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
	case MSR_IA32_VMX_PINBASED_CTLS:
3086 3087 3088
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_pinbased_ctls_low,
			vmx->nested.nested_vmx_pinbased_ctls_high);
3089 3090
		if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
			*pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
3091 3092 3093
		break;
	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
	case MSR_IA32_VMX_PROCBASED_CTLS:
3094 3095 3096
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_procbased_ctls_low,
			vmx->nested.nested_vmx_procbased_ctls_high);
3097 3098
		if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
			*pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
3099 3100 3101
		break;
	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
	case MSR_IA32_VMX_EXIT_CTLS:
3102 3103 3104
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_exit_ctls_low,
			vmx->nested.nested_vmx_exit_ctls_high);
3105 3106
		if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
			*pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
3107 3108 3109
		break;
	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
	case MSR_IA32_VMX_ENTRY_CTLS:
3110 3111 3112
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_entry_ctls_low,
			vmx->nested.nested_vmx_entry_ctls_high);
3113 3114
		if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
			*pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
3115 3116
		break;
	case MSR_IA32_VMX_MISC:
3117 3118 3119
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_misc_low,
			vmx->nested.nested_vmx_misc_high);
3120 3121
		break;
	case MSR_IA32_VMX_CR0_FIXED0:
3122
		*pdata = vmx->nested.nested_vmx_cr0_fixed0;
3123 3124
		break;
	case MSR_IA32_VMX_CR0_FIXED1:
3125
		*pdata = vmx->nested.nested_vmx_cr0_fixed1;
3126 3127
		break;
	case MSR_IA32_VMX_CR4_FIXED0:
3128
		*pdata = vmx->nested.nested_vmx_cr4_fixed0;
3129 3130
		break;
	case MSR_IA32_VMX_CR4_FIXED1:
3131
		*pdata = vmx->nested.nested_vmx_cr4_fixed1;
3132 3133
		break;
	case MSR_IA32_VMX_VMCS_ENUM:
3134
		*pdata = vmx->nested.nested_vmx_vmcs_enum;
3135 3136
		break;
	case MSR_IA32_VMX_PROCBASED_CTLS2:
3137 3138 3139
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_secondary_ctls_low,
			vmx->nested.nested_vmx_secondary_ctls_high);
3140 3141
		break;
	case MSR_IA32_VMX_EPT_VPID_CAP:
3142 3143
		*pdata = vmx->nested.nested_vmx_ept_caps |
			((u64)vmx->nested.nested_vmx_vpid_caps << 32);
3144 3145 3146
		break;
	default:
		return 1;
3147 3148
	}

3149 3150 3151
	return 0;
}

3152 3153 3154 3155 3156 3157 3158 3159
static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
						 uint64_t val)
{
	uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;

	return !(val & ~valid_bits);
}

A
Avi Kivity 已提交
3160 3161 3162 3163 3164
/*
 * Reads an msr value (of 'msr_index') into 'pdata'.
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
3165
static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
3166
{
3167
	struct shared_msr_entry *msr;
A
Avi Kivity 已提交
3168

3169
	switch (msr_info->index) {
3170
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
3171
	case MSR_FS_BASE:
3172
		msr_info->data = vmcs_readl(GUEST_FS_BASE);
A
Avi Kivity 已提交
3173 3174
		break;
	case MSR_GS_BASE:
3175
		msr_info->data = vmcs_readl(GUEST_GS_BASE);
A
Avi Kivity 已提交
3176
		break;
3177 3178
	case MSR_KERNEL_GS_BASE:
		vmx_load_host_state(to_vmx(vcpu));
3179
		msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
3180
		break;
3181
#endif
A
Avi Kivity 已提交
3182
	case MSR_EFER:
3183
		return kvm_get_msr_common(vcpu, msr_info);
3184
	case MSR_IA32_TSC:
3185
		msr_info->data = guest_read_tsc(vcpu);
A
Avi Kivity 已提交
3186 3187
		break;
	case MSR_IA32_SYSENTER_CS:
3188
		msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
A
Avi Kivity 已提交
3189 3190
		break;
	case MSR_IA32_SYSENTER_EIP:
3191
		msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
A
Avi Kivity 已提交
3192 3193
		break;
	case MSR_IA32_SYSENTER_ESP:
3194
		msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
A
Avi Kivity 已提交
3195
		break;
3196
	case MSR_IA32_BNDCFGS:
3197
		if (!kvm_mpx_supported())
3198
			return 1;
3199
		msr_info->data = vmcs_read64(GUEST_BNDCFGS);
3200
		break;
3201 3202 3203 3204
	case MSR_IA32_MCG_EXT_CTL:
		if (!msr_info->host_initiated &&
		    !(to_vmx(vcpu)->msr_ia32_feature_control &
		      FEATURE_CONTROL_LMCE))
3205
			return 1;
3206 3207
		msr_info->data = vcpu->arch.mcg_ext_ctl;
		break;
3208
	case MSR_IA32_FEATURE_CONTROL:
3209
		msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
3210 3211 3212 3213
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested_vmx_allowed(vcpu))
			return 1;
3214
		return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
W
Wanpeng Li 已提交
3215 3216 3217
	case MSR_IA32_XSS:
		if (!vmx_xsaves_supported())
			return 1;
3218
		msr_info->data = vcpu->arch.ia32_xss;
W
Wanpeng Li 已提交
3219
		break;
3220
	case MSR_TSC_AUX:
3221
		if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
3222 3223
			return 1;
		/* Otherwise falls through */
A
Avi Kivity 已提交
3224
	default:
3225
		msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
3226
		if (msr) {
3227
			msr_info->data = msr->data;
3228
			break;
A
Avi Kivity 已提交
3229
		}
3230
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
3231 3232 3233 3234 3235
	}

	return 0;
}

3236 3237
static void vmx_leave_nested(struct kvm_vcpu *vcpu);

A
Avi Kivity 已提交
3238 3239 3240 3241 3242
/*
 * Writes msr value into into the appropriate "register".
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
3243
static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
3244
{
3245
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3246
	struct shared_msr_entry *msr;
3247
	int ret = 0;
3248 3249
	u32 msr_index = msr_info->index;
	u64 data = msr_info->data;
3250

A
Avi Kivity 已提交
3251
	switch (msr_index) {
3252
	case MSR_EFER:
3253
		ret = kvm_set_msr_common(vcpu, msr_info);
3254
		break;
3255
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
3256
	case MSR_FS_BASE:
A
Avi Kivity 已提交
3257
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
3258 3259 3260
		vmcs_writel(GUEST_FS_BASE, data);
		break;
	case MSR_GS_BASE:
A
Avi Kivity 已提交
3261
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
3262 3263
		vmcs_writel(GUEST_GS_BASE, data);
		break;
3264 3265 3266 3267
	case MSR_KERNEL_GS_BASE:
		vmx_load_host_state(vmx);
		vmx->msr_guest_kernel_gs_base = data;
		break;
A
Avi Kivity 已提交
3268 3269 3270 3271 3272
#endif
	case MSR_IA32_SYSENTER_CS:
		vmcs_write32(GUEST_SYSENTER_CS, data);
		break;
	case MSR_IA32_SYSENTER_EIP:
A
Avi Kivity 已提交
3273
		vmcs_writel(GUEST_SYSENTER_EIP, data);
A
Avi Kivity 已提交
3274 3275
		break;
	case MSR_IA32_SYSENTER_ESP:
A
Avi Kivity 已提交
3276
		vmcs_writel(GUEST_SYSENTER_ESP, data);
A
Avi Kivity 已提交
3277
		break;
3278
	case MSR_IA32_BNDCFGS:
3279
		if (!kvm_mpx_supported())
3280
			return 1;
3281 3282
		vmcs_write64(GUEST_BNDCFGS, data);
		break;
3283
	case MSR_IA32_TSC:
3284
		kvm_write_tsc(vcpu, msr_info);
A
Avi Kivity 已提交
3285
		break;
S
Sheng Yang 已提交
3286 3287
	case MSR_IA32_CR_PAT:
		if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
3288 3289
			if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
				return 1;
S
Sheng Yang 已提交
3290 3291 3292 3293
			vmcs_write64(GUEST_IA32_PAT, data);
			vcpu->arch.pat = data;
			break;
		}
3294
		ret = kvm_set_msr_common(vcpu, msr_info);
3295
		break;
W
Will Auld 已提交
3296 3297
	case MSR_IA32_TSC_ADJUST:
		ret = kvm_set_msr_common(vcpu, msr_info);
3298
		break;
3299 3300 3301 3302 3303 3304 3305 3306
	case MSR_IA32_MCG_EXT_CTL:
		if ((!msr_info->host_initiated &&
		     !(to_vmx(vcpu)->msr_ia32_feature_control &
		       FEATURE_CONTROL_LMCE)) ||
		    (data & ~MCG_EXT_CTL_LMCE_EN))
			return 1;
		vcpu->arch.mcg_ext_ctl = data;
		break;
3307
	case MSR_IA32_FEATURE_CONTROL:
3308
		if (!vmx_feature_control_msr_valid(vcpu, data) ||
3309
		    (to_vmx(vcpu)->msr_ia32_feature_control &
3310 3311
		     FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
			return 1;
3312
		vmx->msr_ia32_feature_control = data;
3313 3314 3315 3316
		if (msr_info->host_initiated && data == 0)
			vmx_leave_nested(vcpu);
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3317 3318 3319 3320 3321
		if (!msr_info->host_initiated)
			return 1; /* they are read-only */
		if (!nested_vmx_allowed(vcpu))
			return 1;
		return vmx_set_vmx_msr(vcpu, msr_index, data);
W
Wanpeng Li 已提交
3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337
	case MSR_IA32_XSS:
		if (!vmx_xsaves_supported())
			return 1;
		/*
		 * The only supported bit as of Skylake is bit 8, but
		 * it is not supported on KVM.
		 */
		if (data != 0)
			return 1;
		vcpu->arch.ia32_xss = data;
		if (vcpu->arch.ia32_xss != host_xss)
			add_atomic_switch_msr(vmx, MSR_IA32_XSS,
				vcpu->arch.ia32_xss, host_xss);
		else
			clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
		break;
3338
	case MSR_TSC_AUX:
3339
		if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
3340 3341 3342 3343 3344
			return 1;
		/* Check reserved bit, higher 32 bits should be zero */
		if ((data >> 32) != 0)
			return 1;
		/* Otherwise falls through */
A
Avi Kivity 已提交
3345
	default:
R
Rusty Russell 已提交
3346
		msr = find_msr_entry(vmx, msr_index);
3347
		if (msr) {
3348
			u64 old_msr_data = msr->data;
3349
			msr->data = data;
3350 3351
			if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
				preempt_disable();
3352 3353
				ret = kvm_set_shared_msr(msr->index, msr->data,
							 msr->mask);
3354
				preempt_enable();
3355 3356
				if (ret)
					msr->data = old_msr_data;
3357
			}
3358
			break;
A
Avi Kivity 已提交
3359
		}
3360
		ret = kvm_set_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
3361 3362
	}

3363
	return ret;
A
Avi Kivity 已提交
3364 3365
}

3366
static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
A
Avi Kivity 已提交
3367
{
3368 3369 3370 3371 3372 3373 3374 3375
	__set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
	switch (reg) {
	case VCPU_REGS_RSP:
		vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
		break;
	case VCPU_REGS_RIP:
		vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
		break;
A
Avi Kivity 已提交
3376 3377 3378 3379
	case VCPU_EXREG_PDPTR:
		if (enable_ept)
			ept_save_pdptrs(vcpu);
		break;
3380 3381 3382
	default:
		break;
	}
A
Avi Kivity 已提交
3383 3384 3385 3386
}

static __init int cpu_has_kvm_support(void)
{
3387
	return cpu_has_vmx();
A
Avi Kivity 已提交
3388 3389 3390 3391 3392 3393 3394
}

static __init int vmx_disabled_by_bios(void)
{
	u64 msr;

	rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
3395
	if (msr & FEATURE_CONTROL_LOCKED) {
3396
		/* launched w/ TXT and VMX disabled */
3397 3398 3399
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
			&& tboot_enabled())
			return 1;
3400
		/* launched w/o TXT and VMX only enabled w/ TXT */
3401
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3402
			&& (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3403 3404
			&& !tboot_enabled()) {
			printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
3405
				"activate TXT before enabling KVM\n");
3406
			return 1;
3407
		}
3408 3409 3410 3411
		/* launched w/o TXT and VMX disabled */
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
			&& !tboot_enabled())
			return 1;
3412 3413 3414
	}

	return 0;
A
Avi Kivity 已提交
3415 3416
}

3417 3418
static void kvm_cpu_vmxon(u64 addr)
{
3419 3420
	intel_pt_handle_vmx(1);

3421 3422 3423 3424 3425
	asm volatile (ASM_VMX_VMXON_RAX
			: : "a"(&addr), "m"(addr)
			: "memory", "cc");
}

3426
static int hardware_enable(void)
A
Avi Kivity 已提交
3427 3428 3429
{
	int cpu = raw_smp_processor_id();
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
3430
	u64 old, test_bits;
A
Avi Kivity 已提交
3431

3432
	if (cr4_read_shadow() & X86_CR4_VMXE)
3433 3434
		return -EBUSY;

3435
	INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
3436 3437
	INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
	spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449

	/*
	 * Now we can enable the vmclear operation in kdump
	 * since the loaded_vmcss_on_cpu list on this cpu
	 * has been initialized.
	 *
	 * Though the cpu is not in VMX operation now, there
	 * is no problem to enable the vmclear operation
	 * for the loaded_vmcss_on_cpu list is empty!
	 */
	crash_enable_local_vmclear(cpu);

A
Avi Kivity 已提交
3450
	rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
3451 3452 3453 3454 3455 3456 3457

	test_bits = FEATURE_CONTROL_LOCKED;
	test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
	if (tboot_enabled())
		test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;

	if ((old & test_bits) != test_bits) {
A
Avi Kivity 已提交
3458
		/* enable and lock */
3459 3460
		wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
	}
A
Andy Lutomirski 已提交
3461
	cr4_set_bits(X86_CR4_VMXE);
3462

3463 3464 3465 3466
	if (vmm_exclusive) {
		kvm_cpu_vmxon(phys_addr);
		ept_sync_global();
	}
3467

3468
	native_store_gdt(this_cpu_ptr(&host_gdt));
3469

3470
	return 0;
A
Avi Kivity 已提交
3471 3472
}

3473
static void vmclear_local_loaded_vmcss(void)
3474 3475
{
	int cpu = raw_smp_processor_id();
3476
	struct loaded_vmcs *v, *n;
3477

3478 3479 3480
	list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
				 loaded_vmcss_on_cpu_link)
		__loaded_vmcs_clear(v);
3481 3482
}

3483 3484 3485 3486 3487

/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
 * tricks.
 */
static void kvm_cpu_vmxoff(void)
A
Avi Kivity 已提交
3488
{
3489
	asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
3490 3491

	intel_pt_handle_vmx(0);
A
Avi Kivity 已提交
3492 3493
}

3494
static void hardware_disable(void)
3495
{
3496
	if (vmm_exclusive) {
3497
		vmclear_local_loaded_vmcss();
3498 3499
		kvm_cpu_vmxoff();
	}
A
Andy Lutomirski 已提交
3500
	cr4_clear_bits(X86_CR4_VMXE);
3501 3502
}

3503
static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
M
Mike Day 已提交
3504
				      u32 msr, u32 *result)
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
{
	u32 vmx_msr_low, vmx_msr_high;
	u32 ctl = ctl_min | ctl_opt;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);

	ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
	ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */

	/* Ensure minimum (required) set of control bits are supported. */
	if (ctl_min & ~ctl)
Y
Yang, Sheng 已提交
3516
		return -EIO;
3517 3518 3519 3520 3521

	*result = ctl;
	return 0;
}

A
Avi Kivity 已提交
3522 3523 3524 3525 3526 3527 3528 3529
static __init bool allow_1_setting(u32 msr, u32 ctl)
{
	u32 vmx_msr_low, vmx_msr_high;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);
	return vmx_msr_high & ctl;
}

Y
Yang, Sheng 已提交
3530
static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
A
Avi Kivity 已提交
3531 3532
{
	u32 vmx_msr_low, vmx_msr_high;
S
Sheng Yang 已提交
3533
	u32 min, opt, min2, opt2;
3534 3535
	u32 _pin_based_exec_control = 0;
	u32 _cpu_based_exec_control = 0;
3536
	u32 _cpu_based_2nd_exec_control = 0;
3537 3538 3539
	u32 _vmexit_control = 0;
	u32 _vmentry_control = 0;

R
Raghavendra K T 已提交
3540
	min = CPU_BASED_HLT_EXITING |
3541 3542 3543 3544
#ifdef CONFIG_X86_64
	      CPU_BASED_CR8_LOAD_EXITING |
	      CPU_BASED_CR8_STORE_EXITING |
#endif
S
Sheng Yang 已提交
3545 3546
	      CPU_BASED_CR3_LOAD_EXITING |
	      CPU_BASED_CR3_STORE_EXITING |
3547 3548
	      CPU_BASED_USE_IO_BITMAPS |
	      CPU_BASED_MOV_DR_EXITING |
M
Marcelo Tosatti 已提交
3549
	      CPU_BASED_USE_TSC_OFFSETING |
3550 3551
	      CPU_BASED_MWAIT_EXITING |
	      CPU_BASED_MONITOR_EXITING |
A
Avi Kivity 已提交
3552 3553
	      CPU_BASED_INVLPG_EXITING |
	      CPU_BASED_RDPMC_EXITING;
3554

3555
	opt = CPU_BASED_TPR_SHADOW |
S
Sheng Yang 已提交
3556
	      CPU_BASED_USE_MSR_BITMAPS |
3557
	      CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
3558 3559
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
				&_cpu_based_exec_control) < 0)
Y
Yang, Sheng 已提交
3560
		return -EIO;
3561 3562 3563 3564 3565
#ifdef CONFIG_X86_64
	if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
					   ~CPU_BASED_CR8_STORE_EXITING;
#endif
3566
	if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
S
Sheng Yang 已提交
3567 3568
		min2 = 0;
		opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
3569
			SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3570
			SECONDARY_EXEC_WBINVD_EXITING |
S
Sheng Yang 已提交
3571
			SECONDARY_EXEC_ENABLE_VPID |
3572
			SECONDARY_EXEC_ENABLE_EPT |
3573
			SECONDARY_EXEC_UNRESTRICTED_GUEST |
3574
			SECONDARY_EXEC_PAUSE_LOOP_EXITING |
3575
			SECONDARY_EXEC_RDTSCP |
3576
			SECONDARY_EXEC_ENABLE_INVPCID |
3577
			SECONDARY_EXEC_APIC_REGISTER_VIRT |
3578
			SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
W
Wanpeng Li 已提交
3579
			SECONDARY_EXEC_SHADOW_VMCS |
K
Kai Huang 已提交
3580
			SECONDARY_EXEC_XSAVES |
X
Xiao Guangrong 已提交
3581
			SECONDARY_EXEC_ENABLE_PML |
3582
			SECONDARY_EXEC_TSC_SCALING;
S
Sheng Yang 已提交
3583 3584
		if (adjust_vmx_controls(min2, opt2,
					MSR_IA32_VMX_PROCBASED_CTLS2,
3585 3586 3587 3588 3589 3590 3591 3592
					&_cpu_based_2nd_exec_control) < 0)
			return -EIO;
	}
#ifndef CONFIG_X86_64
	if (!(_cpu_based_2nd_exec_control &
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		_cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
#endif
3593 3594 3595

	if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_2nd_exec_control &= ~(
3596
				SECONDARY_EXEC_APIC_REGISTER_VIRT |
3597 3598
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
				SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3599

S
Sheng Yang 已提交
3600
	if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
M
Marcelo Tosatti 已提交
3601 3602
		/* CR3 accesses and invlpg don't need to cause VM Exits when EPT
		   enabled */
3603 3604 3605
		_cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
					     CPU_BASED_CR3_STORE_EXITING |
					     CPU_BASED_INVLPG_EXITING);
S
Sheng Yang 已提交
3606 3607 3608
		rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
		      vmx_capability.ept, vmx_capability.vpid);
	}
3609

3610
	min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
3611 3612 3613
#ifdef CONFIG_X86_64
	min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
#endif
3614
	opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
3615
		VM_EXIT_CLEAR_BNDCFGS;
3616 3617
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
				&_vmexit_control) < 0)
Y
Yang, Sheng 已提交
3618
		return -EIO;
3619

3620 3621 3622
	min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
		PIN_BASED_VIRTUAL_NMIS;
	opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
3623 3624 3625 3626
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
				&_pin_based_exec_control) < 0)
		return -EIO;

3627 3628
	if (cpu_has_broken_vmx_preemption_timer())
		_pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3629
	if (!(_cpu_based_2nd_exec_control &
3630
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
3631 3632
		_pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;

3633
	min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
3634
	opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
3635 3636
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
				&_vmentry_control) < 0)
Y
Yang, Sheng 已提交
3637
		return -EIO;
A
Avi Kivity 已提交
3638

N
Nguyen Anh Quynh 已提交
3639
	rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
3640 3641 3642

	/* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
	if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Y
Yang, Sheng 已提交
3643
		return -EIO;
3644 3645 3646 3647

#ifdef CONFIG_X86_64
	/* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
	if (vmx_msr_high & (1u<<16))
Y
Yang, Sheng 已提交
3648
		return -EIO;
3649 3650 3651 3652
#endif

	/* Require Write-Back (WB) memory type for VMCS accesses. */
	if (((vmx_msr_high >> 18) & 15) != 6)
Y
Yang, Sheng 已提交
3653
		return -EIO;
3654

Y
Yang, Sheng 已提交
3655
	vmcs_conf->size = vmx_msr_high & 0x1fff;
3656
	vmcs_conf->order = get_order(vmcs_conf->size);
3657
	vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Y
Yang, Sheng 已提交
3658
	vmcs_conf->revision_id = vmx_msr_low;
3659

Y
Yang, Sheng 已提交
3660 3661
	vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
	vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
3662
	vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Y
Yang, Sheng 已提交
3663 3664
	vmcs_conf->vmexit_ctrl         = _vmexit_control;
	vmcs_conf->vmentry_ctrl        = _vmentry_control;
3665

A
Avi Kivity 已提交
3666 3667 3668 3669 3670 3671
	cpu_has_load_ia32_efer =
		allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
				VM_ENTRY_LOAD_IA32_EFER)
		&& allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
				   VM_EXIT_LOAD_IA32_EFER);

3672 3673 3674 3675 3676 3677 3678 3679
	cpu_has_load_perf_global_ctrl =
		allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
				VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
		&& allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
				   VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);

	/*
	 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
A
Andrea Gelmini 已提交
3680
	 * but due to errata below it can't be used. Workaround is to use
3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
	 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
	 *
	 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
	 *
	 * AAK155             (model 26)
	 * AAP115             (model 30)
	 * AAT100             (model 37)
	 * BC86,AAY89,BD102   (model 44)
	 * BA97               (model 46)
	 *
	 */
	if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
		switch (boot_cpu_data.x86_model) {
		case 26:
		case 30:
		case 37:
		case 44:
		case 46:
			cpu_has_load_perf_global_ctrl = false;
			printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
					"does not work properly. Using workaround\n");
			break;
		default:
			break;
		}
	}

3708
	if (boot_cpu_has(X86_FEATURE_XSAVES))
W
Wanpeng Li 已提交
3709 3710
		rdmsrl(MSR_IA32_XSS, host_xss);

3711
	return 0;
N
Nguyen Anh Quynh 已提交
3712
}
A
Avi Kivity 已提交
3713 3714 3715 3716 3717 3718 3719

static struct vmcs *alloc_vmcs_cpu(int cpu)
{
	int node = cpu_to_node(cpu);
	struct page *pages;
	struct vmcs *vmcs;

3720
	pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
A
Avi Kivity 已提交
3721 3722 3723
	if (!pages)
		return NULL;
	vmcs = page_address(pages);
3724 3725
	memset(vmcs, 0, vmcs_config.size);
	vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
A
Avi Kivity 已提交
3726 3727 3728 3729 3730
	return vmcs;
}

static struct vmcs *alloc_vmcs(void)
{
3731
	return alloc_vmcs_cpu(raw_smp_processor_id());
A
Avi Kivity 已提交
3732 3733 3734 3735
}

static void free_vmcs(struct vmcs *vmcs)
{
3736
	free_pages((unsigned long)vmcs, vmcs_config.order);
A
Avi Kivity 已提交
3737 3738
}

3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
/*
 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
 */
static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
{
	if (!loaded_vmcs->vmcs)
		return;
	loaded_vmcs_clear(loaded_vmcs);
	free_vmcs(loaded_vmcs->vmcs);
	loaded_vmcs->vmcs = NULL;
3749
	WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
3750 3751
}

3752
static void free_kvm_area(void)
A
Avi Kivity 已提交
3753 3754 3755
{
	int cpu;

Z
Zachary Amsden 已提交
3756
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
3757
		free_vmcs(per_cpu(vmxarea, cpu));
Z
Zachary Amsden 已提交
3758 3759
		per_cpu(vmxarea, cpu) = NULL;
	}
A
Avi Kivity 已提交
3760 3761
}

3762 3763 3764 3765 3766 3767 3768 3769 3770
static void init_vmcs_shadow_fields(void)
{
	int i, j;

	/* No checks for read only fields yet */

	for (i = j = 0; i < max_shadow_read_write_fields; i++) {
		switch (shadow_read_write_fields[i]) {
		case GUEST_BNDCFGS:
3771
			if (!kvm_mpx_supported())
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
				continue;
			break;
		default:
			break;
		}

		if (j < i)
			shadow_read_write_fields[j] =
				shadow_read_write_fields[i];
		j++;
	}
	max_shadow_read_write_fields = j;

	/* shadowed fields guest access without vmexit */
	for (i = 0; i < max_shadow_read_write_fields; i++) {
		clear_bit(shadow_read_write_fields[i],
			  vmx_vmwrite_bitmap);
		clear_bit(shadow_read_write_fields[i],
			  vmx_vmread_bitmap);
	}
	for (i = 0; i < max_shadow_read_only_fields; i++)
		clear_bit(shadow_read_only_fields[i],
			  vmx_vmread_bitmap);
}

A
Avi Kivity 已提交
3797 3798 3799 3800
static __init int alloc_kvm_area(void)
{
	int cpu;

Z
Zachary Amsden 已提交
3801
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
		struct vmcs *vmcs;

		vmcs = alloc_vmcs_cpu(cpu);
		if (!vmcs) {
			free_kvm_area();
			return -ENOMEM;
		}

		per_cpu(vmxarea, cpu) = vmcs;
	}
	return 0;
}

3815 3816 3817 3818 3819
static bool emulation_required(struct kvm_vcpu *vcpu)
{
	return emulate_invalid_guest_state && !guest_state_valid(vcpu);
}

3820
static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
3821
		struct kvm_segment *save)
A
Avi Kivity 已提交
3822
{
3823 3824 3825 3826 3827 3828 3829 3830 3831
	if (!emulate_invalid_guest_state) {
		/*
		 * CS and SS RPL should be equal during guest entry according
		 * to VMX spec, but in reality it is not always so. Since vcpu
		 * is in the middle of the transition from real mode to
		 * protected mode it is safe to assume that RPL 0 is a good
		 * default value.
		 */
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3832 3833
			save->selector &= ~SEGMENT_RPL_MASK;
		save->dpl = save->selector & SEGMENT_RPL_MASK;
3834
		save->s = 1;
A
Avi Kivity 已提交
3835
	}
3836
	vmx_set_segment(vcpu, save, seg);
A
Avi Kivity 已提交
3837 3838 3839 3840 3841
}

static void enter_pmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
3842
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3843

3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
	/*
	 * Update real mode segment cache. It may be not up-to-date if sement
	 * register was written while vcpu was in a guest mode.
	 */
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);

3855
	vmx->rmode.vm86_active = 0;
A
Avi Kivity 已提交
3856

A
Avi Kivity 已提交
3857 3858
	vmx_segment_cache_clear(vmx);

3859
	vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
A
Avi Kivity 已提交
3860 3861

	flags = vmcs_readl(GUEST_RFLAGS);
3862 3863
	flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
	flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
A
Avi Kivity 已提交
3864 3865
	vmcs_writel(GUEST_RFLAGS, flags);

3866 3867
	vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
			(vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
A
Avi Kivity 已提交
3868 3869 3870

	update_exception_bitmap(vcpu);

3871 3872 3873 3874 3875 3876
	fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
	fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
A
Avi Kivity 已提交
3877 3878
}

3879
static void fix_rmode_seg(int seg, struct kvm_segment *save)
A
Avi Kivity 已提交
3880
{
3881
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
	struct kvm_segment var = *save;

	var.dpl = 0x3;
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;

	if (!emulate_invalid_guest_state) {
		var.selector = var.base >> 4;
		var.base = var.base & 0xffff0;
		var.limit = 0xffff;
		var.g = 0;
		var.db = 0;
		var.present = 1;
		var.s = 1;
		var.l = 0;
		var.unusable = 0;
		var.type = 0x3;
		var.avl = 0;
		if (save->base & 0xf)
			printk_once(KERN_WARNING "kvm: segment base is not "
					"paragraph aligned when entering "
					"protected mode (seg=%d)", seg);
	}
A
Avi Kivity 已提交
3905

3906
	vmcs_write16(sf->selector, var.selector);
3907
	vmcs_writel(sf->base, var.base);
3908 3909
	vmcs_write32(sf->limit, var.limit);
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
A
Avi Kivity 已提交
3910 3911 3912 3913 3914
}

static void enter_rmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
3915
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3916

3917 3918 3919 3920 3921
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3922 3923
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3924

3925
	vmx->rmode.vm86_active = 1;
A
Avi Kivity 已提交
3926

3927 3928
	/*
	 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
3929
	 * vcpu. Warn the user that an update is overdue.
3930
	 */
3931
	if (!vcpu->kvm->arch.tss_addr)
3932 3933 3934
		printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
			     "called before entering vcpu\n");

A
Avi Kivity 已提交
3935 3936
	vmx_segment_cache_clear(vmx);

3937
	vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
A
Avi Kivity 已提交
3938 3939 3940 3941
	vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	flags = vmcs_readl(GUEST_RFLAGS);
3942
	vmx->rmode.save_rflags = flags;
A
Avi Kivity 已提交
3943

3944
	flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
A
Avi Kivity 已提交
3945 3946

	vmcs_writel(GUEST_RFLAGS, flags);
3947
	vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
A
Avi Kivity 已提交
3948 3949
	update_exception_bitmap(vcpu);

3950 3951 3952 3953 3954 3955
	fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
	fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3956

3957
	kvm_mmu_reset_context(vcpu);
A
Avi Kivity 已提交
3958 3959
}

3960 3961 3962
static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3963 3964 3965 3966
	struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);

	if (!msr)
		return;
3967

3968 3969 3970 3971 3972
	/*
	 * Force kernel_gs_base reloading before EFER changes, as control
	 * of this msr depends on is_long_mode().
	 */
	vmx_load_host_state(to_vmx(vcpu));
3973
	vcpu->arch.efer = efer;
3974
	if (efer & EFER_LMA) {
3975
		vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
3976 3977
		msr->data = efer;
	} else {
3978
		vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
3979 3980 3981 3982 3983 3984

		msr->data = efer & ~EFER_LME;
	}
	setup_msrs(vmx);
}

3985
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
3986 3987 3988 3989 3990

static void enter_lmode(struct kvm_vcpu *vcpu)
{
	u32 guest_tr_ar;

A
Avi Kivity 已提交
3991 3992
	vmx_segment_cache_clear(to_vmx(vcpu));

A
Avi Kivity 已提交
3993
	guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3994
	if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
3995 3996
		pr_debug_ratelimited("%s: tss fixup for long mode. \n",
				     __func__);
A
Avi Kivity 已提交
3997
		vmcs_write32(GUEST_TR_AR_BYTES,
3998 3999
			     (guest_tr_ar & ~VMX_AR_TYPE_MASK)
			     | VMX_AR_TYPE_BUSY_64_TSS);
A
Avi Kivity 已提交
4000
	}
4001
	vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
A
Avi Kivity 已提交
4002 4003 4004 4005
}

static void exit_lmode(struct kvm_vcpu *vcpu)
{
4006
	vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
4007
	vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
A
Avi Kivity 已提交
4008 4009 4010 4011
}

#endif

4012
static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
4013
{
4014 4015 4016
	if (enable_ept) {
		if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
			return;
4017
		ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
4018 4019
	} else {
		vpid_sync_context(vpid);
4020
	}
4021 4022
}

4023 4024 4025 4026 4027
static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
{
	__vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
}

4028 4029 4030 4031 4032 4033
static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
{
	if (enable_ept)
		vmx_flush_tlb(vcpu);
}

4034 4035 4036 4037 4038 4039 4040 4041
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
{
	ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;

	vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
	vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
}

4042 4043 4044 4045 4046 4047 4048
static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
{
	if (enable_ept && is_paging(vcpu))
		vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
	__set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
}

4049
static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
4050
{
4051 4052 4053 4054
	ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;

	vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
	vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
4055 4056
}

4057 4058
static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
4059 4060
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

A
Avi Kivity 已提交
4061 4062 4063 4064
	if (!test_bit(VCPU_EXREG_PDPTR,
		      (unsigned long *)&vcpu->arch.regs_dirty))
		return;

4065
	if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
G
Gleb Natapov 已提交
4066 4067 4068 4069
		vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
		vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
		vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
		vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
4070 4071 4072
	}
}

4073 4074
static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
4075 4076
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

4077
	if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
G
Gleb Natapov 已提交
4078 4079 4080 4081
		mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
		mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
		mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
		mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
4082
	}
A
Avi Kivity 已提交
4083 4084 4085 4086 4087

	__set_bit(VCPU_EXREG_PDPTR,
		  (unsigned long *)&vcpu->arch.regs_avail);
	__set_bit(VCPU_EXREG_PDPTR,
		  (unsigned long *)&vcpu->arch.regs_dirty);
4088 4089
}

4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123
static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
	u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
		SECONDARY_EXEC_UNRESTRICTED_GUEST &&
	    nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
		fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);

	return fixed_bits_valid(val, fixed0, fixed1);
}

static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
	u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;

	return fixed_bits_valid(val, fixed0, fixed1);
}

static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
	u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;

	return fixed_bits_valid(val, fixed0, fixed1);
}

/* No difference in the restrictions on guest and host CR4 in VMX operation. */
#define nested_guest_cr4_valid	nested_cr4_valid
#define nested_host_cr4_valid	nested_cr4_valid

4124
static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
4125 4126 4127 4128 4129

static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
					unsigned long cr0,
					struct kvm_vcpu *vcpu)
{
4130 4131
	if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
		vmx_decache_cr3(vcpu);
4132 4133 4134
	if (!(cr0 & X86_CR0_PG)) {
		/* From paging/starting to nonpaging */
		vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
4135
			     vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
4136 4137 4138
			     (CPU_BASED_CR3_LOAD_EXITING |
			      CPU_BASED_CR3_STORE_EXITING));
		vcpu->arch.cr0 = cr0;
4139
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
4140 4141 4142
	} else if (!is_paging(vcpu)) {
		/* From nonpaging to paging */
		vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
4143
			     vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
4144 4145 4146
			     ~(CPU_BASED_CR3_LOAD_EXITING |
			       CPU_BASED_CR3_STORE_EXITING));
		vcpu->arch.cr0 = cr0;
4147
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
4148
	}
4149 4150 4151

	if (!(cr0 & X86_CR0_WP))
		*hw_cr0 &= ~X86_CR0_WP;
4152 4153
}

A
Avi Kivity 已提交
4154 4155
static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
{
4156
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4157 4158
	unsigned long hw_cr0;

G
Gleb Natapov 已提交
4159
	hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
4160
	if (enable_unrestricted_guest)
G
Gleb Natapov 已提交
4161
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
4162
	else {
G
Gleb Natapov 已提交
4163
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
4164

4165 4166
		if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
			enter_pmode(vcpu);
A
Avi Kivity 已提交
4167

4168 4169 4170
		if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
			enter_rmode(vcpu);
	}
A
Avi Kivity 已提交
4171

4172
#ifdef CONFIG_X86_64
4173
	if (vcpu->arch.efer & EFER_LME) {
4174
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
4175
			enter_lmode(vcpu);
4176
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
4177 4178 4179 4180
			exit_lmode(vcpu);
	}
#endif

4181
	if (enable_ept)
4182 4183
		ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);

A
Avi Kivity 已提交
4184
	vmcs_writel(CR0_READ_SHADOW, cr0);
4185
	vmcs_writel(GUEST_CR0, hw_cr0);
4186
	vcpu->arch.cr0 = cr0;
4187 4188 4189

	/* depends on vcpu->arch.cr0 to be set to a new value */
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
4190 4191
}

4192 4193 4194 4195 4196 4197 4198
static u64 construct_eptp(unsigned long root_hpa)
{
	u64 eptp;

	/* TODO write the value reading from MSR */
	eptp = VMX_EPT_DEFAULT_MT |
		VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
4199 4200
	if (enable_ept_ad_bits)
		eptp |= VMX_EPT_AD_ENABLE_BIT;
4201 4202 4203 4204 4205
	eptp |= (root_hpa & PAGE_MASK);

	return eptp;
}

A
Avi Kivity 已提交
4206 4207
static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
{
4208 4209 4210 4211
	unsigned long guest_cr3;
	u64 eptp;

	guest_cr3 = cr3;
4212
	if (enable_ept) {
4213 4214
		eptp = construct_eptp(cr3);
		vmcs_write64(EPT_POINTER, eptp);
4215 4216 4217 4218
		if (is_paging(vcpu) || is_guest_mode(vcpu))
			guest_cr3 = kvm_read_cr3(vcpu);
		else
			guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
4219
		ept_load_pdptrs(vcpu);
4220 4221
	}

4222
	vmx_flush_tlb(vcpu);
4223
	vmcs_writel(GUEST_CR3, guest_cr3);
A
Avi Kivity 已提交
4224 4225
}

4226
static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
4227
{
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
	/*
	 * Pass through host's Machine Check Enable value to hw_cr4, which
	 * is in force while we are in guest mode.  Do not let guests control
	 * this bit, even if host CR4.MCE == 0.
	 */
	unsigned long hw_cr4 =
		(cr4_read_shadow() & X86_CR4_MCE) |
		(cr4 & ~X86_CR4_MCE) |
		(to_vmx(vcpu)->rmode.vm86_active ?
		 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
4238

4239 4240 4241 4242 4243 4244 4245 4246 4247
	if (cr4 & X86_CR4_VMXE) {
		/*
		 * To use VMXON (and later other VMX instructions), a guest
		 * must first be able to turn on cr4.VMXE (see handle_vmon()).
		 * So basically the check on whether to allow nested VMX
		 * is here.
		 */
		if (!nested_vmx_allowed(vcpu))
			return 1;
4248
	}
4249 4250

	if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
4251 4252
		return 1;

4253
	vcpu->arch.cr4 = cr4;
4254 4255 4256 4257 4258 4259 4260 4261
	if (enable_ept) {
		if (!is_paging(vcpu)) {
			hw_cr4 &= ~X86_CR4_PAE;
			hw_cr4 |= X86_CR4_PSE;
		} else if (!(cr4 & X86_CR4_PAE)) {
			hw_cr4 &= ~X86_CR4_PAE;
		}
	}
4262

4263 4264
	if (!enable_unrestricted_guest && !is_paging(vcpu))
		/*
4265 4266 4267 4268 4269 4270 4271 4272 4273
		 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
		 * hardware.  To emulate this behavior, SMEP/SMAP/PKU needs
		 * to be manually disabled when guest switches to non-paging
		 * mode.
		 *
		 * If !enable_unrestricted_guest, the CPU is always running
		 * with CR0.PG=1 and CR4 needs to be modified.
		 * If enable_unrestricted_guest, the CPU automatically
		 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
4274
		 */
4275
		hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
4276

4277 4278
	vmcs_writel(CR4_READ_SHADOW, cr4);
	vmcs_writel(GUEST_CR4, hw_cr4);
4279
	return 0;
A
Avi Kivity 已提交
4280 4281 4282 4283 4284
}

static void vmx_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
4285
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
4286 4287
	u32 ar;

4288
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4289
		*var = vmx->rmode.segs[seg];
4290
		if (seg == VCPU_SREG_TR
A
Avi Kivity 已提交
4291
		    || var->selector == vmx_read_guest_seg_selector(vmx, seg))
4292
			return;
4293 4294 4295
		var->base = vmx_read_guest_seg_base(vmx, seg);
		var->selector = vmx_read_guest_seg_selector(vmx, seg);
		return;
4296
	}
A
Avi Kivity 已提交
4297 4298 4299 4300
	var->base = vmx_read_guest_seg_base(vmx, seg);
	var->limit = vmx_read_guest_seg_limit(vmx, seg);
	var->selector = vmx_read_guest_seg_selector(vmx, seg);
	ar = vmx_read_guest_seg_ar(vmx, seg);
4301
	var->unusable = (ar >> 16) & 1;
A
Avi Kivity 已提交
4302 4303 4304
	var->type = ar & 15;
	var->s = (ar >> 4) & 1;
	var->dpl = (ar >> 5) & 3;
4305 4306 4307 4308 4309 4310 4311 4312
	/*
	 * Some userspaces do not preserve unusable property. Since usable
	 * segment has to be present according to VMX spec we can use present
	 * property to amend userspace bug by making unusable segment always
	 * nonpresent. vmx_segment_access_rights() already marks nonpresent
	 * segment as unusable.
	 */
	var->present = !var->unusable;
A
Avi Kivity 已提交
4313 4314 4315 4316 4317 4318
	var->avl = (ar >> 12) & 1;
	var->l = (ar >> 13) & 1;
	var->db = (ar >> 14) & 1;
	var->g = (ar >> 15) & 1;
}

4319 4320 4321 4322 4323 4324 4325 4326
static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment s;

	if (to_vmx(vcpu)->rmode.vm86_active) {
		vmx_get_segment(vcpu, &s, seg);
		return s.base;
	}
A
Avi Kivity 已提交
4327
	return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
4328 4329
}

4330
static int vmx_get_cpl(struct kvm_vcpu *vcpu)
4331
{
4332 4333
	struct vcpu_vmx *vmx = to_vmx(vcpu);

P
Paolo Bonzini 已提交
4334
	if (unlikely(vmx->rmode.vm86_active))
4335
		return 0;
P
Paolo Bonzini 已提交
4336 4337
	else {
		int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
4338
		return VMX_AR_DPL(ar);
A
Avi Kivity 已提交
4339 4340 4341
	}
}

4342
static u32 vmx_segment_access_rights(struct kvm_segment *var)
A
Avi Kivity 已提交
4343 4344 4345
{
	u32 ar;

4346
	if (var->unusable || !var->present)
A
Avi Kivity 已提交
4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
		ar = 1 << 16;
	else {
		ar = var->type & 15;
		ar |= (var->s & 1) << 4;
		ar |= (var->dpl & 3) << 5;
		ar |= (var->present & 1) << 7;
		ar |= (var->avl & 1) << 12;
		ar |= (var->l & 1) << 13;
		ar |= (var->db & 1) << 14;
		ar |= (var->g & 1) << 15;
	}
4358 4359 4360 4361 4362 4363 4364

	return ar;
}

static void vmx_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
4365
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4366
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
4367

A
Avi Kivity 已提交
4368 4369
	vmx_segment_cache_clear(vmx);

4370 4371 4372 4373 4374 4375
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
		vmx->rmode.segs[seg] = *var;
		if (seg == VCPU_SREG_TR)
			vmcs_write16(sf->selector, var->selector);
		else if (var->s)
			fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
4376
		goto out;
4377
	}
4378

4379 4380 4381
	vmcs_writel(sf->base, var->base);
	vmcs_write32(sf->limit, var->limit);
	vmcs_write16(sf->selector, var->selector);
4382 4383 4384 4385 4386 4387

	/*
	 *   Fix the "Accessed" bit in AR field of segment registers for older
	 * qemu binaries.
	 *   IA32 arch specifies that at the time of processor reset the
	 * "Accessed" bit in the AR field of segment registers is 1. And qemu
G
Guo Chao 已提交
4388
	 * is setting it to 0 in the userland code. This causes invalid guest
4389 4390 4391 4392 4393 4394
	 * state vmexit when "unrestricted guest" mode is turned on.
	 *    Fix for this setup issue in cpu_reset is being pushed in the qemu
	 * tree. Newer qemu binaries with that qemu fix would not need this
	 * kvm hack.
	 */
	if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
4395
		var->type |= 0x1; /* Accessed */
4396

4397
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
4398 4399

out:
4400
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
4401 4402 4403 4404
}

static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
{
A
Avi Kivity 已提交
4405
	u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
A
Avi Kivity 已提交
4406 4407 4408 4409 4410

	*db = (ar >> 14) & 1;
	*l = (ar >> 13) & 1;
}

4411
static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4412
{
4413 4414
	dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_IDTR_BASE);
A
Avi Kivity 已提交
4415 4416
}

4417
static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4418
{
4419 4420
	vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_IDTR_BASE, dt->address);
A
Avi Kivity 已提交
4421 4422
}

4423
static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4424
{
4425 4426
	dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_GDTR_BASE);
A
Avi Kivity 已提交
4427 4428
}

4429
static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4430
{
4431 4432
	vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_GDTR_BASE, dt->address);
A
Avi Kivity 已提交
4433 4434
}

4435 4436 4437 4438 4439 4440
static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	u32 ar;

	vmx_get_segment(vcpu, &var, seg);
4441
	var.dpl = 0x3;
4442 4443
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;
4444 4445 4446 4447
	ar = vmx_segment_access_rights(&var);

	if (var.base != (var.selector << 4))
		return false;
4448
	if (var.limit != 0xffff)
4449
		return false;
4450
	if (ar != 0xf3)
4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461
		return false;

	return true;
}

static bool code_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	unsigned int cs_rpl;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4462
	cs_rpl = cs.selector & SEGMENT_RPL_MASK;
4463

4464 4465
	if (cs.unusable)
		return false;
4466
	if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
4467 4468 4469
		return false;
	if (!cs.s)
		return false;
4470
	if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
4471 4472
		if (cs.dpl > cs_rpl)
			return false;
4473
	} else {
4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489
		if (cs.dpl != cs_rpl)
			return false;
	}
	if (!cs.present)
		return false;

	/* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
	return true;
}

static bool stack_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ss;
	unsigned int ss_rpl;

	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4490
	ss_rpl = ss.selector & SEGMENT_RPL_MASK;
4491

4492 4493 4494
	if (ss.unusable)
		return true;
	if (ss.type != 3 && ss.type != 7)
4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511
		return false;
	if (!ss.s)
		return false;
	if (ss.dpl != ss_rpl) /* DPL != RPL */
		return false;
	if (!ss.present)
		return false;

	return true;
}

static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	unsigned int rpl;

	vmx_get_segment(vcpu, &var, seg);
4512
	rpl = var.selector & SEGMENT_RPL_MASK;
4513

4514 4515
	if (var.unusable)
		return true;
4516 4517 4518 4519
	if (!var.s)
		return false;
	if (!var.present)
		return false;
4520
	if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536
		if (var.dpl < rpl) /* DPL < RPL */
			return false;
	}

	/* TODO: Add other members to kvm_segment_field to allow checking for other access
	 * rights flags
	 */
	return true;
}

static bool tr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment tr;

	vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);

4537 4538
	if (tr.unusable)
		return false;
4539
	if (tr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
4540
		return false;
4541
	if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
		return false;
	if (!tr.present)
		return false;

	return true;
}

static bool ldtr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ldtr;

	vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);

4555 4556
	if (ldtr.unusable)
		return true;
4557
	if (ldtr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573
		return false;
	if (ldtr.type != 2)
		return false;
	if (!ldtr.present)
		return false;

	return true;
}

static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs, ss;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);

4574 4575
	return ((cs.selector & SEGMENT_RPL_MASK) ==
		 (ss.selector & SEGMENT_RPL_MASK));
4576 4577 4578 4579 4580 4581 4582 4583 4584
}

/*
 * Check if guest state is valid. Returns true if valid, false if
 * not.
 * We assume that registers are always usable
 */
static bool guest_state_valid(struct kvm_vcpu *vcpu)
{
4585 4586 4587
	if (enable_unrestricted_guest)
		return true;

4588
	/* real mode guest state checks */
4589
	if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630
		if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
	} else {
	/* protected mode guest state checks */
		if (!cs_ss_rpl_check(vcpu))
			return false;
		if (!code_segment_valid(vcpu))
			return false;
		if (!stack_segment_valid(vcpu))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
		if (!tr_valid(vcpu))
			return false;
		if (!ldtr_valid(vcpu))
			return false;
	}
	/* TODO:
	 * - Add checks on RIP
	 * - Add checks on RFLAGS
	 */

	return true;
}

M
Mike Day 已提交
4631
static int init_rmode_tss(struct kvm *kvm)
A
Avi Kivity 已提交
4632
{
4633
	gfn_t fn;
4634
	u16 data = 0;
4635
	int idx, r;
A
Avi Kivity 已提交
4636

4637
	idx = srcu_read_lock(&kvm->srcu);
4638
	fn = kvm->arch.tss_addr >> PAGE_SHIFT;
4639 4640
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
4641
		goto out;
4642
	data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
4643 4644
	r = kvm_write_guest_page(kvm, fn++, &data,
			TSS_IOPB_BASE_OFFSET, sizeof(u16));
4645
	if (r < 0)
4646
		goto out;
4647 4648
	r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
	if (r < 0)
4649
		goto out;
4650 4651
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
4652
		goto out;
4653
	data = ~0;
4654 4655 4656 4657
	r = kvm_write_guest_page(kvm, fn, &data,
				 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
				 sizeof(u8));
out:
4658
	srcu_read_unlock(&kvm->srcu, idx);
4659
	return r;
A
Avi Kivity 已提交
4660 4661
}

4662 4663
static int init_rmode_identity_map(struct kvm *kvm)
{
4664
	int i, idx, r = 0;
D
Dan Williams 已提交
4665
	kvm_pfn_t identity_map_pfn;
4666 4667
	u32 tmp;

4668
	if (!enable_ept)
4669
		return 0;
4670 4671 4672 4673

	/* Protect kvm->arch.ept_identity_pagetable_done. */
	mutex_lock(&kvm->slots_lock);

4674
	if (likely(kvm->arch.ept_identity_pagetable_done))
4675 4676
		goto out2;

4677
	identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
4678 4679

	r = alloc_identity_pagetable(kvm);
4680
	if (r < 0)
4681 4682
		goto out2;

4683
	idx = srcu_read_lock(&kvm->srcu);
4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696
	r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
	if (r < 0)
		goto out;
	/* Set up identity-mapping pagetable for EPT in real mode */
	for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
		tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
			_PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
		r = kvm_write_guest_page(kvm, identity_map_pfn,
				&tmp, i * sizeof(tmp), sizeof(tmp));
		if (r < 0)
			goto out;
	}
	kvm->arch.ept_identity_pagetable_done = true;
4697

4698
out:
4699
	srcu_read_unlock(&kvm->srcu, idx);
4700 4701 4702

out2:
	mutex_unlock(&kvm->slots_lock);
4703
	return r;
4704 4705
}

A
Avi Kivity 已提交
4706 4707
static void seg_setup(int seg)
{
4708
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
4709
	unsigned int ar;
A
Avi Kivity 已提交
4710 4711 4712 4713

	vmcs_write16(sf->selector, 0);
	vmcs_writel(sf->base, 0);
	vmcs_write32(sf->limit, 0xffff);
4714 4715 4716
	ar = 0x93;
	if (seg == VCPU_SREG_CS)
		ar |= 0x08; /* code segment */
4717 4718

	vmcs_write32(sf->ar_bytes, ar);
A
Avi Kivity 已提交
4719 4720
}

4721 4722
static int alloc_apic_access_page(struct kvm *kvm)
{
4723
	struct page *page;
4724 4725
	int r = 0;

4726
	mutex_lock(&kvm->slots_lock);
4727
	if (kvm->arch.apic_access_page_done)
4728
		goto out;
4729 4730
	r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
				    APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
4731 4732
	if (r)
		goto out;
4733

4734
	page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
4735 4736 4737 4738 4739
	if (is_error_page(page)) {
		r = -EFAULT;
		goto out;
	}

4740 4741 4742 4743 4744 4745
	/*
	 * Do not pin the page in memory, so that memory hot-unplug
	 * is able to migrate it.
	 */
	put_page(page);
	kvm->arch.apic_access_page_done = true;
4746
out:
4747
	mutex_unlock(&kvm->slots_lock);
4748 4749 4750
	return r;
}

4751 4752
static int alloc_identity_pagetable(struct kvm *kvm)
{
4753 4754
	/* Called with kvm->slots_lock held. */

4755 4756
	int r = 0;

4757 4758
	BUG_ON(kvm->arch.ept_identity_pagetable_done);

4759 4760
	r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
				    kvm->arch.ept_identity_map_addr, PAGE_SIZE);
4761 4762 4763 4764

	return r;
}

4765
static int allocate_vpid(void)
4766 4767 4768
{
	int vpid;

4769
	if (!enable_vpid)
4770
		return 0;
4771 4772
	spin_lock(&vmx_vpid_lock);
	vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4773
	if (vpid < VMX_NR_VPIDS)
4774
		__set_bit(vpid, vmx_vpid_bitmap);
4775 4776
	else
		vpid = 0;
4777
	spin_unlock(&vmx_vpid_lock);
4778
	return vpid;
4779 4780
}

4781
static void free_vpid(int vpid)
4782
{
4783
	if (!enable_vpid || vpid == 0)
4784 4785
		return;
	spin_lock(&vmx_vpid_lock);
4786
	__clear_bit(vpid, vmx_vpid_bitmap);
4787 4788 4789
	spin_unlock(&vmx_vpid_lock);
}

4790 4791 4792 4793
#define MSR_TYPE_R	1
#define MSR_TYPE_W	2
static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
						u32 msr, int type)
S
Sheng Yang 已提交
4794
{
4795
	int f = sizeof(unsigned long);
S
Sheng Yang 已提交
4796 4797 4798 4799 4800 4801 4802 4803 4804 4805

	if (!cpu_has_vmx_msr_bitmap())
		return;

	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
4806 4807 4808 4809 4810 4811 4812 4813
		if (type & MSR_TYPE_R)
			/* read-low */
			__clear_bit(msr, msr_bitmap + 0x000 / f);

		if (type & MSR_TYPE_W)
			/* write-low */
			__clear_bit(msr, msr_bitmap + 0x800 / f);

S
Sheng Yang 已提交
4814 4815
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826
		if (type & MSR_TYPE_R)
			/* read-high */
			__clear_bit(msr, msr_bitmap + 0x400 / f);

		if (type & MSR_TYPE_W)
			/* write-high */
			__clear_bit(msr, msr_bitmap + 0xc00 / f);

	}
}

4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872
/*
 * If a msr is allowed by L0, we should check whether it is allowed by L1.
 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
 */
static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
					       unsigned long *msr_bitmap_nested,
					       u32 msr, int type)
{
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap()) {
		WARN_ON(1);
		return;
	}

	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
		if (type & MSR_TYPE_R &&
		   !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
			/* read-low */
			__clear_bit(msr, msr_bitmap_nested + 0x000 / f);

		if (type & MSR_TYPE_W &&
		   !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
			/* write-low */
			__clear_bit(msr, msr_bitmap_nested + 0x800 / f);

	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		if (type & MSR_TYPE_R &&
		   !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
			/* read-high */
			__clear_bit(msr, msr_bitmap_nested + 0x400 / f);

		if (type & MSR_TYPE_W &&
		   !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
			/* write-high */
			__clear_bit(msr, msr_bitmap_nested + 0xc00 / f);

	}
}

4873 4874 4875
static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
{
	if (!longmode_only)
4876 4877 4878 4879 4880 4881
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
						msr, MSR_TYPE_R | MSR_TYPE_W);
	__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
						msr, MSR_TYPE_R | MSR_TYPE_W);
}

4882
static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
4883
{
4884
	if (apicv_active) {
4885
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
4886
				msr, type);
4887
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
4888
				msr, type);
4889 4890
	} else {
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4891
				msr, type);
4892
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4893
				msr, type);
4894
	}
4895 4896
}

4897
static bool vmx_get_enable_apicv(void)
4898
{
4899
	return enable_apicv;
4900 4901
}

4902
static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4903 4904 4905 4906 4907 4908 4909 4910 4911 4912
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int max_irr;
	void *vapic_page;
	u16 status;

	if (vmx->nested.pi_desc &&
	    vmx->nested.pi_pending) {
		vmx->nested.pi_pending = false;
		if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4913
			return;
4914 4915 4916 4917 4918

		max_irr = find_last_bit(
			(unsigned long *)vmx->nested.pi_desc->pir, 256);

		if (max_irr == 256)
4919
			return;
4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933

		vapic_page = kmap(vmx->nested.virtual_apic_page);
		__kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
		kunmap(vmx->nested.virtual_apic_page);

		status = vmcs_read16(GUEST_INTR_STATUS);
		if ((u8)max_irr > ((u8)status & 0xff)) {
			status &= ~0xff;
			status |= (u8)max_irr;
			vmcs_write16(GUEST_INTR_STATUS, status);
		}
	}
}

4934 4935 4936 4937
static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_SMP
	if (vcpu->mode == IN_GUEST_MODE) {
4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953
		struct vcpu_vmx *vmx = to_vmx(vcpu);

		/*
		 * Currently, we don't support urgent interrupt,
		 * all interrupts are recognized as non-urgent
		 * interrupt, so we cannot post interrupts when
		 * 'SN' is set.
		 *
		 * If the vcpu is in guest mode, it means it is
		 * running instead of being scheduled out and
		 * waiting in the run queue, and that's the only
		 * case when 'SN' is set currently, warning if
		 * 'SN' is set.
		 */
		WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));

4954 4955 4956 4957 4958 4959 4960 4961
		apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
				POSTED_INTR_VECTOR);
		return true;
	}
#endif
	return false;
}

4962 4963 4964 4965 4966 4967 4968 4969
static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
						int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu) &&
	    vector == vmx->nested.posted_intr_nv) {
		/* the PIR and ON have been set by L1. */
4970
		kvm_vcpu_trigger_posted_interrupt(vcpu);
4971 4972 4973 4974 4975 4976 4977 4978 4979 4980
		/*
		 * If a posted intr is not recognized by hardware,
		 * we will accomplish it in the next vmentry.
		 */
		vmx->nested.pi_pending = true;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		return 0;
	}
	return -1;
}
4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992
/*
 * Send interrupt to vcpu via posted interrupt way.
 * 1. If target vcpu is running(non-root mode), send posted interrupt
 * notification to vcpu and hardware will sync PIR to vIRR atomically.
 * 2. If target vcpu isn't running(root mode), kick it to pick up the
 * interrupt from PIR in next vmentry.
 */
static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int r;

4993 4994 4995 4996
	r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
	if (!r)
		return;

4997 4998 4999
	if (pi_test_and_set_pir(vector, &vmx->pi_desc))
		return;

5000 5001 5002 5003 5004
	/* If a previous notification has sent the IPI, nothing to do.  */
	if (pi_test_and_set_on(&vmx->pi_desc))
		return;

	if (!kvm_vcpu_trigger_posted_interrupt(vcpu))
5005 5006 5007
		kvm_vcpu_kick(vcpu);
}

5008 5009 5010 5011 5012 5013
/*
 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
 * will not change in the lifetime of the guest.
 * Note that host-state that does change is set elsewhere. E.g., host-state
 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
 */
5014
static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
5015 5016 5017 5018
{
	u32 low32, high32;
	unsigned long tmpl;
	struct desc_ptr dt;
5019
	unsigned long cr0, cr4;
5020

5021 5022 5023
	cr0 = read_cr0();
	WARN_ON(cr0 & X86_CR0_TS);
	vmcs_writel(HOST_CR0, cr0);  /* 22.2.3 */
5024 5025
	vmcs_writel(HOST_CR3, read_cr3());  /* 22.2.3  FIXME: shadow tables */

5026
	/* Save the most likely value for this task's CR4 in the VMCS. */
5027
	cr4 = cr4_read_shadow();
5028 5029 5030
	vmcs_writel(HOST_CR4, cr4);			/* 22.2.3, 22.2.5 */
	vmx->host_state.vmcs_host_cr4 = cr4;

5031
	vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
A
Avi Kivity 已提交
5032 5033 5034 5035 5036 5037 5038 5039 5040
#ifdef CONFIG_X86_64
	/*
	 * Load null selectors, so we can avoid reloading them in
	 * __vmx_load_host_state(), in case userspace uses the null selectors
	 * too (the expected case).
	 */
	vmcs_write16(HOST_DS_SELECTOR, 0);
	vmcs_write16(HOST_ES_SELECTOR, 0);
#else
5041 5042
	vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
A
Avi Kivity 已提交
5043
#endif
5044 5045 5046 5047 5048
	vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */

	native_store_idt(&dt);
	vmcs_writel(HOST_IDTR_BASE, dt.address);   /* 22.2.4 */
5049
	vmx->host_idt_base = dt.address;
5050

A
Avi Kivity 已提交
5051
	vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063

	rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
	vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
	rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
	vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl);   /* 22.2.3 */

	if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
		rdmsr(MSR_IA32_CR_PAT, low32, high32);
		vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
	}
}

5064 5065 5066 5067 5068
static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
{
	vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
	if (enable_ept)
		vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
5069 5070 5071
	if (is_guest_mode(&vmx->vcpu))
		vmx->vcpu.arch.cr4_guest_owned_bits &=
			~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
5072 5073 5074
	vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
}

5075 5076 5077 5078
static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
{
	u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;

5079
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
5080
		pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
5081 5082
	/* Enable the preemption timer dynamically */
	pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
5083 5084 5085
	return pin_based_exec_ctrl;
}

5086 5087 5088 5089 5090
static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103
	if (cpu_has_secondary_exec_ctrls()) {
		if (kvm_vcpu_apicv_active(vcpu))
			vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
				      SECONDARY_EXEC_APIC_REGISTER_VIRT |
				      SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
		else
			vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
					SECONDARY_EXEC_APIC_REGISTER_VIRT |
					SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
	}

	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(vcpu);
5104 5105
}

5106 5107 5108
static u32 vmx_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
5109 5110 5111 5112

	if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
		exec_control &= ~CPU_BASED_MOV_DR_EXITING;

5113
	if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129
		exec_control &= ~CPU_BASED_TPR_SHADOW;
#ifdef CONFIG_X86_64
		exec_control |= CPU_BASED_CR8_STORE_EXITING |
				CPU_BASED_CR8_LOAD_EXITING;
#endif
	}
	if (!enable_ept)
		exec_control |= CPU_BASED_CR3_STORE_EXITING |
				CPU_BASED_CR3_LOAD_EXITING  |
				CPU_BASED_INVLPG_EXITING;
	return exec_control;
}

static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
5130
	if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
5131 5132 5133 5134 5135 5136
		exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	if (vmx->vpid == 0)
		exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
	if (!enable_ept) {
		exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
		enable_unrestricted_guest = 0;
5137 5138
		/* Enable INVPCID for non-ept guests may cause performance regression. */
		exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
5139 5140 5141 5142 5143
	}
	if (!enable_unrestricted_guest)
		exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
	if (!ple_gap)
		exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
5144
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
5145 5146
		exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5147
	exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
5148 5149 5150 5151 5152 5153
	/* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
	   (handle_vmptrld).
	   We can NOT enable shadow_vmcs here because we don't have yet
	   a current VMCS12
	*/
	exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
K
Kai Huang 已提交
5154 5155 5156

	if (!enable_pml)
		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
K
Kai Huang 已提交
5157

5158 5159 5160
	return exec_control;
}

5161 5162 5163 5164 5165 5166
static void ept_set_mmio_spte_mask(void)
{
	/*
	 * EPT Misconfigurations can be generated if the value of bits 2:0
	 * of an EPT paging-structure entry is 110b (write/execute).
	 */
5167
	kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE);
5168 5169
}

5170
#define VMX_XSS_EXIT_BITMAP 0
A
Avi Kivity 已提交
5171 5172 5173
/*
 * Sets up the vmcs for emulated real mode.
 */
R
Rusty Russell 已提交
5174
static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
A
Avi Kivity 已提交
5175
{
5176
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
5177
	unsigned long a;
5178
#endif
A
Avi Kivity 已提交
5179 5180 5181
	int i;

	/* I/O */
5182 5183
	vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
	vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
A
Avi Kivity 已提交
5184

5185 5186 5187 5188
	if (enable_shadow_vmcs) {
		vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
		vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
	}
S
Sheng Yang 已提交
5189
	if (cpu_has_vmx_msr_bitmap())
5190
		vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
S
Sheng Yang 已提交
5191

A
Avi Kivity 已提交
5192 5193 5194
	vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */

	/* Control */
5195
	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
5196
	vmx->hv_deadline_tsc = -1;
5197

5198
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
A
Avi Kivity 已提交
5199

5200
	if (cpu_has_secondary_exec_ctrls()) {
5201 5202
		vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
				vmx_secondary_exec_control(vmx));
5203
	}
5204

5205
	if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
5206 5207 5208 5209 5210 5211
		vmcs_write64(EOI_EXIT_BITMAP0, 0);
		vmcs_write64(EOI_EXIT_BITMAP1, 0);
		vmcs_write64(EOI_EXIT_BITMAP2, 0);
		vmcs_write64(EOI_EXIT_BITMAP3, 0);

		vmcs_write16(GUEST_INTR_STATUS, 0);
5212

5213
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
5214
		vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
5215 5216
	}

5217 5218
	if (ple_gap) {
		vmcs_write32(PLE_GAP, ple_gap);
5219 5220
		vmx->ple_window = ple_window;
		vmx->ple_window_dirty = true;
5221 5222
	}

5223 5224
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
A
Avi Kivity 已提交
5225 5226
	vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */

5227 5228
	vmcs_write16(HOST_FS_SELECTOR, 0);            /* 22.2.4 */
	vmcs_write16(HOST_GS_SELECTOR, 0);            /* 22.2.4 */
5229
	vmx_set_constant_host_state(vmx);
5230
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
5231 5232 5233 5234 5235 5236 5237 5238 5239
	rdmsrl(MSR_FS_BASE, a);
	vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
	rdmsrl(MSR_GS_BASE, a);
	vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
#else
	vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
	vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
#endif

5240 5241
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
5242
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
5243
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
5244
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
A
Avi Kivity 已提交
5245

5246 5247
	if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
S
Sheng Yang 已提交
5248

5249
	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
A
Avi Kivity 已提交
5250 5251
		u32 index = vmx_msr_index[i];
		u32 data_low, data_high;
5252
		int j = vmx->nmsrs;
A
Avi Kivity 已提交
5253 5254 5255

		if (rdmsr_safe(index, &data_low, &data_high) < 0)
			continue;
5256 5257
		if (wrmsr_safe(index, data_low, data_high) < 0)
			continue;
5258 5259
		vmx->guest_msrs[j].index = i;
		vmx->guest_msrs[j].data = 0;
5260
		vmx->guest_msrs[j].mask = -1ull;
5261
		++vmx->nmsrs;
A
Avi Kivity 已提交
5262 5263
	}

5264 5265

	vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
A
Avi Kivity 已提交
5266 5267

	/* 22.2.1, 20.8.1 */
5268
	vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
5269

5270 5271 5272
	vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);

5273
	set_cr4_guest_host_mask(vmx);
5274

5275 5276 5277
	if (vmx_xsaves_supported())
		vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);

5278 5279 5280 5281 5282 5283
	if (enable_pml) {
		ASSERT(vmx->pml_pg);
		vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
		vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
	}

5284 5285 5286
	return 0;
}

5287
static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
5288 5289
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5290
	struct msr_data apic_base_msr;
5291
	u64 cr0;
5292

5293
	vmx->rmode.vm86_active = 0;
5294

5295
	vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
5296 5297 5298 5299 5300 5301 5302 5303 5304 5305
	kvm_set_cr8(vcpu, 0);

	if (!init_event) {
		apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
				     MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
		apic_base_msr.host_initiated = true;
		kvm_set_apic_base(vcpu, &apic_base_msr);
	}
5306

A
Avi Kivity 已提交
5307 5308
	vmx_segment_cache_clear(vmx);

5309
	seg_setup(VCPU_SREG_CS);
5310
	vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
5311
	vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328

	seg_setup(VCPU_SREG_DS);
	seg_setup(VCPU_SREG_ES);
	seg_setup(VCPU_SREG_FS);
	seg_setup(VCPU_SREG_GS);
	seg_setup(VCPU_SREG_SS);

	vmcs_write16(GUEST_TR_SELECTOR, 0);
	vmcs_writel(GUEST_TR_BASE, 0);
	vmcs_write32(GUEST_TR_LIMIT, 0xffff);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	vmcs_write16(GUEST_LDTR_SELECTOR, 0);
	vmcs_writel(GUEST_LDTR_BASE, 0);
	vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
	vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);

5329 5330 5331 5332 5333 5334
	if (!init_event) {
		vmcs_write32(GUEST_SYSENTER_CS, 0);
		vmcs_writel(GUEST_SYSENTER_ESP, 0);
		vmcs_writel(GUEST_SYSENTER_EIP, 0);
		vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
	}
5335 5336

	vmcs_writel(GUEST_RFLAGS, 0x02);
5337
	kvm_rip_write(vcpu, 0xfff0);
5338 5339 5340 5341 5342 5343 5344

	vmcs_writel(GUEST_GDTR_BASE, 0);
	vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);

	vmcs_writel(GUEST_IDTR_BASE, 0);
	vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);

5345
	vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
5346
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
5347
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
5348 5349 5350

	setup_msrs(vmx);

A
Avi Kivity 已提交
5351 5352
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */

5353
	if (cpu_has_vmx_tpr_shadow() && !init_event) {
5354
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
5355
		if (cpu_need_tpr_shadow(vcpu))
5356
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
5357
				     __pa(vcpu->arch.apic->regs));
5358 5359 5360
		vmcs_write32(TPR_THRESHOLD, 0);
	}

5361
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
A
Avi Kivity 已提交
5362

5363
	if (kvm_vcpu_apicv_active(vcpu))
5364 5365
		memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));

5366 5367 5368
	if (vmx->vpid != 0)
		vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);

5369 5370
	cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
	vmx->vcpu.arch.cr0 = cr0;
5371
	vmx_set_cr0(vcpu, cr0); /* enter rmode */
5372
	vmx_set_cr4(vcpu, 0);
P
Paolo Bonzini 已提交
5373
	vmx_set_efer(vcpu, 0);
5374

5375
	update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
5376

5377
	vpid_sync_context(vmx->vpid);
A
Avi Kivity 已提交
5378 5379
}

5380 5381 5382 5383 5384 5385 5386 5387 5388 5389
/*
 * In nested virtualization, check if L1 asked to exit on external interrupts.
 * For most existing hypervisors, this will always return true.
 */
static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->pin_based_vm_exec_control &
		PIN_BASED_EXT_INTR_MASK;
}

5390 5391 5392 5393 5394 5395 5396 5397 5398 5399
/*
 * In nested virtualization, check if L1 has set
 * VM_EXIT_ACK_INTR_ON_EXIT
 */
static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->vm_exit_controls &
		VM_EXIT_ACK_INTR_ON_EXIT;
}

5400 5401 5402 5403 5404 5405
static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->pin_based_vm_exec_control &
		PIN_BASED_NMI_EXITING;
}

5406
static void enable_irq_window(struct kvm_vcpu *vcpu)
5407
{
5408 5409
	vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
		      CPU_BASED_VIRTUAL_INTR_PENDING);
5410 5411
}

5412
static void enable_nmi_window(struct kvm_vcpu *vcpu)
5413
{
5414
	if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5415 5416 5417
		enable_irq_window(vcpu);
		return;
	}
5418

5419 5420
	vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
		      CPU_BASED_VIRTUAL_NMI_PENDING);
5421 5422
}

5423
static void vmx_inject_irq(struct kvm_vcpu *vcpu)
5424
{
5425
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5426 5427
	uint32_t intr;
	int irq = vcpu->arch.interrupt.nr;
5428

5429
	trace_kvm_inj_virq(irq);
F
Feng (Eric) Liu 已提交
5430

5431
	++vcpu->stat.irq_injections;
5432
	if (vmx->rmode.vm86_active) {
5433 5434 5435 5436
		int inc_eip = 0;
		if (vcpu->arch.interrupt.soft)
			inc_eip = vcpu->arch.event_exit_inst_len;
		if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
5437
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5438 5439
		return;
	}
5440 5441 5442 5443 5444 5445 5446 5447
	intr = irq | INTR_INFO_VALID_MASK;
	if (vcpu->arch.interrupt.soft) {
		intr |= INTR_TYPE_SOFT_INTR;
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
	} else
		intr |= INTR_TYPE_EXT_INTR;
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
5448 5449
}

5450 5451
static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
{
J
Jan Kiszka 已提交
5452 5453
	struct vcpu_vmx *vmx = to_vmx(vcpu);

5454 5455 5456
	if (!is_guest_mode(vcpu)) {
		++vcpu->stat.nmi_injections;
		vmx->nmi_known_unmasked = false;
5457 5458
	}

5459
	if (vmx->rmode.vm86_active) {
5460
		if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
5461
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
J
Jan Kiszka 已提交
5462 5463
		return;
	}
5464

5465 5466 5467 5468
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
}

J
Jan Kiszka 已提交
5469 5470
static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
{
5471 5472
	if (to_vmx(vcpu)->nmi_known_unmasked)
		return false;
5473
	return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)	& GUEST_INTR_STATE_NMI;
J
Jan Kiszka 已提交
5474 5475 5476 5477 5478 5479
}

static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

5480 5481 5482 5483 5484 5485 5486
	vmx->nmi_known_unmasked = !masked;
	if (masked)
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
			      GUEST_INTR_STATE_NMI);
	else
		vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);
J
Jan Kiszka 已提交
5487 5488
}

5489 5490
static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
{
5491 5492
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return 0;
5493

5494 5495 5496 5497 5498
	return	!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		  (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
		   | GUEST_INTR_STATE_NMI));
}

5499 5500
static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
{
5501 5502
	return (!to_vmx(vcpu)->nested.nested_run_pending &&
		vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
5503 5504
		!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
			(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
5505 5506
}

5507 5508 5509 5510
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	int ret;

5511 5512
	ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
				    PAGE_SIZE * 3);
5513 5514
	if (ret)
		return ret;
5515
	kvm->arch.tss_addr = addr;
5516
	return init_rmode_tss(kvm);
5517 5518
}

5519
static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
A
Avi Kivity 已提交
5520
{
5521 5522
	switch (vec) {
	case BP_VECTOR:
5523 5524 5525 5526 5527 5528
		/*
		 * Update instruction length as we may reinject the exception
		 * from user space while in guest debugging mode.
		 */
		to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
J
Jan Kiszka 已提交
5529
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
5530 5531 5532 5533 5534 5535
			return false;
		/* fall through */
	case DB_VECTOR:
		if (vcpu->guest_debug &
			(KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
J
Jan Kiszka 已提交
5536 5537
		/* fall through */
	case DE_VECTOR:
5538 5539 5540 5541 5542 5543 5544
	case OF_VECTOR:
	case BR_VECTOR:
	case UD_VECTOR:
	case DF_VECTOR:
	case SS_VECTOR:
	case GP_VECTOR:
	case MF_VECTOR:
5545 5546
		return true;
	break;
5547
	}
5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561
	return false;
}

static int handle_rmode_exception(struct kvm_vcpu *vcpu,
				  int vec, u32 err_code)
{
	/*
	 * Instruction with address size override prefix opcode 0x67
	 * Cause the #SS fault with 0 error code in VM86 mode.
	 */
	if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
		if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
			if (vcpu->arch.halt_request) {
				vcpu->arch.halt_request = 0;
5562
				return kvm_vcpu_halt(vcpu);
5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575
			}
			return 1;
		}
		return 0;
	}

	/*
	 * Forward all other exceptions that are valid in real mode.
	 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
	 *        the required debugging infrastructure rework.
	 */
	kvm_queue_exception(vcpu, vec);
	return 1;
A
Avi Kivity 已提交
5576 5577
}

A
Andi Kleen 已提交
5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

	do_machine_check(&regs, 0);
#endif
}

A
Avi Kivity 已提交
5597
static int handle_machine_check(struct kvm_vcpu *vcpu)
A
Andi Kleen 已提交
5598 5599 5600 5601 5602
{
	/* already handled by vcpu_run */
	return 1;
}

A
Avi Kivity 已提交
5603
static int handle_exception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5604
{
5605
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
5606
	struct kvm_run *kvm_run = vcpu->run;
J
Jan Kiszka 已提交
5607
	u32 intr_info, ex_no, error_code;
5608
	unsigned long cr2, rip, dr6;
A
Avi Kivity 已提交
5609 5610 5611
	u32 vect_info;
	enum emulation_result er;

5612
	vect_info = vmx->idt_vectoring_info;
5613
	intr_info = vmx->exit_intr_info;
A
Avi Kivity 已提交
5614

A
Andi Kleen 已提交
5615
	if (is_machine_check(intr_info))
A
Avi Kivity 已提交
5616
		return handle_machine_check(vcpu);
A
Andi Kleen 已提交
5617

5618
	if (is_nmi(intr_info))
5619
		return 1;  /* already handled by vmx_vcpu_run() */
5620

5621
	if (is_invalid_opcode(intr_info)) {
5622 5623 5624 5625
		if (is_guest_mode(vcpu)) {
			kvm_queue_exception(vcpu, UD_VECTOR);
			return 1;
		}
5626
		er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
5627
		if (er != EMULATE_DONE)
5628
			kvm_queue_exception(vcpu, UD_VECTOR);
5629 5630 5631
		return 1;
	}

A
Avi Kivity 已提交
5632
	error_code = 0;
5633
	if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
A
Avi Kivity 已提交
5634
		error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5635 5636 5637 5638 5639 5640 5641 5642 5643 5644

	/*
	 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
	 * MMIO, it is better to report an internal error.
	 * See the comments in vmx_handle_exit.
	 */
	if ((vect_info & VECTORING_INFO_VALID_MASK) &&
	    !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
5645
		vcpu->run->internal.ndata = 3;
5646 5647
		vcpu->run->internal.data[0] = vect_info;
		vcpu->run->internal.data[1] = intr_info;
5648
		vcpu->run->internal.data[2] = error_code;
5649 5650 5651
		return 0;
	}

A
Avi Kivity 已提交
5652
	if (is_page_fault(intr_info)) {
5653
		/* EPT won't cause page fault directly */
J
Julia Lawall 已提交
5654
		BUG_ON(enable_ept);
A
Avi Kivity 已提交
5655
		cr2 = vmcs_readl(EXIT_QUALIFICATION);
5656 5657
		trace_kvm_page_fault(cr2, error_code);

5658
		if (kvm_event_needs_reinjection(vcpu))
5659
			kvm_mmu_unprotect_page_virt(vcpu, cr2);
5660
		return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
A
Avi Kivity 已提交
5661 5662
	}

J
Jan Kiszka 已提交
5663
	ex_no = intr_info & INTR_INFO_VECTOR_MASK;
5664 5665 5666 5667

	if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
		return handle_rmode_exception(vcpu, ex_no, error_code);

5668
	switch (ex_no) {
5669 5670 5671
	case AC_VECTOR:
		kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
		return 1;
5672 5673 5674 5675
	case DB_VECTOR:
		dr6 = vmcs_readl(EXIT_QUALIFICATION);
		if (!(vcpu->guest_debug &
		      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
5676
			vcpu->arch.dr6 &= ~15;
5677
			vcpu->arch.dr6 |= dr6 | DR6_RTM;
5678 5679 5680
			if (!(dr6 & ~DR6_RESERVED)) /* icebp */
				skip_emulated_instruction(vcpu);

5681 5682 5683 5684 5685 5686 5687
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
		kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
		kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
		/* fall through */
	case BP_VECTOR:
5688 5689 5690 5691 5692 5693 5694
		/*
		 * Update instruction length as we may reinject #BP from
		 * user space while in guest debugging mode. Reading it for
		 * #DB as well causes no harm, it is not used in that case.
		 */
		vmx->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
A
Avi Kivity 已提交
5695
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
5696
		rip = kvm_rip_read(vcpu);
J
Jan Kiszka 已提交
5697 5698
		kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
		kvm_run->debug.arch.exception = ex_no;
5699 5700
		break;
	default:
J
Jan Kiszka 已提交
5701 5702 5703
		kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
		kvm_run->ex.exception = ex_no;
		kvm_run->ex.error_code = error_code;
5704
		break;
A
Avi Kivity 已提交
5705 5706 5707 5708
	}
	return 0;
}

A
Avi Kivity 已提交
5709
static int handle_external_interrupt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5710
{
A
Avi Kivity 已提交
5711
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
5712 5713 5714
	return 1;
}

A
Avi Kivity 已提交
5715
static int handle_triple_fault(struct kvm_vcpu *vcpu)
5716
{
A
Avi Kivity 已提交
5717
	vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
5718 5719
	return 0;
}
A
Avi Kivity 已提交
5720

A
Avi Kivity 已提交
5721
static int handle_io(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5722
{
5723
	unsigned long exit_qualification;
5724
	int size, in, string, ret;
5725
	unsigned port;
A
Avi Kivity 已提交
5726

5727
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5728
	string = (exit_qualification & 16) != 0;
5729
	in = (exit_qualification & 8) != 0;
5730

5731
	++vcpu->stat.io_exits;
5732

5733
	if (string || in)
5734
		return emulate_instruction(vcpu, 0) == EMULATE_DONE;
5735

5736 5737 5738
	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;

5739 5740 5741 5742 5743 5744 5745
	ret = kvm_skip_emulated_instruction(vcpu);

	/*
	 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
	 * KVM_EXIT_DEBUG here.
	 */
	return kvm_fast_pio_out(vcpu, size, port) && ret;
A
Avi Kivity 已提交
5746 5747
}

I
Ingo Molnar 已提交
5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758
static void
vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xc1;
}

G
Guo Chao 已提交
5759
/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
5760 5761 5762
static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
5763 5764 5765
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

5766 5767 5768
		/*
		 * We get here when L2 changed cr0 in a way that did not change
		 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
5769 5770 5771 5772
		 * but did change L0 shadowed bits. So we first calculate the
		 * effective cr0 value that L1 would like to write into the
		 * hardware. It consists of the L2-owned bits from the new
		 * value combined with the L1-owned bits from L1's guest_cr0.
5773
		 */
5774 5775 5776
		val = (val & ~vmcs12->cr0_guest_host_mask) |
			(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);

5777
		if (!nested_guest_cr0_valid(vcpu, val))
5778
			return 1;
5779 5780 5781 5782

		if (kvm_set_cr0(vcpu, val))
			return 1;
		vmcs_writel(CR0_READ_SHADOW, orig_val);
5783
		return 0;
5784 5785
	} else {
		if (to_vmx(vcpu)->nested.vmxon &&
5786
		    !nested_host_cr0_valid(vcpu, val))
5787
			return 1;
5788

5789
		return kvm_set_cr0(vcpu, val);
5790
	}
5791 5792 5793 5794 5795
}

static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
5796 5797 5798 5799 5800 5801 5802
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

		/* analogously to handle_set_cr0 */
		val = (val & ~vmcs12->cr4_guest_host_mask) |
			(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
		if (kvm_set_cr4(vcpu, val))
5803
			return 1;
5804
		vmcs_writel(CR4_READ_SHADOW, orig_val);
5805 5806 5807 5808 5809
		return 0;
	} else
		return kvm_set_cr4(vcpu, val);
}

A
Avi Kivity 已提交
5810
static int handle_cr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5811
{
5812
	unsigned long exit_qualification, val;
A
Avi Kivity 已提交
5813 5814
	int cr;
	int reg;
5815
	int err;
5816
	int ret;
A
Avi Kivity 已提交
5817

5818
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
A
Avi Kivity 已提交
5819 5820 5821 5822
	cr = exit_qualification & 15;
	reg = (exit_qualification >> 8) & 15;
	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
5823
		val = kvm_register_readl(vcpu, reg);
5824
		trace_kvm_cr_write(cr, val);
A
Avi Kivity 已提交
5825 5826
		switch (cr) {
		case 0:
5827
			err = handle_set_cr0(vcpu, val);
5828
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5829
		case 3:
5830
			err = kvm_set_cr3(vcpu, val);
5831
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5832
		case 4:
5833
			err = handle_set_cr4(vcpu, val);
5834
			return kvm_complete_insn_gp(vcpu, err);
5835 5836
		case 8: {
				u8 cr8_prev = kvm_get_cr8(vcpu);
5837
				u8 cr8 = (u8)val;
A
Andre Przywara 已提交
5838
				err = kvm_set_cr8(vcpu, cr8);
5839
				ret = kvm_complete_insn_gp(vcpu, err);
5840
				if (lapic_in_kernel(vcpu))
5841
					return ret;
5842
				if (cr8_prev <= cr8)
5843 5844 5845 5846 5847 5848
					return ret;
				/*
				 * TODO: we might be squashing a
				 * KVM_GUESTDBG_SINGLESTEP-triggered
				 * KVM_EXIT_DEBUG here.
				 */
A
Avi Kivity 已提交
5849
				vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
5850 5851
				return 0;
			}
5852
		}
A
Avi Kivity 已提交
5853
		break;
5854
	case 2: /* clts */
5855 5856
		WARN_ONCE(1, "Guest should always own CR0.TS");
		vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5857
		trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
5858
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5859 5860 5861
	case 1: /*mov from cr*/
		switch (cr) {
		case 3:
5862 5863 5864
			val = kvm_read_cr3(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5865
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5866
		case 8:
5867 5868 5869
			val = kvm_get_cr8(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5870
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5871 5872 5873
		}
		break;
	case 3: /* lmsw */
5874
		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
5875
		trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
5876
		kvm_lmsw(vcpu, val);
A
Avi Kivity 已提交
5877

5878
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5879 5880 5881
	default:
		break;
	}
A
Avi Kivity 已提交
5882
	vcpu->run->exit_reason = 0;
5883
	vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
A
Avi Kivity 已提交
5884 5885 5886 5887
	       (int)(exit_qualification >> 4) & 3, cr);
	return 0;
}

A
Avi Kivity 已提交
5888
static int handle_dr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5889
{
5890
	unsigned long exit_qualification;
5891 5892 5893 5894 5895 5896 5897 5898
	int dr, dr7, reg;

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	dr = exit_qualification & DEBUG_REG_ACCESS_NUM;

	/* First, if DR does not exist, trigger UD */
	if (!kvm_require_dr(vcpu, dr))
		return 1;
A
Avi Kivity 已提交
5899

5900
	/* Do not handle if the CPL > 0, will trigger GP on re-entry */
5901 5902
	if (!kvm_require_cpl(vcpu, 0))
		return 1;
5903 5904
	dr7 = vmcs_readl(GUEST_DR7);
	if (dr7 & DR7_GD) {
5905 5906 5907 5908 5909 5910
		/*
		 * As the vm-exit takes precedence over the debug trap, we
		 * need to emulate the latter, either for the host or the
		 * guest debugging itself.
		 */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
A
Avi Kivity 已提交
5911
			vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5912
			vcpu->run->debug.arch.dr7 = dr7;
5913
			vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
A
Avi Kivity 已提交
5914 5915
			vcpu->run->debug.arch.exception = DB_VECTOR;
			vcpu->run->exit_reason = KVM_EXIT_DEBUG;
5916 5917
			return 0;
		} else {
5918
			vcpu->arch.dr6 &= ~15;
5919
			vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
5920 5921 5922 5923 5924
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
	}

5925
	if (vcpu->guest_debug == 0) {
5926 5927
		vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
				CPU_BASED_MOV_DR_EXITING);
5928 5929 5930 5931 5932 5933 5934 5935 5936 5937

		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

5938 5939
	reg = DEBUG_REG_ACCESS_REG(exit_qualification);
	if (exit_qualification & TYPE_MOV_FROM_DR) {
5940
		unsigned long val;
5941 5942 5943 5944

		if (kvm_get_dr(vcpu, dr, &val))
			return 1;
		kvm_register_write(vcpu, reg, val);
5945
	} else
5946
		if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
5947 5948
			return 1;

5949
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5950 5951
}

J
Jan Kiszka 已提交
5952 5953 5954 5955 5956 5957 5958 5959 5960
static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.dr6;
}

static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
{
}

5961 5962 5963 5964 5965 5966 5967 5968 5969 5970
static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
	get_debugreg(vcpu->arch.dr6, 6);
	vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);

	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5971
	vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
5972 5973
}

5974 5975 5976 5977 5978
static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
{
	vmcs_writel(GUEST_DR7, val);
}

A
Avi Kivity 已提交
5979
static int handle_cpuid(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5980
{
5981
	return kvm_emulate_cpuid(vcpu);
A
Avi Kivity 已提交
5982 5983
}

A
Avi Kivity 已提交
5984
static int handle_rdmsr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5985
{
5986
	u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5987
	struct msr_data msr_info;
A
Avi Kivity 已提交
5988

5989 5990 5991
	msr_info.index = ecx;
	msr_info.host_initiated = false;
	if (vmx_get_msr(vcpu, &msr_info)) {
5992
		trace_kvm_msr_read_ex(ecx);
5993
		kvm_inject_gp(vcpu, 0);
A
Avi Kivity 已提交
5994 5995 5996
		return 1;
	}

5997
	trace_kvm_msr_read(ecx, msr_info.data);
F
Feng (Eric) Liu 已提交
5998

A
Avi Kivity 已提交
5999
	/* FIXME: handling of bits 32:63 of rax, rdx */
6000 6001
	vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
	vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
6002
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
6003 6004
}

A
Avi Kivity 已提交
6005
static int handle_wrmsr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6006
{
6007
	struct msr_data msr;
6008 6009 6010
	u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
	u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
		| ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
A
Avi Kivity 已提交
6011

6012 6013 6014
	msr.data = data;
	msr.index = ecx;
	msr.host_initiated = false;
6015
	if (kvm_set_msr(vcpu, &msr) != 0) {
6016
		trace_kvm_msr_write_ex(ecx, data);
6017
		kvm_inject_gp(vcpu, 0);
A
Avi Kivity 已提交
6018 6019 6020
		return 1;
	}

6021
	trace_kvm_msr_write(ecx, data);
6022
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
6023 6024
}

A
Avi Kivity 已提交
6025
static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
6026
{
6027
	kvm_apic_update_ppr(vcpu);
6028 6029 6030
	return 1;
}

A
Avi Kivity 已提交
6031
static int handle_interrupt_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6032
{
6033 6034
	vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
			CPU_BASED_VIRTUAL_INTR_PENDING);
F
Feng (Eric) Liu 已提交
6035

6036 6037
	kvm_make_request(KVM_REQ_EVENT, vcpu);

6038
	++vcpu->stat.irq_window_exits;
A
Avi Kivity 已提交
6039 6040 6041
	return 1;
}

A
Avi Kivity 已提交
6042
static int handle_halt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6043
{
6044
	return kvm_emulate_halt(vcpu);
A
Avi Kivity 已提交
6045 6046
}

A
Avi Kivity 已提交
6047
static int handle_vmcall(struct kvm_vcpu *vcpu)
6048
{
6049
	return kvm_emulate_hypercall(vcpu);
6050 6051
}

6052 6053
static int handle_invd(struct kvm_vcpu *vcpu)
{
6054
	return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6055 6056
}

A
Avi Kivity 已提交
6057
static int handle_invlpg(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
6058
{
6059
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
M
Marcelo Tosatti 已提交
6060 6061

	kvm_mmu_invlpg(vcpu, exit_qualification);
6062
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
6063 6064
}

A
Avi Kivity 已提交
6065 6066 6067 6068 6069
static int handle_rdpmc(struct kvm_vcpu *vcpu)
{
	int err;

	err = kvm_rdpmc(vcpu);
6070
	return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
6071 6072
}

A
Avi Kivity 已提交
6073
static int handle_wbinvd(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
6074
{
6075
	return kvm_emulate_wbinvd(vcpu);
E
Eddie Dong 已提交
6076 6077
}

6078 6079 6080 6081 6082 6083
static int handle_xsetbv(struct kvm_vcpu *vcpu)
{
	u64 new_bv = kvm_read_edx_eax(vcpu);
	u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);

	if (kvm_set_xcr(vcpu, index, new_bv) == 0)
6084
		return kvm_skip_emulated_instruction(vcpu);
6085 6086 6087
	return 1;
}

6088 6089
static int handle_xsaves(struct kvm_vcpu *vcpu)
{
6090
	kvm_skip_emulated_instruction(vcpu);
6091 6092 6093 6094 6095 6096
	WARN(1, "this should never happen\n");
	return 1;
}

static int handle_xrstors(struct kvm_vcpu *vcpu)
{
6097
	kvm_skip_emulated_instruction(vcpu);
6098 6099 6100 6101
	WARN(1, "this should never happen\n");
	return 1;
}

A
Avi Kivity 已提交
6102
static int handle_apic_access(struct kvm_vcpu *vcpu)
6103
{
6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117
	if (likely(fasteoi)) {
		unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
		int access_type, offset;

		access_type = exit_qualification & APIC_ACCESS_TYPE;
		offset = exit_qualification & APIC_ACCESS_OFFSET;
		/*
		 * Sane guest uses MOV to write EOI, with written value
		 * not cared. So make a short-circuit here by avoiding
		 * heavy instruction emulation.
		 */
		if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
		    (offset == APIC_EOI)) {
			kvm_lapic_set_eoi(vcpu);
6118
			return kvm_skip_emulated_instruction(vcpu);
6119 6120
		}
	}
6121
	return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6122 6123
}

6124 6125 6126 6127 6128 6129 6130 6131 6132 6133
static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int vector = exit_qualification & 0xff;

	/* EOI-induced VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_set_eoi_accelerated(vcpu, vector);
	return 1;
}

6134 6135 6136 6137 6138 6139 6140 6141 6142 6143
static int handle_apic_write(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 offset = exit_qualification & 0xfff;

	/* APIC-write VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_write_nodecode(vcpu, offset);
	return 1;
}

A
Avi Kivity 已提交
6144
static int handle_task_switch(struct kvm_vcpu *vcpu)
6145
{
J
Jan Kiszka 已提交
6146
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6147
	unsigned long exit_qualification;
6148 6149
	bool has_error_code = false;
	u32 error_code = 0;
6150
	u16 tss_selector;
6151
	int reason, type, idt_v, idt_index;
6152 6153

	idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
6154
	idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
6155
	type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
6156 6157 6158 6159

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	reason = (u32)exit_qualification >> 30;
6160 6161 6162 6163
	if (reason == TASK_SWITCH_GATE && idt_v) {
		switch (type) {
		case INTR_TYPE_NMI_INTR:
			vcpu->arch.nmi_injected = false;
6164
			vmx_set_nmi_mask(vcpu, true);
6165 6166
			break;
		case INTR_TYPE_EXT_INTR:
6167
		case INTR_TYPE_SOFT_INTR:
6168 6169 6170
			kvm_clear_interrupt_queue(vcpu);
			break;
		case INTR_TYPE_HARD_EXCEPTION:
6171 6172 6173 6174 6175 6176 6177
			if (vmx->idt_vectoring_info &
			    VECTORING_INFO_DELIVER_CODE_MASK) {
				has_error_code = true;
				error_code =
					vmcs_read32(IDT_VECTORING_ERROR_CODE);
			}
			/* fall through */
6178 6179 6180 6181 6182 6183
		case INTR_TYPE_SOFT_EXCEPTION:
			kvm_clear_exception_queue(vcpu);
			break;
		default:
			break;
		}
J
Jan Kiszka 已提交
6184
	}
6185 6186
	tss_selector = exit_qualification;

6187 6188 6189 6190 6191
	if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
		       type != INTR_TYPE_EXT_INTR &&
		       type != INTR_TYPE_NMI_INTR))
		skip_emulated_instruction(vcpu);

6192 6193 6194
	if (kvm_task_switch(vcpu, tss_selector,
			    type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
			    has_error_code, error_code) == EMULATE_FAIL) {
6195 6196 6197
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
		vcpu->run->internal.ndata = 0;
6198
		return 0;
6199
	}
6200 6201 6202 6203 6204 6205 6206

	/*
	 * TODO: What about debug traps on tss switch?
	 *       Are we supposed to inject them and update dr6?
	 */

	return 1;
6207 6208
}

A
Avi Kivity 已提交
6209
static int handle_ept_violation(struct kvm_vcpu *vcpu)
6210
{
6211
	unsigned long exit_qualification;
6212
	gpa_t gpa;
6213
	u32 error_code;
6214

6215
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6216

6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227
	if (is_guest_mode(vcpu)
	    && !(exit_qualification & EPT_VIOLATION_GVA_TRANSLATED)) {
		/*
		 * Fix up exit_qualification according to whether guest
		 * page table accesses are reads or writes.
		 */
		u64 eptp = nested_ept_get_cr3(vcpu);
		if (eptp & VMX_EPT_AD_ENABLE_BIT)
			exit_qualification &= ~EPT_VIOLATION_ACC_WRITE;
	}

6228 6229 6230 6231 6232 6233
	/*
	 * EPT violation happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 * There are errata that may cause this bit to not be set:
	 * AAK134, BY25.
	 */
6234 6235
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
6236 6237
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);

6238
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6239
	trace_kvm_page_fault(gpa, exit_qualification);
6240

6241
	/* Is it a read fault? */
6242
	error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
6243 6244
		     ? PFERR_USER_MASK : 0;
	/* Is it a write fault? */
6245
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
6246 6247
		      ? PFERR_WRITE_MASK : 0;
	/* Is it a fetch fault? */
6248
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
6249 6250 6251 6252 6253 6254
		      ? PFERR_FETCH_MASK : 0;
	/* ept page table entry is present? */
	error_code |= (exit_qualification &
		       (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
			EPT_VIOLATION_EXECUTABLE))
		      ? PFERR_PRESENT_MASK : 0;
6255

6256
	vcpu->arch.gpa_available = true;
6257 6258
	vcpu->arch.exit_qualification = exit_qualification;

6259
	return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
6260 6261
}

A
Avi Kivity 已提交
6262
static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
6263
{
6264
	int ret;
6265 6266 6267
	gpa_t gpa;

	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6268
	if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
J
Jason Wang 已提交
6269
		trace_kvm_fast_mmio(gpa);
6270
		return kvm_skip_emulated_instruction(vcpu);
6271
	}
6272

6273
	ret = handle_mmio_page_fault(vcpu, gpa, true);
6274
	vcpu->arch.gpa_available = true;
6275
	if (likely(ret == RET_MMIO_PF_EMULATE))
6276 6277
		return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
					      EMULATE_DONE;
6278 6279 6280 6281

	if (unlikely(ret == RET_MMIO_PF_INVALID))
		return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);

6282
	if (unlikely(ret == RET_MMIO_PF_RETRY))
6283 6284 6285
		return 1;

	/* It is the real ept misconfig */
6286
	WARN_ON(1);
6287

A
Avi Kivity 已提交
6288 6289
	vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
	vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
6290 6291 6292 6293

	return 0;
}

A
Avi Kivity 已提交
6294
static int handle_nmi_window(struct kvm_vcpu *vcpu)
6295
{
6296 6297
	vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
			CPU_BASED_VIRTUAL_NMI_PENDING);
6298
	++vcpu->stat.nmi_window_exits;
6299
	kvm_make_request(KVM_REQ_EVENT, vcpu);
6300 6301 6302 6303

	return 1;
}

6304
static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
6305
{
6306 6307
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	enum emulation_result err = EMULATE_DONE;
6308
	int ret = 1;
6309 6310
	u32 cpu_exec_ctrl;
	bool intr_window_requested;
6311
	unsigned count = 130;
6312 6313 6314

	cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
6315

6316
	while (vmx->emulation_required && count-- != 0) {
6317
		if (intr_window_requested && vmx_interrupt_allowed(vcpu))
6318 6319
			return handle_interrupt_window(&vmx->vcpu);

6320 6321 6322
		if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
			return 1;

6323
		err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
6324

P
Paolo Bonzini 已提交
6325
		if (err == EMULATE_USER_EXIT) {
6326
			++vcpu->stat.mmio_exits;
6327 6328 6329
			ret = 0;
			goto out;
		}
6330

6331 6332 6333 6334
		if (err != EMULATE_DONE) {
			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
			vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
			vcpu->run->internal.ndata = 0;
6335
			return 0;
6336
		}
6337

6338 6339
		if (vcpu->arch.halt_request) {
			vcpu->arch.halt_request = 0;
6340
			ret = kvm_vcpu_halt(vcpu);
6341 6342 6343
			goto out;
		}

6344
		if (signal_pending(current))
6345
			goto out;
6346 6347 6348 6349
		if (need_resched())
			schedule();
	}

6350 6351
out:
	return ret;
6352 6353
}

R
Radim Krčmář 已提交
6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390
static int __grow_ple_window(int val)
{
	if (ple_window_grow < 1)
		return ple_window;

	val = min(val, ple_window_actual_max);

	if (ple_window_grow < ple_window)
		val *= ple_window_grow;
	else
		val += ple_window_grow;

	return val;
}

static int __shrink_ple_window(int val, int modifier, int minimum)
{
	if (modifier < 1)
		return ple_window;

	if (modifier < ple_window)
		val /= modifier;
	else
		val -= modifier;

	return max(val, minimum);
}

static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int old = vmx->ple_window;

	vmx->ple_window = __grow_ple_window(old);

	if (vmx->ple_window != old)
		vmx->ple_window_dirty = true;
6391 6392

	trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
R
Radim Krčmář 已提交
6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int old = vmx->ple_window;

	vmx->ple_window = __shrink_ple_window(old,
	                                      ple_window_shrink, ple_window);

	if (vmx->ple_window != old)
		vmx->ple_window_dirty = true;
6405 6406

	trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
R
Radim Krčmář 已提交
6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423
}

/*
 * ple_window_actual_max is computed to be one grow_ple_window() below
 * ple_window_max. (See __grow_ple_window for the reason.)
 * This prevents overflows, because ple_window_max is int.
 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
 * this process.
 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
 */
static void update_ple_window_actual_max(void)
{
	ple_window_actual_max =
			__shrink_ple_window(max(ple_window_max, ple_window),
			                    ple_window_grow, INT_MIN);
}

6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442
/*
 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
 */
static void wakeup_handler(void)
{
	struct kvm_vcpu *vcpu;
	int cpu = smp_processor_id();

	spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
	list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
			blocked_vcpu_list) {
		struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

		if (pi_test_on(pi_desc) == 1)
			kvm_vcpu_kick(vcpu);
	}
	spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
}

6443 6444 6445 6446 6447 6448 6449
void vmx_enable_tdp(void)
{
	kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
		enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
		enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
		0ull, VMX_EPT_EXECUTABLE_MASK,
		cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
6450
		enable_ept_ad_bits ? 0ull : VMX_EPT_RWX_MASK);
6451 6452 6453 6454 6455

	ept_set_mmio_spte_mask();
	kvm_enable_tdp();
}

6456 6457
static __init int hardware_setup(void)
{
6458 6459 6460 6461 6462 6463 6464
	int r = -ENOMEM, i, msr;

	rdmsrl_safe(MSR_EFER, &host_efer);

	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
		kvm_define_shared_msr(i, vmx_msr_index[i]);

6465 6466 6467 6468 6469
	for (i = 0; i < VMX_BITMAP_NR; i++) {
		vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
		if (!vmx_bitmap[i])
			goto out;
	}
6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488

	vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
	memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
	memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);

	/*
	 * Allow direct access to the PC debug port (it is often used for I/O
	 * delays, but the vmexits simply slow things down).
	 */
	memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
	clear_bit(0x80, vmx_io_bitmap_a);

	memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);

	memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
	memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);

	if (setup_vmcs_config(&vmcs_config) < 0) {
		r = -EIO;
6489
		goto out;
6490
	}
6491 6492 6493 6494

	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

6495 6496
	if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
		!(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
6497
		enable_vpid = 0;
6498

6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516
	if (!cpu_has_vmx_shadow_vmcs())
		enable_shadow_vmcs = 0;
	if (enable_shadow_vmcs)
		init_vmcs_shadow_fields();

	if (!cpu_has_vmx_ept() ||
	    !cpu_has_vmx_ept_4levels()) {
		enable_ept = 0;
		enable_unrestricted_guest = 0;
		enable_ept_ad_bits = 0;
	}

	if (!cpu_has_vmx_ept_ad_bits())
		enable_ept_ad_bits = 0;

	if (!cpu_has_vmx_unrestricted_guest())
		enable_unrestricted_guest = 0;

6517
	if (!cpu_has_vmx_flexpriority())
6518 6519
		flexpriority_enabled = 0;

6520 6521 6522 6523 6524 6525
	/*
	 * set_apic_access_page_addr() is used to reload apic access
	 * page upon invalidation.  No need to do anything if not
	 * using the APIC_ACCESS_ADDR VMCS field.
	 */
	if (!flexpriority_enabled)
6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536
		kvm_x86_ops->set_apic_access_page_addr = NULL;

	if (!cpu_has_vmx_tpr_shadow())
		kvm_x86_ops->update_cr8_intercept = NULL;

	if (enable_ept && !cpu_has_vmx_ept_2m_page())
		kvm_disable_largepages();

	if (!cpu_has_vmx_ple())
		ple_gap = 0;

6537
	if (!cpu_has_vmx_apicv()) {
6538
		enable_apicv = 0;
6539 6540
		kvm_x86_ops->sync_pir_to_irr = NULL;
	}
6541

6542 6543 6544 6545 6546 6547
	if (cpu_has_vmx_tsc_scaling()) {
		kvm_has_tsc_control = true;
		kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 48;
	}

6548 6549 6550 6551 6552 6553 6554 6555
	vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
	vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
	vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
	vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);

6556
	memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6557
			vmx_msr_bitmap_legacy, PAGE_SIZE);
6558
	memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6559
			vmx_msr_bitmap_longmode, PAGE_SIZE);
6560
	memcpy(vmx_msr_bitmap_legacy_x2apic,
6561
			vmx_msr_bitmap_legacy, PAGE_SIZE);
6562
	memcpy(vmx_msr_bitmap_longmode_x2apic,
6563
			vmx_msr_bitmap_longmode, PAGE_SIZE);
6564

6565 6566
	set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */

6567 6568 6569
	for (msr = 0x800; msr <= 0x8ff; msr++) {
		if (msr == 0x839 /* TMCCT */)
			continue;
6570
		vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
6571
	}
6572

6573
	/*
6574 6575
	 * TPR reads and writes can be virtualized even if virtual interrupt
	 * delivery is not in use.
6576
	 */
6577 6578
	vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
	vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6579 6580

	/* EOI */
6581
	vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6582
	/* SELF-IPI */
6583
	vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
6584

6585 6586 6587
	if (enable_ept)
		vmx_enable_tdp();
	else
6588 6589 6590 6591
		kvm_disable_tdp();

	update_ple_window_actual_max();

K
Kai Huang 已提交
6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605
	/*
	 * Only enable PML when hardware supports PML feature, and both EPT
	 * and EPT A/D bit features are enabled -- PML depends on them to work.
	 */
	if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
		enable_pml = 0;

	if (!enable_pml) {
		kvm_x86_ops->slot_enable_log_dirty = NULL;
		kvm_x86_ops->slot_disable_log_dirty = NULL;
		kvm_x86_ops->flush_log_dirty = NULL;
		kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
	}

6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616
	if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
		u64 vmx_msr;

		rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
		cpu_preemption_timer_multi =
			 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
	} else {
		kvm_x86_ops->set_hv_timer = NULL;
		kvm_x86_ops->cancel_hv_timer = NULL;
	}

6617 6618
	kvm_set_posted_intr_wakeup_handler(wakeup_handler);

6619 6620
	kvm_mce_cap_supported |= MCG_LMCE_P;

6621
	return alloc_kvm_area();
6622 6623

out:
6624 6625
	for (i = 0; i < VMX_BITMAP_NR; i++)
		free_page((unsigned long)vmx_bitmap[i]);
6626 6627

    return r;
6628 6629 6630 6631
}

static __exit void hardware_unsetup(void)
{
6632 6633 6634 6635
	int i;

	for (i = 0; i < VMX_BITMAP_NR; i++)
		free_page((unsigned long)vmx_bitmap[i]);
6636

6637 6638 6639
	free_kvm_area();
}

6640 6641 6642 6643
/*
 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
 */
6644
static int handle_pause(struct kvm_vcpu *vcpu)
6645
{
R
Radim Krčmář 已提交
6646 6647 6648
	if (ple_gap)
		grow_ple_window(vcpu);

6649
	kvm_vcpu_on_spin(vcpu);
6650
	return kvm_skip_emulated_instruction(vcpu);
6651 6652
}

6653
static int handle_nop(struct kvm_vcpu *vcpu)
6654
{
6655
	return kvm_skip_emulated_instruction(vcpu);
6656 6657
}

6658 6659 6660 6661 6662 6663
static int handle_mwait(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

6664 6665 6666 6667 6668
static int handle_monitor_trap(struct kvm_vcpu *vcpu)
{
	return 1;
}

6669 6670 6671 6672 6673 6674
static int handle_monitor(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699
/*
 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
 * We could reuse a single VMCS for all the L2 guests, but we also want the
 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
 * allows keeping them loaded on the processor, and in the future will allow
 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
 * every entry if they never change.
 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
 *
 * The following functions allocate and free a vmcs02 in this pool.
 */

/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
{
	struct vmcs02_list *item;
	list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
		if (item->vmptr == vmx->nested.current_vmptr) {
			list_move(&item->list, &vmx->nested.vmcs02_pool);
			return &item->vmcs02;
		}

	if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
		/* Recycle the least recently used VMCS. */
G
Geliang Tang 已提交
6700 6701
		item = list_last_entry(&vmx->nested.vmcs02_pool,
				       struct vmcs02_list, list);
6702 6703 6704 6705 6706 6707
		item->vmptr = vmx->nested.current_vmptr;
		list_move(&item->list, &vmx->nested.vmcs02_pool);
		return &item->vmcs02;
	}

	/* Create a new VMCS */
6708
	item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
6709 6710 6711
	if (!item)
		return NULL;
	item->vmcs02.vmcs = alloc_vmcs();
6712
	item->vmcs02.shadow_vmcs = NULL;
6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739
	if (!item->vmcs02.vmcs) {
		kfree(item);
		return NULL;
	}
	loaded_vmcs_init(&item->vmcs02);
	item->vmptr = vmx->nested.current_vmptr;
	list_add(&(item->list), &(vmx->nested.vmcs02_pool));
	vmx->nested.vmcs02_num++;
	return &item->vmcs02;
}

/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
{
	struct vmcs02_list *item;
	list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
		if (item->vmptr == vmptr) {
			free_loaded_vmcs(&item->vmcs02);
			list_del(&item->list);
			kfree(item);
			vmx->nested.vmcs02_num--;
			return;
		}
}

/*
 * Free all VMCSs saved for this vcpu, except the one pointed by
6740 6741
 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
 * must be &vmx->vmcs01.
6742 6743 6744 6745
 */
static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
{
	struct vmcs02_list *item, *n;
6746 6747

	WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
6748
	list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
6749 6750 6751 6752 6753 6754 6755 6756
		/*
		 * Something will leak if the above WARN triggers.  Better than
		 * a use-after-free.
		 */
		if (vmx->loaded_vmcs == &item->vmcs02)
			continue;

		free_loaded_vmcs(&item->vmcs02);
6757 6758
		list_del(&item->list);
		kfree(item);
6759
		vmx->nested.vmcs02_num--;
6760 6761 6762
	}
}

6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782
/*
 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
 * set the success or error code of an emulated VMX instruction, as specified
 * by Vol 2B, VMX Instruction Reference, "Conventions".
 */
static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
{
	vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			    X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
}

static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
{
	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
			    X86_EFLAGS_SF | X86_EFLAGS_OF))
			| X86_EFLAGS_CF);
}

A
Abel Gordon 已提交
6783
static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803
					u32 vm_instruction_error)
{
	if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
		/*
		 * failValid writes the error number to the current VMCS, which
		 * can't be done there isn't a current VMCS.
		 */
		nested_vmx_failInvalid(vcpu);
		return;
	}
	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			    X86_EFLAGS_SF | X86_EFLAGS_OF))
			| X86_EFLAGS_ZF);
	get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
	/*
	 * We don't need to force a shadow sync because
	 * VM_INSTRUCTION_ERROR is not shadowed
	 */
}
A
Abel Gordon 已提交
6804

6805 6806 6807 6808
static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
{
	/* TODO: not to reset guest simply here. */
	kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6809
	pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
6810 6811
}

6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823
static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
{
	struct vcpu_vmx *vmx =
		container_of(timer, struct vcpu_vmx, nested.preemption_timer);

	vmx->nested.preemption_timer_expired = true;
	kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
	kvm_vcpu_kick(&vmx->vcpu);

	return HRTIMER_NORESTART;
}

6824 6825 6826 6827 6828 6829 6830 6831
/*
 * Decode the memory-address operand of a vmx instruction, as recorded on an
 * exit caused by such an instruction (run by a guest hypervisor).
 * On success, returns 0. When the operand is invalid, returns 1 and throws
 * #UD or #GP.
 */
static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
				 unsigned long exit_qualification,
6832
				 u32 vmx_instruction_info, bool wr, gva_t *ret)
6833
{
6834 6835 6836 6837
	gva_t off;
	bool exn;
	struct kvm_segment s;

6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861
	/*
	 * According to Vol. 3B, "Information for VM Exits Due to Instruction
	 * Execution", on an exit, vmx_instruction_info holds most of the
	 * addressing components of the operand. Only the displacement part
	 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
	 * For how an actual address is calculated from all these components,
	 * refer to Vol. 1, "Operand Addressing".
	 */
	int  scaling = vmx_instruction_info & 3;
	int  addr_size = (vmx_instruction_info >> 7) & 7;
	bool is_reg = vmx_instruction_info & (1u << 10);
	int  seg_reg = (vmx_instruction_info >> 15) & 7;
	int  index_reg = (vmx_instruction_info >> 18) & 0xf;
	bool index_is_valid = !(vmx_instruction_info & (1u << 22));
	int  base_reg       = (vmx_instruction_info >> 23) & 0xf;
	bool base_is_valid  = !(vmx_instruction_info & (1u << 27));

	if (is_reg) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/* Addr = segment_base + offset */
	/* offset = base + [index * scale] + displacement */
6862
	off = exit_qualification; /* holds the displacement */
6863
	if (base_is_valid)
6864
		off += kvm_register_read(vcpu, base_reg);
6865
	if (index_is_valid)
6866 6867 6868
		off += kvm_register_read(vcpu, index_reg)<<scaling;
	vmx_get_segment(vcpu, &s, seg_reg);
	*ret = s.base + off;
6869 6870 6871 6872

	if (addr_size == 1) /* 32 bit */
		*ret &= 0xffffffff;

6873 6874
	/* Checks for #GP/#SS exceptions. */
	exn = false;
6875 6876 6877 6878 6879 6880 6881
	if (is_long_mode(vcpu)) {
		/* Long mode: #GP(0)/#SS(0) if the memory address is in a
		 * non-canonical form. This is the only check on the memory
		 * destination for long mode!
		 */
		exn = is_noncanonical_address(*ret);
	} else if (is_protmode(vcpu)) {
6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897
		/* Protected mode: apply checks for segment validity in the
		 * following order:
		 * - segment type check (#GP(0) may be thrown)
		 * - usability check (#GP(0)/#SS(0))
		 * - limit check (#GP(0)/#SS(0))
		 */
		if (wr)
			/* #GP(0) if the destination operand is located in a
			 * read-only data segment or any code segment.
			 */
			exn = ((s.type & 0xa) == 0 || (s.type & 8));
		else
			/* #GP(0) if the source operand is located in an
			 * execute-only code segment
			 */
			exn = ((s.type & 0xa) == 8);
6898 6899 6900 6901
		if (exn) {
			kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
			return 1;
		}
6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917
		/* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
		 */
		exn = (s.unusable != 0);
		/* Protected mode: #GP(0)/#SS(0) if the memory
		 * operand is outside the segment limit.
		 */
		exn = exn || (off + sizeof(u64) > s.limit);
	}
	if (exn) {
		kvm_queue_exception_e(vcpu,
				      seg_reg == VCPU_SREG_SS ?
						SS_VECTOR : GP_VECTOR,
				      0);
		return 1;
	}

6918 6919 6920
	return 0;
}

6921 6922 6923 6924 6925
/*
 * This function performs the various checks including
 * - if it's 4KB aligned
 * - No bits beyond the physical address width are set
 * - Returns 0 on success or else 1
6926
 * (Intel SDM Section 30.3)
6927
 */
6928 6929
static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
				  gpa_t *vmpointer)
6930 6931 6932 6933 6934 6935 6936 6937 6938
{
	gva_t gva;
	gpa_t vmptr;
	struct x86_exception e;
	struct page *page;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int maxphyaddr = cpuid_maxphyaddr(vcpu);

	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6939
			vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959
		return 1;

	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
				sizeof(vmptr), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (exit_reason) {
	case EXIT_REASON_VMON:
		/*
		 * SDM 3: 24.11.5
		 * The first 4 bytes of VMXON region contain the supported
		 * VMCS revision identifier
		 *
		 * Note - IA32_VMX_BASIC[48] will never be 1
		 * for the nested case;
		 * which replaces physical address width with 32
		 *
		 */
6960
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
6961
			nested_vmx_failInvalid(vcpu);
6962
			return kvm_skip_emulated_instruction(vcpu);
6963 6964 6965
		}

		page = nested_get_page(vcpu, vmptr);
6966
		if (page == NULL) {
6967
			nested_vmx_failInvalid(vcpu);
6968 6969 6970
			return kvm_skip_emulated_instruction(vcpu);
		}
		if (*(u32 *)kmap(page) != VMCS12_REVISION) {
6971
			kunmap(page);
6972 6973
			nested_release_page_clean(page);
			nested_vmx_failInvalid(vcpu);
6974
			return kvm_skip_emulated_instruction(vcpu);
6975 6976
		}
		kunmap(page);
6977
		nested_release_page_clean(page);
6978 6979
		vmx->nested.vmxon_ptr = vmptr;
		break;
6980
	case EXIT_REASON_VMCLEAR:
6981
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
6982 6983
			nested_vmx_failValid(vcpu,
					     VMXERR_VMCLEAR_INVALID_ADDRESS);
6984
			return kvm_skip_emulated_instruction(vcpu);
6985 6986 6987 6988 6989
		}

		if (vmptr == vmx->nested.vmxon_ptr) {
			nested_vmx_failValid(vcpu,
					     VMXERR_VMCLEAR_VMXON_POINTER);
6990
			return kvm_skip_emulated_instruction(vcpu);
6991 6992 6993
		}
		break;
	case EXIT_REASON_VMPTRLD:
6994
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
6995 6996
			nested_vmx_failValid(vcpu,
					     VMXERR_VMPTRLD_INVALID_ADDRESS);
6997
			return kvm_skip_emulated_instruction(vcpu);
6998
		}
6999

7000 7001
		if (vmptr == vmx->nested.vmxon_ptr) {
			nested_vmx_failValid(vcpu,
7002
					     VMXERR_VMPTRLD_VMXON_POINTER);
7003
			return kvm_skip_emulated_instruction(vcpu);
7004 7005
		}
		break;
7006 7007 7008 7009
	default:
		return 1; /* shouldn't happen */
	}

7010 7011
	if (vmpointer)
		*vmpointer = vmptr;
7012 7013 7014
	return 0;
}

J
Jim Mattson 已提交
7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061
static int enter_vmx_operation(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs *shadow_vmcs;

	if (cpu_has_vmx_msr_bitmap()) {
		vmx->nested.msr_bitmap =
				(unsigned long *)__get_free_page(GFP_KERNEL);
		if (!vmx->nested.msr_bitmap)
			goto out_msr_bitmap;
	}

	vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
	if (!vmx->nested.cached_vmcs12)
		goto out_cached_vmcs12;

	if (enable_shadow_vmcs) {
		shadow_vmcs = alloc_vmcs();
		if (!shadow_vmcs)
			goto out_shadow_vmcs;
		/* mark vmcs as shadow */
		shadow_vmcs->revision_id |= (1u << 31);
		/* init shadow vmcs */
		vmcs_clear(shadow_vmcs);
		vmx->vmcs01.shadow_vmcs = shadow_vmcs;
	}

	INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
	vmx->nested.vmcs02_num = 0;

	hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
		     HRTIMER_MODE_REL_PINNED);
	vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;

	vmx->nested.vmxon = true;
	return 0;

out_shadow_vmcs:
	kfree(vmx->nested.cached_vmcs12);

out_cached_vmcs12:
	free_page((unsigned long)vmx->nested.msr_bitmap);

out_msr_bitmap:
	return -ENOMEM;
}

7062 7063 7064 7065 7066 7067 7068 7069 7070 7071
/*
 * Emulate the VMXON instruction.
 * Currently, we just remember that VMX is active, and do not save or even
 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
 * do not currently need to store anything in that guest-allocated memory
 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
 * argument is different from the VMXON pointer (which the spec says they do).
 */
static int handle_vmon(struct kvm_vcpu *vcpu)
{
J
Jim Mattson 已提交
7072
	int ret;
7073 7074
	struct kvm_segment cs;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7075 7076
	const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
		| FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099

	/* The Intel VMX Instruction Reference lists a bunch of bits that
	 * are prerequisite to running VMXON, most notably cr4.VMXE must be
	 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
	 * Otherwise, we should fail with #UD. We test these now:
	 */
	if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
	    !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
	    (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	if (is_long_mode(vcpu) && !cs.l) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (vmx_get_cpl(vcpu)) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}
7100

A
Abel Gordon 已提交
7101 7102
	if (vmx->nested.vmxon) {
		nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
7103
		return kvm_skip_emulated_instruction(vcpu);
A
Abel Gordon 已提交
7104
	}
7105

7106
	if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
7107 7108 7109 7110 7111
			!= VMXON_NEEDED_FEATURES) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

7112 7113
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
		return 1;
J
Jim Mattson 已提交
7114 7115 7116 7117
 
	ret = enter_vmx_operation(vcpu);
	if (ret)
		return ret;
7118

7119
	nested_vmx_succeed(vcpu);
7120
	return kvm_skip_emulated_instruction(vcpu);
7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152
}

/*
 * Intel's VMX Instruction Reference specifies a common set of prerequisites
 * for running VMX instructions (except VMXON, whose prerequisites are
 * slightly different). It also specifies what exception to inject otherwise.
 */
static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!vmx->nested.vmxon) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 0;
	}

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
	    (is_long_mode(vcpu) && !cs.l)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 0;
	}

	if (vmx_get_cpl(vcpu)) {
		kvm_inject_gp(vcpu, 0);
		return 0;
	}

	return 1;
}

A
Abel Gordon 已提交
7153 7154
static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
{
7155 7156 7157 7158 7159 7160 7161
	if (vmx->nested.current_vmptr == -1ull)
		return;

	/* current_vmptr and current_vmcs12 are always set/reset together */
	if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
		return;

7162
	if (enable_shadow_vmcs) {
7163 7164 7165 7166
		/* copy to memory all shadowed fields in case
		   they were modified */
		copy_shadow_to_vmcs12(vmx);
		vmx->nested.sync_shadow_vmcs = false;
7167 7168
		vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
				SECONDARY_EXEC_SHADOW_VMCS);
7169
		vmcs_write64(VMCS_LINK_POINTER, -1ull);
7170
	}
7171
	vmx->nested.posted_intr_nv = -1;
7172 7173 7174 7175 7176

	/* Flush VMCS12 to guest memory */
	memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
	       VMCS12_SIZE);

A
Abel Gordon 已提交
7177 7178
	kunmap(vmx->nested.current_vmcs12_page);
	nested_release_page(vmx->nested.current_vmcs12_page);
7179 7180
	vmx->nested.current_vmptr = -1ull;
	vmx->nested.current_vmcs12 = NULL;
A
Abel Gordon 已提交
7181 7182
}

7183 7184 7185 7186 7187 7188 7189 7190
/*
 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
 * just stops using VMX.
 */
static void free_nested(struct vcpu_vmx *vmx)
{
	if (!vmx->nested.vmxon)
		return;
7191

7192
	vmx->nested.vmxon = false;
W
Wanpeng Li 已提交
7193
	free_vpid(vmx->nested.vpid02);
7194
	nested_release_vmcs12(vmx);
7195 7196 7197 7198
	if (vmx->nested.msr_bitmap) {
		free_page((unsigned long)vmx->nested.msr_bitmap);
		vmx->nested.msr_bitmap = NULL;
	}
7199 7200 7201 7202 7203
	if (enable_shadow_vmcs) {
		vmcs_clear(vmx->vmcs01.shadow_vmcs);
		free_vmcs(vmx->vmcs01.shadow_vmcs);
		vmx->vmcs01.shadow_vmcs = NULL;
	}
7204
	kfree(vmx->nested.cached_vmcs12);
7205 7206 7207
	/* Unpin physical memory we referred to in current vmcs02 */
	if (vmx->nested.apic_access_page) {
		nested_release_page(vmx->nested.apic_access_page);
7208
		vmx->nested.apic_access_page = NULL;
7209
	}
7210 7211
	if (vmx->nested.virtual_apic_page) {
		nested_release_page(vmx->nested.virtual_apic_page);
7212
		vmx->nested.virtual_apic_page = NULL;
7213
	}
7214 7215 7216 7217 7218 7219
	if (vmx->nested.pi_desc_page) {
		kunmap(vmx->nested.pi_desc_page);
		nested_release_page(vmx->nested.pi_desc_page);
		vmx->nested.pi_desc_page = NULL;
		vmx->nested.pi_desc = NULL;
	}
7220 7221

	nested_free_all_saved_vmcss(vmx);
7222 7223 7224 7225 7226 7227 7228 7229
}

/* Emulate the VMXOFF instruction */
static int handle_vmoff(struct kvm_vcpu *vcpu)
{
	if (!nested_vmx_check_permission(vcpu))
		return 1;
	free_nested(to_vmx(vcpu));
7230
	nested_vmx_succeed(vcpu);
7231
	return kvm_skip_emulated_instruction(vcpu);
7232 7233
}

N
Nadav Har'El 已提交
7234 7235 7236 7237
/* Emulate the VMCLEAR instruction */
static int handle_vmclear(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7238
	u32 zero = 0;
N
Nadav Har'El 已提交
7239 7240 7241 7242 7243
	gpa_t vmptr;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

7244
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
N
Nadav Har'El 已提交
7245 7246
		return 1;

7247
	if (vmptr == vmx->nested.current_vmptr)
A
Abel Gordon 已提交
7248
		nested_release_vmcs12(vmx);
N
Nadav Har'El 已提交
7249

7250 7251 7252
	kvm_vcpu_write_guest(vcpu,
			vmptr + offsetof(struct vmcs12, launch_state),
			&zero, sizeof(zero));
N
Nadav Har'El 已提交
7253 7254 7255 7256

	nested_free_vmcs02(vmx, vmptr);

	nested_vmx_succeed(vcpu);
7257
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7258 7259
}

7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274
static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);

/* Emulate the VMLAUNCH instruction */
static int handle_vmlaunch(struct kvm_vcpu *vcpu)
{
	return nested_vmx_run(vcpu, true);
}

/* Emulate the VMRESUME instruction */
static int handle_vmresume(struct kvm_vcpu *vcpu)
{

	return nested_vmx_run(vcpu, false);
}

7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300
enum vmcs_field_type {
	VMCS_FIELD_TYPE_U16 = 0,
	VMCS_FIELD_TYPE_U64 = 1,
	VMCS_FIELD_TYPE_U32 = 2,
	VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
};

static inline int vmcs_field_type(unsigned long field)
{
	if (0x1 & field)	/* the *_HIGH fields are all 32 bit */
		return VMCS_FIELD_TYPE_U32;
	return (field >> 13) & 0x3 ;
}

static inline int vmcs_field_readonly(unsigned long field)
{
	return (((field >> 10) & 0x3) == 1);
}

/*
 * Read a vmcs12 field. Since these can have varying lengths and we return
 * one type, we chose the biggest type (u64) and zero-extend the return value
 * to that size. Note that the caller, handle_vmread, might need to use only
 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
 * 64-bit fields are to be returned).
 */
7301 7302
static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
				  unsigned long field, u64 *ret)
7303 7304 7305 7306 7307
{
	short offset = vmcs_field_to_offset(field);
	char *p;

	if (offset < 0)
7308
		return offset;
7309 7310 7311 7312 7313 7314

	p = ((char *)(get_vmcs12(vcpu))) + offset;

	switch (vmcs_field_type(field)) {
	case VMCS_FIELD_TYPE_NATURAL_WIDTH:
		*ret = *((natural_width *)p);
7315
		return 0;
7316 7317
	case VMCS_FIELD_TYPE_U16:
		*ret = *((u16 *)p);
7318
		return 0;
7319 7320
	case VMCS_FIELD_TYPE_U32:
		*ret = *((u32 *)p);
7321
		return 0;
7322 7323
	case VMCS_FIELD_TYPE_U64:
		*ret = *((u64 *)p);
7324
		return 0;
7325
	default:
7326 7327
		WARN_ON(1);
		return -ENOENT;
7328 7329 7330
	}
}

A
Abel Gordon 已提交
7331

7332 7333
static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
				   unsigned long field, u64 field_value){
A
Abel Gordon 已提交
7334 7335 7336
	short offset = vmcs_field_to_offset(field);
	char *p = ((char *) get_vmcs12(vcpu)) + offset;
	if (offset < 0)
7337
		return offset;
A
Abel Gordon 已提交
7338 7339 7340 7341

	switch (vmcs_field_type(field)) {
	case VMCS_FIELD_TYPE_U16:
		*(u16 *)p = field_value;
7342
		return 0;
A
Abel Gordon 已提交
7343 7344
	case VMCS_FIELD_TYPE_U32:
		*(u32 *)p = field_value;
7345
		return 0;
A
Abel Gordon 已提交
7346 7347
	case VMCS_FIELD_TYPE_U64:
		*(u64 *)p = field_value;
7348
		return 0;
A
Abel Gordon 已提交
7349 7350
	case VMCS_FIELD_TYPE_NATURAL_WIDTH:
		*(natural_width *)p = field_value;
7351
		return 0;
A
Abel Gordon 已提交
7352
	default:
7353 7354
		WARN_ON(1);
		return -ENOENT;
A
Abel Gordon 已提交
7355 7356 7357 7358
	}

}

7359 7360 7361 7362 7363
static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
{
	int i;
	unsigned long field;
	u64 field_value;
7364
	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
7365 7366
	const unsigned long *fields = shadow_read_write_fields;
	const int num_fields = max_shadow_read_write_fields;
7367

7368 7369
	preempt_disable();

7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386
	vmcs_load(shadow_vmcs);

	for (i = 0; i < num_fields; i++) {
		field = fields[i];
		switch (vmcs_field_type(field)) {
		case VMCS_FIELD_TYPE_U16:
			field_value = vmcs_read16(field);
			break;
		case VMCS_FIELD_TYPE_U32:
			field_value = vmcs_read32(field);
			break;
		case VMCS_FIELD_TYPE_U64:
			field_value = vmcs_read64(field);
			break;
		case VMCS_FIELD_TYPE_NATURAL_WIDTH:
			field_value = vmcs_readl(field);
			break;
7387 7388 7389
		default:
			WARN_ON(1);
			continue;
7390 7391 7392 7393 7394 7395
		}
		vmcs12_write_any(&vmx->vcpu, field, field_value);
	}

	vmcs_clear(shadow_vmcs);
	vmcs_load(vmx->loaded_vmcs->vmcs);
7396 7397

	preempt_enable();
7398 7399
}

7400 7401
static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
{
7402 7403 7404
	const unsigned long *fields[] = {
		shadow_read_write_fields,
		shadow_read_only_fields
7405
	};
7406
	const int max_fields[] = {
7407 7408 7409 7410 7411 7412
		max_shadow_read_write_fields,
		max_shadow_read_only_fields
	};
	int i, q;
	unsigned long field;
	u64 field_value = 0;
7413
	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
7414 7415 7416

	vmcs_load(shadow_vmcs);

7417
	for (q = 0; q < ARRAY_SIZE(fields); q++) {
7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434
		for (i = 0; i < max_fields[q]; i++) {
			field = fields[q][i];
			vmcs12_read_any(&vmx->vcpu, field, &field_value);

			switch (vmcs_field_type(field)) {
			case VMCS_FIELD_TYPE_U16:
				vmcs_write16(field, (u16)field_value);
				break;
			case VMCS_FIELD_TYPE_U32:
				vmcs_write32(field, (u32)field_value);
				break;
			case VMCS_FIELD_TYPE_U64:
				vmcs_write64(field, (u64)field_value);
				break;
			case VMCS_FIELD_TYPE_NATURAL_WIDTH:
				vmcs_writel(field, (long)field_value);
				break;
7435 7436 7437
			default:
				WARN_ON(1);
				break;
7438 7439 7440 7441 7442 7443 7444 7445
			}
		}
	}

	vmcs_clear(shadow_vmcs);
	vmcs_load(vmx->loaded_vmcs->vmcs);
}

7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467
/*
 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
 * used before) all generate the same failure when it is missing.
 */
static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	if (vmx->nested.current_vmptr == -1ull) {
		nested_vmx_failInvalid(vcpu);
		return 0;
	}
	return 1;
}

static int handle_vmread(struct kvm_vcpu *vcpu)
{
	unsigned long field;
	u64 field_value;
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	gva_t gva = 0;

7468
	if (!nested_vmx_check_permission(vcpu))
7469 7470
		return 1;

7471 7472
	if (!nested_vmx_check_vmcs12(vcpu))
		return kvm_skip_emulated_instruction(vcpu);
7473 7474

	/* Decode instruction info and find the field to read */
7475
	field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
7476
	/* Read the field, zero-extended to a u64 field_value */
7477
	if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
7478
		nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7479
		return kvm_skip_emulated_instruction(vcpu);
7480 7481 7482 7483 7484 7485 7486
	}
	/*
	 * Now copy part of this value to register or memory, as requested.
	 * Note that the number of bits actually copied is 32 or 64 depending
	 * on the guest's mode (32 or 64 bit), not on the given field's length.
	 */
	if (vmx_instruction_info & (1u << 10)) {
7487
		kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
7488 7489 7490
			field_value);
	} else {
		if (get_vmx_mem_address(vcpu, exit_qualification,
7491
				vmx_instruction_info, true, &gva))
7492 7493 7494 7495 7496 7497 7498
			return 1;
		/* _system ok, as nested_vmx_check_permission verified cpl=0 */
		kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
			     &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
	}

	nested_vmx_succeed(vcpu);
7499
	return kvm_skip_emulated_instruction(vcpu);
7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511
}


static int handle_vmwrite(struct kvm_vcpu *vcpu)
{
	unsigned long field;
	gva_t gva;
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	/* The value to write might be 32 or 64 bits, depending on L1's long
	 * mode, and eventually we need to write that into a field of several
	 * possible lengths. The code below first zero-extends the value to 64
7512
	 * bit (field_value), and then copies only the appropriate number of
7513 7514 7515 7516 7517
	 * bits into the vmcs12 field.
	 */
	u64 field_value = 0;
	struct x86_exception e;

7518
	if (!nested_vmx_check_permission(vcpu))
7519 7520
		return 1;

7521 7522
	if (!nested_vmx_check_vmcs12(vcpu))
		return kvm_skip_emulated_instruction(vcpu);
7523

7524
	if (vmx_instruction_info & (1u << 10))
7525
		field_value = kvm_register_readl(vcpu,
7526 7527 7528
			(((vmx_instruction_info) >> 3) & 0xf));
	else {
		if (get_vmx_mem_address(vcpu, exit_qualification,
7529
				vmx_instruction_info, false, &gva))
7530 7531
			return 1;
		if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
7532
			   &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
7533 7534 7535 7536 7537 7538
			kvm_inject_page_fault(vcpu, &e);
			return 1;
		}
	}


7539
	field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
7540 7541 7542
	if (vmcs_field_readonly(field)) {
		nested_vmx_failValid(vcpu,
			VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7543
		return kvm_skip_emulated_instruction(vcpu);
7544 7545
	}

7546
	if (vmcs12_write_any(vcpu, field, field_value) < 0) {
7547
		nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7548
		return kvm_skip_emulated_instruction(vcpu);
7549 7550 7551
	}

	nested_vmx_succeed(vcpu);
7552
	return kvm_skip_emulated_instruction(vcpu);
7553 7554
}

7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566
static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
{
	vmx->nested.current_vmptr = vmptr;
	if (enable_shadow_vmcs) {
		vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
			      SECONDARY_EXEC_SHADOW_VMCS);
		vmcs_write64(VMCS_LINK_POINTER,
			     __pa(vmx->vmcs01.shadow_vmcs));
		vmx->nested.sync_shadow_vmcs = true;
	}
}

N
Nadav Har'El 已提交
7567 7568 7569 7570 7571 7572 7573 7574 7575
/* Emulate the VMPTRLD instruction */
static int handle_vmptrld(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	gpa_t vmptr;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

7576
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
N
Nadav Har'El 已提交
7577 7578 7579 7580 7581 7582 7583 7584
		return 1;

	if (vmx->nested.current_vmptr != vmptr) {
		struct vmcs12 *new_vmcs12;
		struct page *page;
		page = nested_get_page(vcpu, vmptr);
		if (page == NULL) {
			nested_vmx_failInvalid(vcpu);
7585
			return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7586 7587 7588 7589 7590 7591 7592
		}
		new_vmcs12 = kmap(page);
		if (new_vmcs12->revision_id != VMCS12_REVISION) {
			kunmap(page);
			nested_release_page_clean(page);
			nested_vmx_failValid(vcpu,
				VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7593
			return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7594 7595
		}

7596
		nested_release_vmcs12(vmx);
N
Nadav Har'El 已提交
7597 7598
		vmx->nested.current_vmcs12 = new_vmcs12;
		vmx->nested.current_vmcs12_page = page;
7599 7600 7601 7602 7603 7604
		/*
		 * Load VMCS12 from guest memory since it is not already
		 * cached.
		 */
		memcpy(vmx->nested.cached_vmcs12,
		       vmx->nested.current_vmcs12, VMCS12_SIZE);
7605
		set_current_vmptr(vmx, vmptr);
N
Nadav Har'El 已提交
7606 7607 7608
	}

	nested_vmx_succeed(vcpu);
7609
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7610 7611
}

N
Nadav Har'El 已提交
7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623
/* Emulate the VMPTRST instruction */
static int handle_vmptrst(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	gva_t vmcs_gva;
	struct x86_exception e;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	if (get_vmx_mem_address(vcpu, exit_qualification,
7624
			vmx_instruction_info, true, &vmcs_gva))
N
Nadav Har'El 已提交
7625 7626 7627 7628 7629 7630 7631 7632 7633
		return 1;
	/* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
	if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
				 (void *)&to_vmx(vcpu)->nested.current_vmptr,
				 sizeof(u64), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}
	nested_vmx_succeed(vcpu);
7634
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7635 7636
}

N
Nadav Har'El 已提交
7637 7638 7639
/* Emulate the INVEPT instruction */
static int handle_invept(struct kvm_vcpu *vcpu)
{
7640
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
7641 7642 7643 7644 7645 7646 7647 7648
	u32 vmx_instruction_info, types;
	unsigned long type;
	gva_t gva;
	struct x86_exception e;
	struct {
		u64 eptp, gpa;
	} operand;

7649 7650 7651
	if (!(vmx->nested.nested_vmx_secondary_ctls_high &
	      SECONDARY_EXEC_ENABLE_EPT) ||
	    !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
N
Nadav Har'El 已提交
7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7665
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
N
Nadav Har'El 已提交
7666

7667
	types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
N
Nadav Har'El 已提交
7668

7669
	if (type >= 32 || !(types & (1 << type))) {
N
Nadav Har'El 已提交
7670 7671
		nested_vmx_failValid(vcpu,
				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7672
		return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7673 7674 7675 7676 7677 7678
	}

	/* According to the Intel VMX instruction reference, the memory
	 * operand is read even if it isn't needed (e.g., for type==global)
	 */
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7679
			vmx_instruction_info, false, &gva))
N
Nadav Har'El 已提交
7680 7681 7682 7683 7684 7685 7686 7687 7688
		return 1;
	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
				sizeof(operand), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (type) {
	case VMX_EPT_EXTENT_GLOBAL:
7689 7690 7691 7692 7693
	/*
	 * TODO: track mappings and invalidate
	 * single context requests appropriately
	 */
	case VMX_EPT_EXTENT_CONTEXT:
N
Nadav Har'El 已提交
7694
		kvm_mmu_sync_roots(vcpu);
7695
		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
N
Nadav Har'El 已提交
7696 7697 7698 7699 7700 7701 7702
		nested_vmx_succeed(vcpu);
		break;
	default:
		BUG_ON(1);
		break;
	}

7703
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7704 7705
}

7706 7707
static int handle_invvpid(struct kvm_vcpu *vcpu)
{
7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 vmx_instruction_info;
	unsigned long type, types;
	gva_t gva;
	struct x86_exception e;
	int vpid;

	if (!(vmx->nested.nested_vmx_secondary_ctls_high &
	      SECONDARY_EXEC_ENABLE_VPID) ||
			!(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);

7728 7729
	types = (vmx->nested.nested_vmx_vpid_caps &
			VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
7730

7731
	if (type >= 32 || !(types & (1 << type))) {
7732 7733
		nested_vmx_failValid(vcpu,
			VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7734
		return kvm_skip_emulated_instruction(vcpu);
7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749
	}

	/* according to the intel vmx instruction reference, the memory
	 * operand is read even if it isn't needed (e.g., for type==global)
	 */
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
			vmx_instruction_info, false, &gva))
		return 1;
	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
				sizeof(u32), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (type) {
7750
	case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
7751
	case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7752 7753 7754 7755
	case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
		if (!vpid) {
			nested_vmx_failValid(vcpu,
				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7756
			return kvm_skip_emulated_instruction(vcpu);
7757 7758
		}
		break;
7759 7760 7761
	case VMX_VPID_EXTENT_ALL_CONTEXT:
		break;
	default:
7762
		WARN_ON_ONCE(1);
7763
		return kvm_skip_emulated_instruction(vcpu);
7764 7765
	}

7766 7767 7768
	__vmx_flush_tlb(vcpu, vmx->nested.vpid02);
	nested_vmx_succeed(vcpu);

7769
	return kvm_skip_emulated_instruction(vcpu);
7770 7771
}

K
Kai Huang 已提交
7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795
static int handle_pml_full(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification;

	trace_kvm_pml_full(vcpu->vcpu_id);

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	/*
	 * PML buffer FULL happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 */
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);

	/*
	 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
	 * here.., and there's no userspace involvement needed for PML.
	 */
	return 1;
}

7796 7797 7798 7799 7800 7801
static int handle_preemption_timer(struct kvm_vcpu *vcpu)
{
	kvm_lapic_expired_hv_timer(vcpu);
	return 1;
}

A
Avi Kivity 已提交
7802 7803 7804 7805 7806
/*
 * The exit handlers return 1 if the exit was handled fully and guest execution
 * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
 * to be done to userspace and return 0.
 */
7807
static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
A
Avi Kivity 已提交
7808 7809
	[EXIT_REASON_EXCEPTION_NMI]           = handle_exception,
	[EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
7810
	[EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
7811
	[EXIT_REASON_NMI_WINDOW]	      = handle_nmi_window,
A
Avi Kivity 已提交
7812 7813 7814 7815 7816 7817 7818 7819
	[EXIT_REASON_IO_INSTRUCTION]          = handle_io,
	[EXIT_REASON_CR_ACCESS]               = handle_cr,
	[EXIT_REASON_DR_ACCESS]               = handle_dr,
	[EXIT_REASON_CPUID]                   = handle_cpuid,
	[EXIT_REASON_MSR_READ]                = handle_rdmsr,
	[EXIT_REASON_MSR_WRITE]               = handle_wrmsr,
	[EXIT_REASON_PENDING_INTERRUPT]       = handle_interrupt_window,
	[EXIT_REASON_HLT]                     = handle_halt,
7820
	[EXIT_REASON_INVD]		      = handle_invd,
M
Marcelo Tosatti 已提交
7821
	[EXIT_REASON_INVLPG]		      = handle_invlpg,
A
Avi Kivity 已提交
7822
	[EXIT_REASON_RDPMC]                   = handle_rdpmc,
7823
	[EXIT_REASON_VMCALL]                  = handle_vmcall,
N
Nadav Har'El 已提交
7824
	[EXIT_REASON_VMCLEAR]	              = handle_vmclear,
7825
	[EXIT_REASON_VMLAUNCH]                = handle_vmlaunch,
N
Nadav Har'El 已提交
7826
	[EXIT_REASON_VMPTRLD]                 = handle_vmptrld,
N
Nadav Har'El 已提交
7827
	[EXIT_REASON_VMPTRST]                 = handle_vmptrst,
7828
	[EXIT_REASON_VMREAD]                  = handle_vmread,
7829
	[EXIT_REASON_VMRESUME]                = handle_vmresume,
7830
	[EXIT_REASON_VMWRITE]                 = handle_vmwrite,
7831 7832
	[EXIT_REASON_VMOFF]                   = handle_vmoff,
	[EXIT_REASON_VMON]                    = handle_vmon,
7833 7834
	[EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
	[EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
7835
	[EXIT_REASON_APIC_WRITE]              = handle_apic_write,
7836
	[EXIT_REASON_EOI_INDUCED]             = handle_apic_eoi_induced,
E
Eddie Dong 已提交
7837
	[EXIT_REASON_WBINVD]                  = handle_wbinvd,
7838
	[EXIT_REASON_XSETBV]                  = handle_xsetbv,
7839
	[EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
A
Andi Kleen 已提交
7840
	[EXIT_REASON_MCE_DURING_VMENTRY]      = handle_machine_check,
7841 7842
	[EXIT_REASON_EPT_VIOLATION]	      = handle_ept_violation,
	[EXIT_REASON_EPT_MISCONFIG]           = handle_ept_misconfig,
7843
	[EXIT_REASON_PAUSE_INSTRUCTION]       = handle_pause,
7844
	[EXIT_REASON_MWAIT_INSTRUCTION]	      = handle_mwait,
7845
	[EXIT_REASON_MONITOR_TRAP_FLAG]       = handle_monitor_trap,
7846
	[EXIT_REASON_MONITOR_INSTRUCTION]     = handle_monitor,
N
Nadav Har'El 已提交
7847
	[EXIT_REASON_INVEPT]                  = handle_invept,
7848
	[EXIT_REASON_INVVPID]                 = handle_invvpid,
7849 7850
	[EXIT_REASON_XSAVES]                  = handle_xsaves,
	[EXIT_REASON_XRSTORS]                 = handle_xrstors,
K
Kai Huang 已提交
7851
	[EXIT_REASON_PML_FULL]		      = handle_pml_full,
7852
	[EXIT_REASON_PREEMPTION_TIMER]	      = handle_preemption_timer,
A
Avi Kivity 已提交
7853 7854 7855
};

static const int kvm_vmx_max_exit_handlers =
7856
	ARRAY_SIZE(kvm_vmx_exit_handlers);
A
Avi Kivity 已提交
7857

7858 7859 7860 7861 7862 7863 7864 7865 7866 7867
static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
				       struct vmcs12 *vmcs12)
{
	unsigned long exit_qualification;
	gpa_t bitmap, last_bitmap;
	unsigned int port;
	int size;
	u8 b;

	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7868
		return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;

	last_bitmap = (gpa_t)-1;
	b = -1;

	while (size > 0) {
		if (port < 0x8000)
			bitmap = vmcs12->io_bitmap_a;
		else if (port < 0x10000)
			bitmap = vmcs12->io_bitmap_b;
		else
7884
			return true;
7885 7886 7887
		bitmap += (port & 0x7fff) / 8;

		if (last_bitmap != bitmap)
7888
			if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
7889
				return true;
7890
		if (b & (1 << (port & 7)))
7891
			return true;
7892 7893 7894 7895 7896 7897

		port++;
		size--;
		last_bitmap = bitmap;
	}

7898
	return false;
7899 7900
}

7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912
/*
 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
 * disinterest in the current event (read or write a specific MSR) by using an
 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
 */
static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
	struct vmcs12 *vmcs12, u32 exit_reason)
{
	u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
	gpa_t bitmap;

7913
	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
7914
		return true;
7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930 7931

	/*
	 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
	 * for the four combinations of read/write and low/high MSR numbers.
	 * First we need to figure out which of the four to use:
	 */
	bitmap = vmcs12->msr_bitmap;
	if (exit_reason == EXIT_REASON_MSR_WRITE)
		bitmap += 2048;
	if (msr_index >= 0xc0000000) {
		msr_index -= 0xc0000000;
		bitmap += 1024;
	}

	/* Then read the msr_index'th bit from this bitmap: */
	if (msr_index < 1024*8) {
		unsigned char b;
7932
		if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
7933
			return true;
7934 7935
		return 1 & (b >> (msr_index & 7));
	} else
7936
		return true; /* let L1 handle the wrong parameter */
7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949
}

/*
 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
 * intercept (via guest_host_mask etc.) the current event.
 */
static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
	struct vmcs12 *vmcs12)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int cr = exit_qualification & 15;
	int reg = (exit_qualification >> 8) & 15;
7950
	unsigned long val = kvm_register_readl(vcpu, reg);
7951 7952 7953 7954 7955 7956 7957

	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
		switch (cr) {
		case 0:
			if (vmcs12->cr0_guest_host_mask &
			    (val ^ vmcs12->cr0_read_shadow))
7958
				return true;
7959 7960 7961 7962 7963 7964 7965 7966 7967 7968
			break;
		case 3:
			if ((vmcs12->cr3_target_count >= 1 &&
					vmcs12->cr3_target_value0 == val) ||
				(vmcs12->cr3_target_count >= 2 &&
					vmcs12->cr3_target_value1 == val) ||
				(vmcs12->cr3_target_count >= 3 &&
					vmcs12->cr3_target_value2 == val) ||
				(vmcs12->cr3_target_count >= 4 &&
					vmcs12->cr3_target_value3 == val))
7969
				return false;
7970
			if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
7971
				return true;
7972 7973 7974 7975
			break;
		case 4:
			if (vmcs12->cr4_guest_host_mask &
			    (vmcs12->cr4_read_shadow ^ val))
7976
				return true;
7977 7978 7979
			break;
		case 8:
			if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
7980
				return true;
7981 7982 7983 7984 7985 7986
			break;
		}
		break;
	case 2: /* clts */
		if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
		    (vmcs12->cr0_read_shadow & X86_CR0_TS))
7987
			return true;
7988 7989 7990 7991 7992 7993
		break;
	case 1: /* mov from cr */
		switch (cr) {
		case 3:
			if (vmcs12->cpu_based_vm_exec_control &
			    CPU_BASED_CR3_STORE_EXITING)
7994
				return true;
7995 7996 7997 7998
			break;
		case 8:
			if (vmcs12->cpu_based_vm_exec_control &
			    CPU_BASED_CR8_STORE_EXITING)
7999
				return true;
8000 8001 8002 8003 8004 8005 8006 8007 8008 8009
			break;
		}
		break;
	case 3: /* lmsw */
		/*
		 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
		 * cr0. Other attempted changes are ignored, with no exit.
		 */
		if (vmcs12->cr0_guest_host_mask & 0xe &
		    (val ^ vmcs12->cr0_read_shadow))
8010
			return true;
8011 8012 8013
		if ((vmcs12->cr0_guest_host_mask & 0x1) &&
		    !(vmcs12->cr0_read_shadow & 0x1) &&
		    (val & 0x1))
8014
			return true;
8015 8016
		break;
	}
8017
	return false;
8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029
}

/*
 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
 * should handle it ourselves in L0 (and then continue L2). Only call this
 * when in is_guest_mode (L2).
 */
static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
{
	u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
J
Jan Kiszka 已提交
8030
	u32 exit_reason = vmx->exit_reason;
8031

8032 8033 8034 8035 8036 8037 8038
	trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
				vmcs_readl(EXIT_QUALIFICATION),
				vmx->idt_vectoring_info,
				intr_info,
				vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
				KVM_ISA_VMX);

8039
	if (vmx->nested.nested_run_pending)
8040
		return false;
8041 8042

	if (unlikely(vmx->fail)) {
8043 8044
		pr_info_ratelimited("%s failed vm entry %x\n", __func__,
				    vmcs_read32(VM_INSTRUCTION_ERROR));
8045
		return true;
8046 8047 8048 8049
	}

	switch (exit_reason) {
	case EXIT_REASON_EXCEPTION_NMI:
8050
		if (is_nmi(intr_info))
8051
			return false;
8052 8053
		else if (is_page_fault(intr_info))
			return enable_ept;
8054
		else if (is_no_device(intr_info) &&
8055
			 !(vmcs12->guest_cr0 & X86_CR0_TS))
8056
			return false;
8057 8058 8059 8060 8061 8062 8063
		else if (is_debug(intr_info) &&
			 vcpu->guest_debug &
			 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
		else if (is_breakpoint(intr_info) &&
			 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
			return false;
8064 8065 8066
		return vmcs12->exception_bitmap &
				(1u << (intr_info & INTR_INFO_VECTOR_MASK));
	case EXIT_REASON_EXTERNAL_INTERRUPT:
8067
		return false;
8068
	case EXIT_REASON_TRIPLE_FAULT:
8069
		return true;
8070
	case EXIT_REASON_PENDING_INTERRUPT:
8071
		return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
8072
	case EXIT_REASON_NMI_WINDOW:
8073
		return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
8074
	case EXIT_REASON_TASK_SWITCH:
8075
		return true;
8076
	case EXIT_REASON_CPUID:
8077
		return true;
8078 8079 8080
	case EXIT_REASON_HLT:
		return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
	case EXIT_REASON_INVD:
8081
		return true;
8082 8083 8084 8085
	case EXIT_REASON_INVLPG:
		return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
	case EXIT_REASON_RDPMC:
		return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
8086 8087 8088 8089
	case EXIT_REASON_RDRAND:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
	case EXIT_REASON_RDSEED:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
J
Jan Kiszka 已提交
8090
	case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
8091 8092 8093 8094 8095 8096
		return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
	case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
	case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
	case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
	case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
	case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
8097
	case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
8098 8099 8100 8101
		/*
		 * VMX instructions trap unconditionally. This allows L1 to
		 * emulate them for its L2 guest, i.e., allows 3-level nesting!
		 */
8102
		return true;
8103 8104 8105 8106 8107
	case EXIT_REASON_CR_ACCESS:
		return nested_vmx_exit_handled_cr(vcpu, vmcs12);
	case EXIT_REASON_DR_ACCESS:
		return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
	case EXIT_REASON_IO_INSTRUCTION:
8108
		return nested_vmx_exit_handled_io(vcpu, vmcs12);
8109 8110
	case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
8111 8112 8113 8114
	case EXIT_REASON_MSR_READ:
	case EXIT_REASON_MSR_WRITE:
		return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
	case EXIT_REASON_INVALID_STATE:
8115
		return true;
8116 8117
	case EXIT_REASON_MWAIT_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
8118 8119
	case EXIT_REASON_MONITOR_TRAP_FLAG:
		return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
8120 8121 8122 8123 8124 8125 8126
	case EXIT_REASON_MONITOR_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
	case EXIT_REASON_PAUSE_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
			nested_cpu_has2(vmcs12,
				SECONDARY_EXEC_PAUSE_LOOP_EXITING);
	case EXIT_REASON_MCE_DURING_VMENTRY:
8127
		return false;
8128
	case EXIT_REASON_TPR_BELOW_THRESHOLD:
8129
		return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
8130 8131 8132
	case EXIT_REASON_APIC_ACCESS:
		return nested_cpu_has2(vmcs12,
			SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
8133
	case EXIT_REASON_APIC_WRITE:
8134 8135
	case EXIT_REASON_EOI_INDUCED:
		/* apic_write and eoi_induced should exit unconditionally. */
8136
		return true;
8137
	case EXIT_REASON_EPT_VIOLATION:
N
Nadav Har'El 已提交
8138 8139 8140 8141 8142 8143
		/*
		 * L0 always deals with the EPT violation. If nested EPT is
		 * used, and the nested mmu code discovers that the address is
		 * missing in the guest EPT table (EPT12), the EPT violation
		 * will be injected with nested_ept_inject_page_fault()
		 */
8144
		return false;
8145
	case EXIT_REASON_EPT_MISCONFIG:
N
Nadav Har'El 已提交
8146 8147 8148 8149 8150 8151
		/*
		 * L2 never uses directly L1's EPT, but rather L0's own EPT
		 * table (shadow on EPT) or a merged EPT table that L0 built
		 * (EPT on EPT). So any problems with the structure of the
		 * table is L0's fault.
		 */
8152
		return false;
8153 8154 8155
	case EXIT_REASON_WBINVD:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
	case EXIT_REASON_XSETBV:
8156
		return true;
8157 8158 8159 8160 8161 8162 8163 8164
	case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
		/*
		 * This should never happen, since it is not possible to
		 * set XSS to a non-zero value---neither in L1 nor in L2.
		 * If if it were, XSS would have to be checked against
		 * the XSS exit bitmap in vmcs12.
		 */
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
8165 8166
	case EXIT_REASON_PREEMPTION_TIMER:
		return false;
8167
	default:
8168
		return true;
8169 8170 8171
	}
}

8172 8173 8174 8175 8176 8177
static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
{
	*info1 = vmcs_readl(EXIT_QUALIFICATION);
	*info2 = vmcs_read32(VM_EXIT_INTR_INFO);
}

K
Kai Huang 已提交
8178
static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
K
Kai Huang 已提交
8179
{
K
Kai Huang 已提交
8180 8181 8182 8183
	if (vmx->pml_pg) {
		__free_page(vmx->pml_pg);
		vmx->pml_pg = NULL;
	}
K
Kai Huang 已提交
8184 8185
}

8186
static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
K
Kai Huang 已提交
8187
{
8188
	struct vcpu_vmx *vmx = to_vmx(vcpu);
K
Kai Huang 已提交
8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209
	u64 *pml_buf;
	u16 pml_idx;

	pml_idx = vmcs_read16(GUEST_PML_INDEX);

	/* Do nothing if PML buffer is empty */
	if (pml_idx == (PML_ENTITY_NUM - 1))
		return;

	/* PML index always points to next available PML buffer entity */
	if (pml_idx >= PML_ENTITY_NUM)
		pml_idx = 0;
	else
		pml_idx++;

	pml_buf = page_address(vmx->pml_pg);
	for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
		u64 gpa;

		gpa = pml_buf[pml_idx];
		WARN_ON(gpa & (PAGE_SIZE - 1));
8210
		kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
K
Kai Huang 已提交
8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234
	}

	/* reset PML index */
	vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
}

/*
 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
 * Called before reporting dirty_bitmap to userspace.
 */
static void kvm_flush_pml_buffers(struct kvm *kvm)
{
	int i;
	struct kvm_vcpu *vcpu;
	/*
	 * We only need to kick vcpu out of guest mode here, as PML buffer
	 * is flushed at beginning of all VMEXITs, and it's obvious that only
	 * vcpus running in guest are possible to have unflushed GPAs in PML
	 * buffer.
	 */
	kvm_for_each_vcpu(i, vcpu, kvm)
		kvm_vcpu_kick(vcpu);
}

8235 8236 8237
static void vmx_dump_sel(char *name, uint32_t sel)
{
	pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8238
	       name, vmcs_read16(sel),
8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258
	       vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
	       vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
	       vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
}

static void vmx_dump_dtsel(char *name, uint32_t limit)
{
	pr_err("%s                           limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(limit),
	       vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
}

static void dump_vmcs(void)
{
	u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
	u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
	u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
	u32 secondary_exec_control = 0;
	unsigned long cr4 = vmcs_readl(GUEST_CR4);
8259
	u64 efer = vmcs_read64(GUEST_IA32_EFER);
8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274
	int i, n;

	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	pr_err("*** Guest State ***\n");
	pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
	       vmcs_readl(CR0_GUEST_HOST_MASK));
	pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
	pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
	    (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
	{
8275 8276 8277 8278
		pr_err("PDPTR0 = 0x%016llx  PDPTR1 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
		pr_err("PDPTR2 = 0x%016llx  PDPTR3 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298
	}
	pr_err("RSP = 0x%016lx  RIP = 0x%016lx\n",
	       vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
	pr_err("RFLAGS=0x%08lx         DR7 = 0x%016lx\n",
	       vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(GUEST_SYSENTER_ESP),
	       vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
	vmx_dump_sel("CS:  ", GUEST_CS_SELECTOR);
	vmx_dump_sel("DS:  ", GUEST_DS_SELECTOR);
	vmx_dump_sel("SS:  ", GUEST_SS_SELECTOR);
	vmx_dump_sel("ES:  ", GUEST_ES_SELECTOR);
	vmx_dump_sel("FS:  ", GUEST_FS_SELECTOR);
	vmx_dump_sel("GS:  ", GUEST_GS_SELECTOR);
	vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
	vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
	vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
	vmx_dump_sel("TR:  ", GUEST_TR_SELECTOR);
	if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
	    (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
8299 8300 8301 8302
		pr_err("EFER =     0x%016llx  PAT = 0x%016llx\n",
		       efer, vmcs_read64(GUEST_IA32_PAT));
	pr_err("DebugCtl = 0x%016llx  DebugExceptions = 0x%016lx\n",
	       vmcs_read64(GUEST_IA32_DEBUGCTL),
8303 8304
	       vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
	if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
8305 8306
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
8307
	if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
8308
		pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336
	pr_err("Interruptibility = %08x  ActivityState = %08x\n",
	       vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
	       vmcs_read32(GUEST_ACTIVITY_STATE));
	if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
		pr_err("InterruptStatus = %04x\n",
		       vmcs_read16(GUEST_INTR_STATUS));

	pr_err("*** Host State ***\n");
	pr_err("RIP = 0x%016lx  RSP = 0x%016lx\n",
	       vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
	pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
	       vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
	       vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
	       vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
	       vmcs_read16(HOST_TR_SELECTOR));
	pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
	       vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
	       vmcs_readl(HOST_TR_BASE));
	pr_err("GDTBase=%016lx IDTBase=%016lx\n",
	       vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
	pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
	       vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
	       vmcs_readl(HOST_CR4));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(HOST_IA32_SYSENTER_ESP),
	       vmcs_read32(HOST_IA32_SYSENTER_CS),
	       vmcs_readl(HOST_IA32_SYSENTER_EIP));
	if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
8337 8338 8339
		pr_err("EFER = 0x%016llx  PAT = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_EFER),
		       vmcs_read64(HOST_IA32_PAT));
8340
	if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8341 8342
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364

	pr_err("*** Control State ***\n");
	pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
	       pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
	pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
	pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
	       vmcs_read32(EXCEPTION_BITMAP),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
	pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
	       vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
	       vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
	pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_EXIT_INTR_INFO),
	       vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
	       vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
	pr_err("        reason=%08x qualification=%016lx\n",
	       vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
	pr_err("IDTVectoring: info=%08x errcode=%08x\n",
	       vmcs_read32(IDT_VECTORING_INFO_FIELD),
	       vmcs_read32(IDT_VECTORING_ERROR_CODE));
8365
	pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
8366
	if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
8367 8368
		pr_err("TSC Multiplier = 0x%016llx\n",
		       vmcs_read64(TSC_MULTIPLIER));
8369 8370 8371 8372 8373
	if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
		pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
	if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
		pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
8374
		pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390
	n = vmcs_read32(CR3_TARGET_COUNT);
	for (i = 0; i + 1 < n; i += 4)
		pr_err("CR3 target%u=%016lx target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
		       i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
	if (i < n)
		pr_err("CR3 target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
	if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
		pr_err("PLE Gap=%08x Window=%08x\n",
		       vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
	if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
		pr_err("Virtual processor ID = 0x%04x\n",
		       vmcs_read16(VIRTUAL_PROCESSOR_ID));
}

A
Avi Kivity 已提交
8391 8392 8393 8394
/*
 * The guest has exited.  See if we can fix it or if we need userspace
 * assistance.
 */
A
Avi Kivity 已提交
8395
static int vmx_handle_exit(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
8396
{
8397
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Andi Kleen 已提交
8398
	u32 exit_reason = vmx->exit_reason;
8399
	u32 vectoring_info = vmx->idt_vectoring_info;
8400

8401
	trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8402
	vcpu->arch.gpa_available = false;
8403

K
Kai Huang 已提交
8404 8405 8406 8407 8408 8409 8410 8411
	/*
	 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
	 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
	 * querying dirty_bitmap, we only need to kick all vcpus out of guest
	 * mode as if vcpus is in root mode, the PML buffer must has been
	 * flushed already.
	 */
	if (enable_pml)
8412
		vmx_flush_pml_buffer(vcpu);
K
Kai Huang 已提交
8413

8414
	/* If guest state is invalid, start emulating */
8415
	if (vmx->emulation_required)
8416
		return handle_invalid_guest_state(vcpu);
8417

8418
	if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
8419 8420 8421
		nested_vmx_vmexit(vcpu, exit_reason,
				  vmcs_read32(VM_EXIT_INTR_INFO),
				  vmcs_readl(EXIT_QUALIFICATION));
8422 8423 8424
		return 1;
	}

8425
	if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
8426
		dump_vmcs();
8427 8428 8429 8430 8431 8432
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= exit_reason;
		return 0;
	}

8433
	if (unlikely(vmx->fail)) {
A
Avi Kivity 已提交
8434 8435
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
8436 8437 8438
			= vmcs_read32(VM_INSTRUCTION_ERROR);
		return 0;
	}
A
Avi Kivity 已提交
8439

8440 8441 8442 8443 8444 8445 8446
	/*
	 * Note:
	 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
	 * delivery event since it indicates guest is accessing MMIO.
	 * The vm-exit can be triggered again after return to guest that
	 * will cause infinite loop.
	 */
M
Mike Day 已提交
8447
	if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
8448
			(exit_reason != EXIT_REASON_EXCEPTION_NMI &&
J
Jan Kiszka 已提交
8449
			exit_reason != EXIT_REASON_EPT_VIOLATION &&
8450
			exit_reason != EXIT_REASON_PML_FULL &&
8451 8452 8453 8454 8455 8456 8457 8458
			exit_reason != EXIT_REASON_TASK_SWITCH)) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
		vcpu->run->internal.ndata = 2;
		vcpu->run->internal.data[0] = vectoring_info;
		vcpu->run->internal.data[1] = exit_reason;
		return 0;
	}
8459

A
Avi Kivity 已提交
8460 8461
	if (exit_reason < kvm_vmx_max_exit_handlers
	    && kvm_vmx_exit_handlers[exit_reason])
A
Avi Kivity 已提交
8462
		return kvm_vmx_exit_handlers[exit_reason](vcpu);
A
Avi Kivity 已提交
8463
	else {
8464 8465
		vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
				exit_reason);
8466 8467
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
A
Avi Kivity 已提交
8468 8469 8470
	}
}

8471
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
8472
{
8473 8474 8475 8476 8477 8478
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	if (is_guest_mode(vcpu) &&
		nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return;

8479
	if (irr == -1 || tpr < irr) {
8480 8481 8482 8483
		vmcs_write32(TPR_THRESHOLD, 0);
		return;
	}

8484
	vmcs_write32(TPR_THRESHOLD, irr);
8485 8486
}

8487 8488 8489 8490
static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
{
	u32 sec_exec_control;

8491 8492 8493 8494 8495 8496
	/* Postpone execution until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
		to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
		return;
	}

8497
	if (!cpu_has_vmx_virtualize_x2apic_mode())
8498 8499
		return;

8500
	if (!cpu_need_tpr_shadow(vcpu))
8501 8502 8503 8504 8505 8506 8507 8508 8509 8510
		return;

	sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	if (set) {
		sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
		sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
	} else {
		sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
		sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8511
		vmx_flush_tlb_ept_only(vcpu);
8512 8513 8514 8515 8516 8517
	}
	vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);

	vmx_set_msr_bitmap(vcpu);
}

8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529 8530 8531 8532 8533 8534 8535
static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	/*
	 * Currently we do not handle the nested case where L2 has an
	 * APIC access page of its own; that page is still pinned.
	 * Hence, we skip the case where the VCPU is in guest mode _and_
	 * L1 prepared an APIC access page for L2.
	 *
	 * For the case where L1 and L2 share the same APIC access page
	 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
	 * in the vmcs12), this function will only update either the vmcs01
	 * or the vmcs02.  If the former, the vmcs02 will be updated by
	 * prepare_vmcs02.  If the latter, the vmcs01 will be updated in
	 * the next L2->L1 exit.
	 */
	if (!is_guest_mode(vcpu) ||
8536
	    !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
8537
			     SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
8538
		vmcs_write64(APIC_ACCESS_ADDR, hpa);
8539 8540
		vmx_flush_tlb_ept_only(vcpu);
	}
8541 8542
}

8543
static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
8544 8545 8546 8547
{
	u16 status;
	u8 old;

8548 8549
	if (max_isr == -1)
		max_isr = 0;
8550 8551 8552

	status = vmcs_read16(GUEST_INTR_STATUS);
	old = status >> 8;
8553
	if (max_isr != old) {
8554
		status &= 0xff;
8555
		status |= max_isr << 8;
8556 8557 8558 8559 8560 8561 8562 8563 8564
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}

static void vmx_set_rvi(int vector)
{
	u16 status;
	u8 old;

W
Wei Wang 已提交
8565 8566 8567
	if (vector == -1)
		vector = 0;

8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = (u8)status & 0xff;
	if ((u8)vector != old) {
		status &= ~0xff;
		status |= (u8)vector;
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}

static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
{
W
Wei Wang 已提交
8579 8580 8581 8582 8583
	if (!is_guest_mode(vcpu)) {
		vmx_set_rvi(max_irr);
		return;
	}

8584 8585 8586
	if (max_irr == -1)
		return;

8587
	/*
W
Wei Wang 已提交
8588 8589
	 * In guest mode.  If a vmexit is needed, vmx_check_nested_events
	 * handles it.
8590
	 */
W
Wei Wang 已提交
8591
	if (nested_exit_on_intr(vcpu))
8592 8593 8594
		return;

	/*
W
Wei Wang 已提交
8595
	 * Else, fall back to pre-APICv interrupt injection since L2
8596 8597 8598 8599 8600 8601 8602
	 * is run without virtual interrupt delivery.
	 */
	if (!kvm_event_needs_reinjection(vcpu) &&
	    vmx_interrupt_allowed(vcpu)) {
		kvm_queue_interrupt(vcpu, max_irr, false);
		vmx_inject_irq(vcpu);
	}
8603 8604
}

8605
static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
8606 8607
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
8608
	int max_irr;
8609

8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623
	WARN_ON(!vcpu->arch.apicv_active);
	if (pi_test_on(&vmx->pi_desc)) {
		pi_clear_on(&vmx->pi_desc);
		/*
		 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
		 * But on x86 this is just a compiler barrier anyway.
		 */
		smp_mb__after_atomic();
		max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
	} else {
		max_irr = kvm_lapic_find_highest_irr(vcpu);
	}
	vmx_hwapic_irr_update(vcpu, max_irr);
	return max_irr;
8624 8625
}

8626
static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
8627
{
8628
	if (!kvm_vcpu_apicv_active(vcpu))
8629 8630
		return;

8631 8632 8633 8634 8635 8636
	vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
	vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
	vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
	vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
}

8637 8638 8639 8640 8641 8642 8643 8644
static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	pi_clear_on(&vmx->pi_desc);
	memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
}

8645
static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
8646
{
8647 8648 8649 8650 8651 8652
	u32 exit_intr_info;

	if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
	      || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
		return;

8653
	vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8654
	exit_intr_info = vmx->exit_intr_info;
A
Andi Kleen 已提交
8655 8656

	/* Handle machine checks before interrupts are enabled */
8657
	if (is_machine_check(exit_intr_info))
A
Andi Kleen 已提交
8658 8659
		kvm_machine_check();

8660
	/* We need to handle NMIs before interrupts are enabled */
8661
	if (is_nmi(exit_intr_info)) {
8662
		kvm_before_handle_nmi(&vmx->vcpu);
8663
		asm("int $2");
8664 8665
		kvm_after_handle_nmi(&vmx->vcpu);
	}
8666
}
8667

8668 8669 8670
static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
{
	u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8671
	register void *__sp asm(_ASM_SP);
8672 8673 8674 8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697

	if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
			== (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
		unsigned int vector;
		unsigned long entry;
		gate_desc *desc;
		struct vcpu_vmx *vmx = to_vmx(vcpu);
#ifdef CONFIG_X86_64
		unsigned long tmp;
#endif

		vector =  exit_intr_info & INTR_INFO_VECTOR_MASK;
		desc = (gate_desc *)vmx->host_idt_base + vector;
		entry = gate_offset(*desc);
		asm volatile(
#ifdef CONFIG_X86_64
			"mov %%" _ASM_SP ", %[sp]\n\t"
			"and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
			"push $%c[ss]\n\t"
			"push %[sp]\n\t"
#endif
			"pushf\n\t"
			__ASM_SIZE(push) " $%c[cs]\n\t"
			"call *%[entry]\n\t"
			:
#ifdef CONFIG_X86_64
8698
			[sp]"=&r"(tmp),
8699
#endif
8700
			"+r"(__sp)
8701 8702 8703 8704 8705
			:
			[entry]"r"(entry),
			[ss]"i"(__KERNEL_DS),
			[cs]"i"(__KERNEL_CS)
			);
P
Paolo Bonzini 已提交
8706
	}
8707 8708
}

8709 8710 8711 8712 8713
static bool vmx_has_high_real_mode_segbase(void)
{
	return enable_unrestricted_guest || emulate_invalid_guest_state;
}

8714 8715 8716 8717 8718 8719
static bool vmx_mpx_supported(void)
{
	return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
		(vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
}

8720 8721 8722 8723 8724 8725
static bool vmx_xsaves_supported(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_XSAVES;
}

8726 8727
static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
{
8728
	u32 exit_intr_info;
8729 8730 8731 8732 8733
	bool unblock_nmi;
	u8 vector;
	bool idtv_info_valid;

	idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
8734

8735 8736 8737 8738 8739 8740 8741 8742 8743 8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761
	if (vmx->nmi_known_unmasked)
		return;
	/*
	 * Can't use vmx->exit_intr_info since we're not sure what
	 * the exit reason is.
	 */
	exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
	unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
	vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
	/*
	 * SDM 3: 27.7.1.2 (September 2008)
	 * Re-set bit "block by NMI" before VM entry if vmexit caused by
	 * a guest IRET fault.
	 * SDM 3: 23.2.2 (September 2008)
	 * Bit 12 is undefined in any of the following cases:
	 *  If the VM exit sets the valid bit in the IDT-vectoring
	 *   information field.
	 *  If the VM exit is due to a double fault.
	 */
	if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
	    vector != DF_VECTOR && !idtv_info_valid)
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
			      GUEST_INTR_STATE_NMI);
	else
		vmx->nmi_known_unmasked =
			!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
			  & GUEST_INTR_STATE_NMI);
8762 8763
}

8764
static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
8765 8766 8767
				      u32 idt_vectoring_info,
				      int instr_len_field,
				      int error_code_field)
8768 8769 8770 8771 8772 8773
{
	u8 vector;
	int type;
	bool idtv_info_valid;

	idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
8774

8775 8776 8777
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
8778 8779 8780 8781

	if (!idtv_info_valid)
		return;

8782
	kvm_make_request(KVM_REQ_EVENT, vcpu);
8783

8784 8785
	vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
	type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
8786

8787
	switch (type) {
8788
	case INTR_TYPE_NMI_INTR:
8789
		vcpu->arch.nmi_injected = true;
8790
		/*
8791
		 * SDM 3: 27.7.1.2 (September 2008)
8792 8793
		 * Clear bit "block by NMI" before VM entry if a NMI
		 * delivery faulted.
8794
		 */
8795
		vmx_set_nmi_mask(vcpu, false);
8796 8797
		break;
	case INTR_TYPE_SOFT_EXCEPTION:
8798
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
8799 8800
		/* fall through */
	case INTR_TYPE_HARD_EXCEPTION:
8801
		if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
8802
			u32 err = vmcs_read32(error_code_field);
8803
			kvm_requeue_exception_e(vcpu, vector, err);
8804
		} else
8805
			kvm_requeue_exception(vcpu, vector);
8806
		break;
8807
	case INTR_TYPE_SOFT_INTR:
8808
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
8809
		/* fall through */
8810
	case INTR_TYPE_EXT_INTR:
8811
		kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
8812 8813 8814
		break;
	default:
		break;
8815
	}
8816 8817
}

8818 8819
static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
{
8820
	__vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
8821 8822 8823 8824
				  VM_EXIT_INSTRUCTION_LEN,
				  IDT_VECTORING_ERROR_CODE);
}

A
Avi Kivity 已提交
8825 8826
static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
{
8827
	__vmx_complete_interrupts(vcpu,
A
Avi Kivity 已提交
8828 8829 8830 8831 8832 8833 8834
				  vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
				  VM_ENTRY_INSTRUCTION_LEN,
				  VM_ENTRY_EXCEPTION_ERROR_CODE);

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
}

8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852
static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
{
	int i, nr_msrs;
	struct perf_guest_switch_msr *msrs;

	msrs = perf_guest_get_msrs(&nr_msrs);

	if (!msrs)
		return;

	for (i = 0; i < nr_msrs; i++)
		if (msrs[i].host == msrs[i].guest)
			clear_atomic_switch_msr(vmx, msrs[i].msr);
		else
			add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
					msrs[i].host);
}

8853
static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8854 8855 8856 8857 8858 8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870 8871 8872
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u64 tscl;
	u32 delta_tsc;

	if (vmx->hv_deadline_tsc == -1)
		return;

	tscl = rdtsc();
	if (vmx->hv_deadline_tsc > tscl)
		/* sure to be 32 bit only because checked on set_hv_timer */
		delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
			cpu_preemption_timer_multi);
	else
		delta_tsc = 0;

	vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
}

8873
static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
8874
{
8875
	struct vcpu_vmx *vmx = to_vmx(vcpu);
8876
	unsigned long debugctlmsr, cr4;
8877 8878 8879

	/* Don't enter VMX if guest state is invalid, let the exit handler
	   start emulation until we arrive back to a valid state */
8880
	if (vmx->emulation_required)
8881 8882
		return;

8883 8884 8885 8886 8887
	if (vmx->ple_window_dirty) {
		vmx->ple_window_dirty = false;
		vmcs_write32(PLE_WINDOW, vmx->ple_window);
	}

8888 8889 8890 8891 8892
	if (vmx->nested.sync_shadow_vmcs) {
		copy_vmcs12_to_shadow(vmx);
		vmx->nested.sync_shadow_vmcs = false;
	}

8893 8894 8895 8896 8897
	if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
		vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
	if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
		vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);

8898
	cr4 = cr4_read_shadow();
8899 8900 8901 8902 8903
	if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
		vmcs_writel(HOST_CR4, cr4);
		vmx->host_state.vmcs_host_cr4 = cr4;
	}

8904 8905 8906 8907 8908 8909 8910 8911
	/* When single-stepping over STI and MOV SS, we must clear the
	 * corresponding interruptibility bits in the guest state. Otherwise
	 * vmentry fails as it then expects bit 14 (BS) in pending debug
	 * exceptions being set, but that's not correct for the guest debugging
	 * case. */
	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vmx_set_interrupt_shadow(vcpu, 0);

8912 8913 8914
	if (vmx->guest_pkru_valid)
		__write_pkru(vmx->guest_pkru);

8915
	atomic_switch_perf_msrs(vmx);
8916
	debugctlmsr = get_debugctlmsr();
8917

8918 8919
	vmx_arm_hv_timer(vcpu);

8920
	vmx->__launched = vmx->loaded_vmcs->launched;
8921
	asm(
A
Avi Kivity 已提交
8922
		/* Store host registers */
A
Avi Kivity 已提交
8923 8924 8925 8926
		"push %%" _ASM_DX "; push %%" _ASM_BP ";"
		"push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
		"push %%" _ASM_CX " \n\t"
		"cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
8927
		"je 1f \n\t"
A
Avi Kivity 已提交
8928
		"mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
8929
		__ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
8930
		"1: \n\t"
8931
		/* Reload cr2 if changed */
A
Avi Kivity 已提交
8932 8933 8934
		"mov %c[cr2](%0), %%" _ASM_AX " \n\t"
		"mov %%cr2, %%" _ASM_DX " \n\t"
		"cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
8935
		"je 2f \n\t"
A
Avi Kivity 已提交
8936
		"mov %%" _ASM_AX", %%cr2 \n\t"
8937
		"2: \n\t"
A
Avi Kivity 已提交
8938
		/* Check if vmlaunch of vmresume is needed */
8939
		"cmpl $0, %c[launched](%0) \n\t"
A
Avi Kivity 已提交
8940
		/* Load guest registers.  Don't clobber flags. */
A
Avi Kivity 已提交
8941 8942 8943 8944 8945 8946
		"mov %c[rax](%0), %%" _ASM_AX " \n\t"
		"mov %c[rbx](%0), %%" _ASM_BX " \n\t"
		"mov %c[rdx](%0), %%" _ASM_DX " \n\t"
		"mov %c[rsi](%0), %%" _ASM_SI " \n\t"
		"mov %c[rdi](%0), %%" _ASM_DI " \n\t"
		"mov %c[rbp](%0), %%" _ASM_BP " \n\t"
8947
#ifdef CONFIG_X86_64
8948 8949 8950 8951 8952 8953 8954 8955
		"mov %c[r8](%0),  %%r8  \n\t"
		"mov %c[r9](%0),  %%r9  \n\t"
		"mov %c[r10](%0), %%r10 \n\t"
		"mov %c[r11](%0), %%r11 \n\t"
		"mov %c[r12](%0), %%r12 \n\t"
		"mov %c[r13](%0), %%r13 \n\t"
		"mov %c[r14](%0), %%r14 \n\t"
		"mov %c[r15](%0), %%r15 \n\t"
A
Avi Kivity 已提交
8956
#endif
A
Avi Kivity 已提交
8957
		"mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
8958

A
Avi Kivity 已提交
8959
		/* Enter guest mode */
A
Avi Kivity 已提交
8960
		"jne 1f \n\t"
8961
		__ex(ASM_VMX_VMLAUNCH) "\n\t"
A
Avi Kivity 已提交
8962 8963 8964
		"jmp 2f \n\t"
		"1: " __ex(ASM_VMX_VMRESUME) "\n\t"
		"2: "
A
Avi Kivity 已提交
8965
		/* Save guest registers, load host registers, keep flags */
A
Avi Kivity 已提交
8966
		"mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
8967
		"pop %0 \n\t"
A
Avi Kivity 已提交
8968 8969 8970 8971 8972 8973 8974
		"mov %%" _ASM_AX ", %c[rax](%0) \n\t"
		"mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
		__ASM_SIZE(pop) " %c[rcx](%0) \n\t"
		"mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
		"mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
		"mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
		"mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
8975
#ifdef CONFIG_X86_64
8976 8977 8978 8979 8980 8981 8982 8983
		"mov %%r8,  %c[r8](%0) \n\t"
		"mov %%r9,  %c[r9](%0) \n\t"
		"mov %%r10, %c[r10](%0) \n\t"
		"mov %%r11, %c[r11](%0) \n\t"
		"mov %%r12, %c[r12](%0) \n\t"
		"mov %%r13, %c[r13](%0) \n\t"
		"mov %%r14, %c[r14](%0) \n\t"
		"mov %%r15, %c[r15](%0) \n\t"
A
Avi Kivity 已提交
8984
#endif
A
Avi Kivity 已提交
8985 8986
		"mov %%cr2, %%" _ASM_AX "   \n\t"
		"mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
8987

A
Avi Kivity 已提交
8988
		"pop  %%" _ASM_BP "; pop  %%" _ASM_DX " \n\t"
8989
		"setbe %c[fail](%0) \n\t"
A
Avi Kivity 已提交
8990 8991 8992 8993
		".pushsection .rodata \n\t"
		".global vmx_return \n\t"
		"vmx_return: " _ASM_PTR " 2b \n\t"
		".popsection"
8994
	      : : "c"(vmx), "d"((unsigned long)HOST_RSP),
8995
		[launched]"i"(offsetof(struct vcpu_vmx, __launched)),
8996
		[fail]"i"(offsetof(struct vcpu_vmx, fail)),
8997
		[host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
8998 8999 9000 9001 9002 9003 9004
		[rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
		[rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
		[rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
		[rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
		[rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
		[rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
		[rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
9005
#ifdef CONFIG_X86_64
9006 9007 9008 9009 9010 9011 9012 9013
		[r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
		[r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
		[r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
		[r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
		[r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
		[r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
		[r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
		[r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
A
Avi Kivity 已提交
9014
#endif
9015 9016
		[cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
		[wordsize]"i"(sizeof(ulong))
9017 9018
	      : "cc", "memory"
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
9019
		, "rax", "rbx", "rdi", "rsi"
9020
		, "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
A
Avi Kivity 已提交
9021 9022
#else
		, "eax", "ebx", "edi", "esi"
9023 9024
#endif
	      );
A
Avi Kivity 已提交
9025

9026 9027 9028 9029
	/* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
	if (debugctlmsr)
		update_debugctlmsr(debugctlmsr);

9030 9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042
#ifndef CONFIG_X86_64
	/*
	 * The sysexit path does not restore ds/es, so we must set them to
	 * a reasonable value ourselves.
	 *
	 * We can't defer this to vmx_load_host_state() since that function
	 * may be executed in interrupt context, which saves and restore segments
	 * around it, nullifying its effect.
	 */
	loadsegment(ds, __USER_DS);
	loadsegment(es, __USER_DS);
#endif

A
Avi Kivity 已提交
9043
	vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
A
Avi Kivity 已提交
9044
				  | (1 << VCPU_EXREG_RFLAGS)
9045
				  | (1 << VCPU_EXREG_PDPTR)
A
Avi Kivity 已提交
9046
				  | (1 << VCPU_EXREG_SEGMENTS)
9047
				  | (1 << VCPU_EXREG_CR3));
9048 9049
	vcpu->arch.regs_dirty = 0;

9050 9051
	vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);

9052
	vmx->loaded_vmcs->launched = 1;
9053

9054 9055
	vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);

9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066 9067 9068 9069
	/*
	 * eager fpu is enabled if PKEY is supported and CR4 is switched
	 * back on host, so it is safe to read guest PKRU from current
	 * XSAVE.
	 */
	if (boot_cpu_has(X86_FEATURE_OSPKE)) {
		vmx->guest_pkru = __read_pkru();
		if (vmx->guest_pkru != vmx->host_pkru) {
			vmx->guest_pkru_valid = true;
			__write_pkru(vmx->host_pkru);
		} else
			vmx->guest_pkru_valid = false;
	}

9070 9071 9072 9073 9074 9075 9076 9077 9078 9079
	/*
	 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
	 * we did not inject a still-pending event to L1 now because of
	 * nested_run_pending, we need to re-enable this bit.
	 */
	if (vmx->nested.nested_run_pending)
		kvm_make_request(KVM_REQ_EVENT, vcpu);

	vmx->nested.nested_run_pending = 0;

9080 9081
	vmx_complete_atomic_exit(vmx);
	vmx_recover_nmi_blocking(vmx);
9082
	vmx_complete_interrupts(vmx);
A
Avi Kivity 已提交
9083 9084
}

9085
static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
9086 9087 9088 9089
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int cpu;

9090
	if (vmx->loaded_vmcs == vmcs)
9091 9092 9093
		return;

	cpu = get_cpu();
9094
	vmx->loaded_vmcs = vmcs;
9095 9096 9097 9098 9099 9100
	vmx_vcpu_put(vcpu);
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
	put_cpu();
}

9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111
/*
 * Ensure that the current vmcs of the logical processor is the
 * vmcs01 of the vcpu before calling free_nested().
 */
static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
{
       struct vcpu_vmx *vmx = to_vmx(vcpu);
       int r;

       r = vcpu_load(vcpu);
       BUG_ON(r);
9112
       vmx_switch_vmcs(vcpu, &vmx->vmcs01);
9113 9114 9115 9116
       free_nested(vmx);
       vcpu_put(vcpu);
}

A
Avi Kivity 已提交
9117 9118
static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
{
R
Rusty Russell 已提交
9119 9120
	struct vcpu_vmx *vmx = to_vmx(vcpu);

K
Kai Huang 已提交
9121
	if (enable_pml)
K
Kai Huang 已提交
9122
		vmx_destroy_pml_buffer(vmx);
9123
	free_vpid(vmx->vpid);
9124
	leave_guest_mode(vcpu);
9125
	vmx_free_vcpu_nested(vcpu);
9126
	free_loaded_vmcs(vmx->loaded_vmcs);
R
Rusty Russell 已提交
9127 9128
	kfree(vmx->guest_msrs);
	kvm_vcpu_uninit(vcpu);
9129
	kmem_cache_free(kvm_vcpu_cache, vmx);
A
Avi Kivity 已提交
9130 9131
}

R
Rusty Russell 已提交
9132
static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
A
Avi Kivity 已提交
9133
{
R
Rusty Russell 已提交
9134
	int err;
9135
	struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
9136
	int cpu;
A
Avi Kivity 已提交
9137

9138
	if (!vmx)
R
Rusty Russell 已提交
9139 9140
		return ERR_PTR(-ENOMEM);

9141
	vmx->vpid = allocate_vpid();
9142

R
Rusty Russell 已提交
9143 9144 9145
	err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
	if (err)
		goto free_vcpu;
9146

9147 9148 9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160
	err = -ENOMEM;

	/*
	 * If PML is turned on, failure on enabling PML just results in failure
	 * of creating the vcpu, therefore we can simplify PML logic (by
	 * avoiding dealing with cases, such as enabling PML partially on vcpus
	 * for the guest, etc.
	 */
	if (enable_pml) {
		vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
		if (!vmx->pml_pg)
			goto uninit_vcpu;
	}

9161
	vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
9162 9163
	BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
		     > PAGE_SIZE);
9164

9165 9166
	if (!vmx->guest_msrs)
		goto free_pml;
9167

9168 9169
	vmx->loaded_vmcs = &vmx->vmcs01;
	vmx->loaded_vmcs->vmcs = alloc_vmcs();
9170
	vmx->loaded_vmcs->shadow_vmcs = NULL;
9171
	if (!vmx->loaded_vmcs->vmcs)
R
Rusty Russell 已提交
9172
		goto free_msrs;
9173 9174 9175 9176 9177
	if (!vmm_exclusive)
		kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
	loaded_vmcs_init(vmx->loaded_vmcs);
	if (!vmm_exclusive)
		kvm_cpu_vmxoff();
9178

9179 9180
	cpu = get_cpu();
	vmx_vcpu_load(&vmx->vcpu, cpu);
Z
Zachary Amsden 已提交
9181
	vmx->vcpu.cpu = cpu;
R
Rusty Russell 已提交
9182
	err = vmx_vcpu_setup(vmx);
R
Rusty Russell 已提交
9183
	vmx_vcpu_put(&vmx->vcpu);
9184
	put_cpu();
R
Rusty Russell 已提交
9185 9186
	if (err)
		goto free_vmcs;
9187
	if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9188 9189
		err = alloc_apic_access_page(kvm);
		if (err)
9190
			goto free_vmcs;
9191
	}
R
Rusty Russell 已提交
9192

9193 9194 9195 9196
	if (enable_ept) {
		if (!kvm->arch.ept_identity_map_addr)
			kvm->arch.ept_identity_map_addr =
				VMX_EPT_IDENTITY_PAGETABLE_ADDR;
9197 9198
		err = init_rmode_identity_map(kvm);
		if (err)
9199
			goto free_vmcs;
9200
	}
9201

W
Wanpeng Li 已提交
9202
	if (nested) {
9203
		nested_vmx_setup_ctls_msrs(vmx);
W
Wanpeng Li 已提交
9204 9205
		vmx->nested.vpid02 = allocate_vpid();
	}
9206

9207
	vmx->nested.posted_intr_nv = -1;
9208 9209 9210
	vmx->nested.current_vmptr = -1ull;
	vmx->nested.current_vmcs12 = NULL;

9211 9212
	vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;

R
Rusty Russell 已提交
9213 9214 9215
	return &vmx->vcpu;

free_vmcs:
W
Wanpeng Li 已提交
9216
	free_vpid(vmx->nested.vpid02);
9217
	free_loaded_vmcs(vmx->loaded_vmcs);
R
Rusty Russell 已提交
9218 9219
free_msrs:
	kfree(vmx->guest_msrs);
9220 9221
free_pml:
	vmx_destroy_pml_buffer(vmx);
R
Rusty Russell 已提交
9222 9223 9224
uninit_vcpu:
	kvm_vcpu_uninit(&vmx->vcpu);
free_vcpu:
9225
	free_vpid(vmx->vpid);
9226
	kmem_cache_free(kvm_vcpu_cache, vmx);
R
Rusty Russell 已提交
9227
	return ERR_PTR(err);
A
Avi Kivity 已提交
9228 9229
}

Y
Yang, Sheng 已提交
9230 9231 9232 9233 9234 9235 9236 9237 9238 9239 9240 9241 9242 9243
static void __init vmx_check_processor_compat(void *rtn)
{
	struct vmcs_config vmcs_conf;

	*(int *)rtn = 0;
	if (setup_vmcs_config(&vmcs_conf) < 0)
		*(int *)rtn = -EIO;
	if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
		printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
				smp_processor_id());
		*(int *)rtn = -EIO;
	}
}

9244 9245 9246 9247 9248
static int get_ept_level(void)
{
	return VMX_EPT_DEFAULT_GAW + 1;
}

9249
static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
S
Sheng Yang 已提交
9250
{
9251 9252
	u8 cache;
	u64 ipat = 0;
9253

9254
	/* For VT-d and EPT combination
9255
	 * 1. MMIO: always map as UC
9256 9257
	 * 2. EPT with VT-d:
	 *   a. VT-d without snooping control feature: can't guarantee the
9258
	 *	result, try to trust guest.
9259 9260 9261
	 *   b. VT-d with snooping control feature: snooping control feature of
	 *	VT-d engine can guarantee the cache correctness. Just set it
	 *	to WB to keep consistent with host. So the same as item 3.
9262
	 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
9263 9264
	 *    consistent with host MTRR
	 */
9265 9266 9267 9268 9269 9270
	if (is_mmio) {
		cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}

	if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
9271 9272 9273 9274 9275 9276 9277
		ipat = VMX_EPT_IPAT_BIT;
		cache = MTRR_TYPE_WRBACK;
		goto exit;
	}

	if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
		ipat = VMX_EPT_IPAT_BIT;
9278
		if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
9279 9280 9281
			cache = MTRR_TYPE_WRBACK;
		else
			cache = MTRR_TYPE_UNCACHABLE;
9282 9283 9284
		goto exit;
	}

9285
	cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
9286 9287 9288

exit:
	return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
S
Sheng Yang 已提交
9289 9290
}

9291
static int vmx_get_lpage_level(void)
9292
{
9293 9294 9295 9296 9297
	if (enable_ept && !cpu_has_vmx_ept_1g_page())
		return PT_DIRECTORY_LEVEL;
	else
		/* For shadow and EPT supported 1GB page */
		return PT_PDPE_LEVEL;
9298 9299
}

9300 9301 9302 9303 9304 9305 9306 9307 9308 9309 9310 9311 9312 9313 9314 9315 9316 9317 9318
static void vmcs_set_secondary_exec_control(u32 new_ctl)
{
	/*
	 * These bits in the secondary execution controls field
	 * are dynamic, the others are mostly based on the hypervisor
	 * architecture and the guest's CPUID.  Do not touch the
	 * dynamic bits.
	 */
	u32 mask =
		SECONDARY_EXEC_SHADOW_VMCS |
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;

	u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
		     (new_ctl & ~mask) | (cur_ctl & mask));
}

9319 9320 9321 9322 9323 9324 9325 9326 9327 9328 9329 9330 9331 9332 9333 9334 9335 9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355 9356 9357 9358 9359 9360 9361 9362
/*
 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
 * (indicating "allowed-1") if they are supported in the guest's CPUID.
 */
static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct kvm_cpuid_entry2 *entry;

	vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
	vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;

#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do {		\
	if (entry && (entry->_reg & (_cpuid_mask)))			\
		vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask);	\
} while (0)

	entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
	cr4_fixed1_update(X86_CR4_VME,        edx, bit(X86_FEATURE_VME));
	cr4_fixed1_update(X86_CR4_PVI,        edx, bit(X86_FEATURE_VME));
	cr4_fixed1_update(X86_CR4_TSD,        edx, bit(X86_FEATURE_TSC));
	cr4_fixed1_update(X86_CR4_DE,         edx, bit(X86_FEATURE_DE));
	cr4_fixed1_update(X86_CR4_PSE,        edx, bit(X86_FEATURE_PSE));
	cr4_fixed1_update(X86_CR4_PAE,        edx, bit(X86_FEATURE_PAE));
	cr4_fixed1_update(X86_CR4_MCE,        edx, bit(X86_FEATURE_MCE));
	cr4_fixed1_update(X86_CR4_PGE,        edx, bit(X86_FEATURE_PGE));
	cr4_fixed1_update(X86_CR4_OSFXSR,     edx, bit(X86_FEATURE_FXSR));
	cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
	cr4_fixed1_update(X86_CR4_VMXE,       ecx, bit(X86_FEATURE_VMX));
	cr4_fixed1_update(X86_CR4_SMXE,       ecx, bit(X86_FEATURE_SMX));
	cr4_fixed1_update(X86_CR4_PCIDE,      ecx, bit(X86_FEATURE_PCID));
	cr4_fixed1_update(X86_CR4_OSXSAVE,    ecx, bit(X86_FEATURE_XSAVE));

	entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
	cr4_fixed1_update(X86_CR4_FSGSBASE,   ebx, bit(X86_FEATURE_FSGSBASE));
	cr4_fixed1_update(X86_CR4_SMEP,       ebx, bit(X86_FEATURE_SMEP));
	cr4_fixed1_update(X86_CR4_SMAP,       ebx, bit(X86_FEATURE_SMAP));
	cr4_fixed1_update(X86_CR4_PKE,        ecx, bit(X86_FEATURE_PKU));
	/* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
	cr4_fixed1_update(bit(11),            ecx, bit(2));

#undef cr4_fixed1_update
}

9363 9364
static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
{
9365 9366
	struct kvm_cpuid_entry2 *best;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
9367
	u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
9368 9369

	if (vmx_rdtscp_supported()) {
9370 9371
		bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
		if (!rdtscp_enabled)
9372
			secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
9373

9374
		if (nested) {
9375
			if (rdtscp_enabled)
9376 9377 9378 9379 9380 9381
				vmx->nested.nested_vmx_secondary_ctls_high |=
					SECONDARY_EXEC_RDTSCP;
			else
				vmx->nested.nested_vmx_secondary_ctls_high &=
					~SECONDARY_EXEC_RDTSCP;
		}
9382
	}
9383 9384 9385 9386

	/* Exposing INVPCID only when PCID is exposed */
	best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
	if (vmx_invpcid_supported() &&
9387 9388
	    (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
	    !guest_cpuid_has_pcid(vcpu))) {
9389
		secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
9390

9391
		if (best)
9392
			best->ebx &= ~bit(X86_FEATURE_INVPCID);
9393
	}
X
Xiao Guangrong 已提交
9394

9395 9396
	if (cpu_has_secondary_exec_ctrls())
		vmcs_set_secondary_exec_control(secondary_exec_ctl);
9397

9398 9399 9400 9401 9402 9403
	if (nested_vmx_allowed(vcpu))
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
			FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
			~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9404 9405 9406

	if (nested_vmx_allowed(vcpu))
		nested_vmx_cr_fixed1_bits_update(vcpu);
9407 9408
}

9409 9410
static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
{
9411 9412
	if (func == 1 && nested)
		entry->ecx |= bit(X86_FEATURE_VMX);
9413 9414
}

9415 9416 9417
static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
		struct x86_exception *fault)
{
9418 9419
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	u32 exit_reason;
9420 9421

	if (fault->error_code & PFERR_RSVD_MASK)
9422
		exit_reason = EXIT_REASON_EPT_MISCONFIG;
9423
	else
9424 9425
		exit_reason = EXIT_REASON_EPT_VIOLATION;
	nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
9426 9427 9428
	vmcs12->guest_physical_address = fault->address;
}

N
Nadav Har'El 已提交
9429 9430 9431 9432 9433 9434 9435 9436
/* Callbacks for nested_ept_init_mmu_context: */

static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
{
	/* return the page table to be shadowed - in our case, EPT12 */
	return get_vmcs12(vcpu)->ept_pointer;
}

9437
static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
9438
{
9439 9440
	u64 eptp;

9441
	WARN_ON(mmu_is_nested(vcpu));
9442 9443 9444 9445 9446
	eptp = nested_ept_get_cr3(vcpu);
	if ((eptp & VMX_EPT_AD_ENABLE_BIT) && !enable_ept_ad_bits)
		return 1;

	kvm_mmu_unload(vcpu);
9447
	kvm_init_shadow_ept_mmu(vcpu,
9448
			to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9449 9450
			VMX_EPT_EXECUTE_ONLY_BIT,
			eptp & VMX_EPT_AD_ENABLE_BIT);
N
Nadav Har'El 已提交
9451 9452 9453 9454 9455
	vcpu->arch.mmu.set_cr3           = vmx_set_cr3;
	vcpu->arch.mmu.get_cr3           = nested_ept_get_cr3;
	vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;

	vcpu->arch.walk_mmu              = &vcpu->arch.nested_mmu;
9456
	return 0;
N
Nadav Har'El 已提交
9457 9458 9459 9460 9461 9462 9463
}

static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
{
	vcpu->arch.walk_mmu = &vcpu->arch.mmu;
}

9464 9465 9466 9467 9468 9469 9470 9471 9472 9473 9474 9475
static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
					    u16 error_code)
{
	bool inequality, bit;

	bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
	inequality =
		(error_code & vmcs12->page_fault_error_code_mask) !=
		 vmcs12->page_fault_error_code_match;
	return inequality ^ bit;
}

9476 9477 9478 9479 9480 9481 9482
static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
		struct x86_exception *fault)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	WARN_ON(!is_guest_mode(vcpu));

9483
	if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
9484 9485 9486
		nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
				  vmcs_read32(VM_EXIT_INTR_INFO),
				  vmcs_readl(EXIT_QUALIFICATION));
9487 9488 9489 9490
	else
		kvm_inject_page_fault(vcpu, fault);
}

9491 9492 9493 9494
static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
					       struct vmcs12 *vmcs12);

static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9495 9496 9497
					struct vmcs12 *vmcs12)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
9498
	u64 hpa;
9499 9500 9501 9502 9503 9504 9505 9506 9507 9508 9509 9510

	if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
		/*
		 * Translate L1 physical address to host physical
		 * address for vmcs02. Keep the page pinned, so this
		 * physical address remains valid. We keep a reference
		 * to it so we can release it later.
		 */
		if (vmx->nested.apic_access_page) /* shouldn't happen */
			nested_release_page(vmx->nested.apic_access_page);
		vmx->nested.apic_access_page =
			nested_get_page(vcpu, vmcs12->apic_access_addr);
9511 9512 9513 9514 9515 9516 9517 9518 9519 9520 9521 9522 9523 9524 9525 9526 9527 9528
		/*
		 * If translation failed, no matter: This feature asks
		 * to exit when accessing the given address, and if it
		 * can never be accessed, this feature won't do
		 * anything anyway.
		 */
		if (vmx->nested.apic_access_page) {
			hpa = page_to_phys(vmx->nested.apic_access_page);
			vmcs_write64(APIC_ACCESS_ADDR, hpa);
		} else {
			vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
					SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
		}
	} else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
		   cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
		vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
			      SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
		kvm_vcpu_reload_apic_access_page(vcpu);
9529
	}
9530 9531 9532 9533 9534 9535 9536 9537

	if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
		if (vmx->nested.virtual_apic_page) /* shouldn't happen */
			nested_release_page(vmx->nested.virtual_apic_page);
		vmx->nested.virtual_apic_page =
			nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);

		/*
9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548
		 * If translation failed, VM entry will fail because
		 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
		 * Failing the vm entry is _not_ what the processor
		 * does but it's basically the only possibility we
		 * have.  We could still enter the guest if CR8 load
		 * exits are enabled, CR8 store exits are enabled, and
		 * virtualize APIC access is disabled; in this case
		 * the processor would never use the TPR shadow and we
		 * could simply clear the bit from the execution
		 * control.  But such a configuration is useless, so
		 * let's keep the code simple.
9549
		 */
9550 9551 9552 9553
		if (vmx->nested.virtual_apic_page) {
			hpa = page_to_phys(vmx->nested.virtual_apic_page);
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
		}
9554 9555
	}

9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566
	if (nested_cpu_has_posted_intr(vmcs12)) {
		if (vmx->nested.pi_desc_page) { /* shouldn't happen */
			kunmap(vmx->nested.pi_desc_page);
			nested_release_page(vmx->nested.pi_desc_page);
		}
		vmx->nested.pi_desc_page =
			nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
		vmx->nested.pi_desc =
			(struct pi_desc *)kmap(vmx->nested.pi_desc_page);
		if (!vmx->nested.pi_desc) {
			nested_release_page_clean(vmx->nested.pi_desc_page);
9567
			return;
9568 9569 9570 9571 9572
		}
		vmx->nested.pi_desc =
			(struct pi_desc *)((void *)vmx->nested.pi_desc +
			(unsigned long)(vmcs12->posted_intr_desc_addr &
			(PAGE_SIZE - 1)));
9573 9574 9575 9576
		vmcs_write64(POSTED_INTR_DESC_ADDR,
			page_to_phys(vmx->nested.pi_desc_page) +
			(unsigned long)(vmcs12->posted_intr_desc_addr &
			(PAGE_SIZE - 1)));
9577
	}
9578 9579 9580 9581 9582 9583 9584
	if (cpu_has_vmx_msr_bitmap() &&
	    nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
	    nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
		;
	else
		vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
				CPU_BASED_USE_MSR_BITMAPS);
9585 9586
}

9587 9588 9589 9590 9591 9592 9593 9594 9595 9596 9597 9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608
static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
{
	u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (vcpu->arch.virtual_tsc_khz == 0)
		return;

	/* Make sure short timeouts reliably trigger an immediate vmexit.
	 * hrtimer_start does not guarantee this. */
	if (preemption_timeout <= 1) {
		vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
		return;
	}

	preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
	preemption_timeout *= 1000000;
	do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
	hrtimer_start(&vmx->nested.preemption_timer,
		      ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
}

9609 9610 9611 9612 9613 9614 9615 9616 9617 9618 9619 9620 9621 9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632 9633 9634 9635 9636 9637
static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
						struct vmcs12 *vmcs12)
{
	int maxphyaddr;
	u64 addr;

	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
		return 0;

	if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
		WARN_ON(1);
		return -EINVAL;
	}
	maxphyaddr = cpuid_maxphyaddr(vcpu);

	if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
	   ((addr + PAGE_SIZE) >> maxphyaddr))
		return -EINVAL;

	return 0;
}

/*
 * Merge L0's and L1's MSR bitmap, return false to indicate that
 * we do not use the hardware.
 */
static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
					       struct vmcs12 *vmcs12)
{
9638
	int msr;
9639
	struct page *page;
9640 9641
	unsigned long *msr_bitmap_l1;
	unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
9642

9643
	/* This shortcut is ok because we support only x2APIC MSRs so far. */
9644 9645 9646 9647
	if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
		return false;

	page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9648
	if (!page)
9649
		return false;
9650
	msr_bitmap_l1 = (unsigned long *)kmap(page);
9651

9652 9653
	memset(msr_bitmap_l0, 0xff, PAGE_SIZE);

9654
	if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
9655 9656 9657
		if (nested_cpu_has_apic_reg_virt(vmcs12))
			for (msr = 0x800; msr <= 0x8ff; msr++)
				nested_vmx_disable_intercept_for_msr(
9658
					msr_bitmap_l1, msr_bitmap_l0,
9659
					msr, MSR_TYPE_R);
9660 9661 9662

		nested_vmx_disable_intercept_for_msr(
				msr_bitmap_l1, msr_bitmap_l0,
9663 9664
				APIC_BASE_MSR + (APIC_TASKPRI >> 4),
				MSR_TYPE_R | MSR_TYPE_W);
9665

9666 9667
		if (nested_cpu_has_vid(vmcs12)) {
			nested_vmx_disable_intercept_for_msr(
9668
				msr_bitmap_l1, msr_bitmap_l0,
9669 9670 9671
				APIC_BASE_MSR + (APIC_EOI >> 4),
				MSR_TYPE_W);
			nested_vmx_disable_intercept_for_msr(
9672
				msr_bitmap_l1, msr_bitmap_l0,
9673 9674 9675
				APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
				MSR_TYPE_W);
		}
9676
	}
9677 9678 9679 9680 9681 9682 9683 9684 9685
	kunmap(page);
	nested_release_page_clean(page);

	return true;
}

static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
					   struct vmcs12 *vmcs12)
{
9686
	if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9687
	    !nested_cpu_has_apic_reg_virt(vmcs12) &&
9688 9689
	    !nested_cpu_has_vid(vmcs12) &&
	    !nested_cpu_has_posted_intr(vmcs12))
9690 9691 9692 9693 9694 9695
		return 0;

	/*
	 * If virtualize x2apic mode is enabled,
	 * virtualize apic access must be disabled.
	 */
9696 9697
	if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
	    nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
9698 9699
		return -EINVAL;

9700 9701 9702 9703 9704 9705 9706 9707
	/*
	 * If virtual interrupt delivery is enabled,
	 * we must exit on external interrupts.
	 */
	if (nested_cpu_has_vid(vmcs12) &&
	   !nested_exit_on_intr(vcpu))
		return -EINVAL;

9708 9709 9710 9711 9712 9713 9714 9715 9716 9717 9718
	/*
	 * bits 15:8 should be zero in posted_intr_nv,
	 * the descriptor address has been already checked
	 * in nested_get_vmcs12_pages.
	 */
	if (nested_cpu_has_posted_intr(vmcs12) &&
	   (!nested_cpu_has_vid(vmcs12) ||
	    !nested_exit_intr_ack_set(vcpu) ||
	    vmcs12->posted_intr_nv & 0xff00))
		return -EINVAL;

9719 9720 9721 9722 9723
	/* tpr shadow is needed by all apicv features. */
	if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return -EINVAL;

	return 0;
9724 9725
}

9726 9727
static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
				       unsigned long count_field,
9728
				       unsigned long addr_field)
9729
{
9730
	int maxphyaddr;
9731 9732 9733 9734 9735 9736 9737 9738 9739
	u64 count, addr;

	if (vmcs12_read_any(vcpu, count_field, &count) ||
	    vmcs12_read_any(vcpu, addr_field, &addr)) {
		WARN_ON(1);
		return -EINVAL;
	}
	if (count == 0)
		return 0;
9740
	maxphyaddr = cpuid_maxphyaddr(vcpu);
9741 9742
	if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
	    (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9743
		pr_debug_ratelimited(
9744 9745 9746 9747 9748 9749 9750 9751 9752 9753 9754 9755 9756 9757 9758
			"nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
			addr_field, maxphyaddr, count, addr);
		return -EINVAL;
	}
	return 0;
}

static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
						struct vmcs12 *vmcs12)
{
	if (vmcs12->vm_exit_msr_load_count == 0 &&
	    vmcs12->vm_exit_msr_store_count == 0 &&
	    vmcs12->vm_entry_msr_load_count == 0)
		return 0; /* Fast path */
	if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
9759
					VM_EXIT_MSR_LOAD_ADDR) ||
9760
	    nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
9761
					VM_EXIT_MSR_STORE_ADDR) ||
9762
	    nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
9763
					VM_ENTRY_MSR_LOAD_ADDR))
9764 9765 9766 9767 9768 9769 9770 9771
		return -EINVAL;
	return 0;
}

static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
				       struct vmx_msr_entry *e)
{
	/* x2APIC MSR accesses are not allowed */
9772
	if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
9773 9774 9775 9776 9777
		return -EINVAL;
	if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
	    e->index == MSR_IA32_UCODE_REV)
		return -EINVAL;
	if (e->reserved != 0)
9778 9779 9780 9781
		return -EINVAL;
	return 0;
}

9782 9783
static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
				     struct vmx_msr_entry *e)
9784 9785 9786
{
	if (e->index == MSR_FS_BASE ||
	    e->index == MSR_GS_BASE ||
9787 9788 9789 9790 9791 9792 9793 9794 9795 9796 9797
	    e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
	    nested_vmx_msr_check_common(vcpu, e))
		return -EINVAL;
	return 0;
}

static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
				      struct vmx_msr_entry *e)
{
	if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
	    nested_vmx_msr_check_common(vcpu, e))
9798 9799 9800 9801 9802 9803 9804 9805 9806 9807 9808 9809 9810 9811 9812 9813
		return -EINVAL;
	return 0;
}

/*
 * Load guest's/host's msr at nested entry/exit.
 * return 0 for success, entry index for failure.
 */
static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
{
	u32 i;
	struct vmx_msr_entry e;
	struct msr_data msr;

	msr.host_initiated = false;
	for (i = 0; i < count; i++) {
9814 9815
		if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
					&e, sizeof(e))) {
9816
			pr_debug_ratelimited(
9817 9818
				"%s cannot read MSR entry (%u, 0x%08llx)\n",
				__func__, i, gpa + i * sizeof(e));
9819
			goto fail;
9820 9821
		}
		if (nested_vmx_load_msr_check(vcpu, &e)) {
9822
			pr_debug_ratelimited(
9823 9824 9825 9826
				"%s check failed (%u, 0x%x, 0x%x)\n",
				__func__, i, e.index, e.reserved);
			goto fail;
		}
9827 9828
		msr.index = e.index;
		msr.data = e.value;
9829
		if (kvm_set_msr(vcpu, &msr)) {
9830
			pr_debug_ratelimited(
9831 9832
				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
				__func__, i, e.index, e.value);
9833
			goto fail;
9834
		}
9835 9836 9837 9838 9839 9840 9841 9842 9843 9844 9845 9846
	}
	return 0;
fail:
	return i + 1;
}

static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
{
	u32 i;
	struct vmx_msr_entry e;

	for (i = 0; i < count; i++) {
9847
		struct msr_data msr_info;
9848 9849 9850
		if (kvm_vcpu_read_guest(vcpu,
					gpa + i * sizeof(e),
					&e, 2 * sizeof(u32))) {
9851
			pr_debug_ratelimited(
9852 9853
				"%s cannot read MSR entry (%u, 0x%08llx)\n",
				__func__, i, gpa + i * sizeof(e));
9854
			return -EINVAL;
9855 9856
		}
		if (nested_vmx_store_msr_check(vcpu, &e)) {
9857
			pr_debug_ratelimited(
9858 9859
				"%s check failed (%u, 0x%x, 0x%x)\n",
				__func__, i, e.index, e.reserved);
9860
			return -EINVAL;
9861
		}
9862 9863 9864
		msr_info.host_initiated = false;
		msr_info.index = e.index;
		if (kvm_get_msr(vcpu, &msr_info)) {
9865
			pr_debug_ratelimited(
9866 9867 9868 9869
				"%s cannot read MSR (%u, 0x%x)\n",
				__func__, i, e.index);
			return -EINVAL;
		}
9870 9871 9872 9873
		if (kvm_vcpu_write_guest(vcpu,
					 gpa + i * sizeof(e) +
					     offsetof(struct vmx_msr_entry, value),
					 &msr_info.data, sizeof(msr_info.data))) {
9874
			pr_debug_ratelimited(
9875
				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9876
				__func__, i, e.index, msr_info.data);
9877 9878
			return -EINVAL;
		}
9879 9880 9881 9882
	}
	return 0;
}

9883 9884 9885 9886 9887 9888 9889 9890
static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	unsigned long invalid_mask;

	invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
	return (val & invalid_mask) == 0;
}

9891 9892 9893 9894 9895 9896 9897
/*
 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
 * emulating VM entry into a guest with EPT enabled.
 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
 * is assigned to entry_failure_code on failure.
 */
static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
9898
			       u32 *entry_failure_code)
9899 9900
{
	if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
9901
		if (!nested_cr3_valid(vcpu, cr3)) {
9902 9903 9904 9905 9906 9907 9908 9909 9910 9911 9912 9913 9914 9915 9916 9917 9918 9919 9920 9921 9922 9923 9924 9925
			*entry_failure_code = ENTRY_FAIL_DEFAULT;
			return 1;
		}

		/*
		 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
		 * must not be dereferenced.
		 */
		if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
		    !nested_ept) {
			if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
				*entry_failure_code = ENTRY_FAIL_PDPTE;
				return 1;
			}
		}

		vcpu->arch.cr3 = cr3;
		__set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
	}

	kvm_mmu_reset_context(vcpu);
	return 0;
}

9926 9927 9928
/*
 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
T
Tiejun Chen 已提交
9929
 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
9930 9931 9932 9933
 * guest in a way that will both be appropriate to L1's requests, and our
 * needs. In addition to modifying the active vmcs (which is vmcs02), this
 * function also has additional necessary side-effects, like setting various
 * vcpu->arch fields.
9934 9935
 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
 * is assigned to entry_failure_code on failure.
9936
 */
9937
static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
9938
			  bool from_vmentry, u32 *entry_failure_code)
9939 9940 9941 9942 9943 9944 9945 9946 9947 9948 9949 9950 9951 9952 9953 9954 9955 9956 9957 9958 9959 9960 9961 9962 9963 9964 9965 9966 9967 9968 9969 9970 9971 9972 9973 9974 9975 9976 9977 9978 9979
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 exec_control;

	vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
	vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
	vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
	vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
	vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
	vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
	vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
	vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
	vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
	vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
	vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
	vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
	vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
	vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
	vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
	vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
	vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
	vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
	vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
	vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
	vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
	vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
	vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
	vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
	vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
	vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
	vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
	vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
	vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
	vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
	vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
	vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
	vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
	vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
	vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
	vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);

9980 9981
	if (from_vmentry &&
	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
9982 9983 9984 9985 9986 9987
		kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
		vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
	} else {
		kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
		vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
	}
9988 9989 9990 9991 9992 9993 9994 9995 9996 9997 9998 9999
	if (from_vmentry) {
		vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			     vmcs12->vm_entry_intr_info_field);
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
			     vmcs12->vm_entry_exception_error_code);
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmcs12->vm_entry_instruction_len);
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
			     vmcs12->guest_interruptibility_info);
	} else {
		vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
	}
10000
	vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
10001
	vmx_set_rflags(vcpu, vmcs12->guest_rflags);
10002 10003 10004 10005 10006
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
		vmcs12->guest_pending_dbg_exceptions);
	vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
	vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);

10007 10008
	if (nested_cpu_has_xsaves(vmcs12))
		vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
10009 10010
	vmcs_write64(VMCS_LINK_POINTER, -1ull);

10011
	exec_control = vmcs12->pin_based_vm_exec_control;
10012 10013

	/* Preemption timer setting is only taken from vmcs01.  */
10014
	exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10015 10016 10017
	exec_control |= vmcs_config.pin_based_exec_ctrl;
	if (vmx->hv_deadline_tsc == -1)
		exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10018

10019
	/* Posted interrupts setting is only taken from vmcs12.  */
10020 10021 10022 10023 10024 10025 10026
	if (nested_cpu_has_posted_intr(vmcs12)) {
		/*
		 * Note that we use L0's vector here and in
		 * vmx_deliver_nested_posted_interrupt.
		 */
		vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
		vmx->nested.pi_pending = false;
10027
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
10028
	} else {
10029
		exec_control &= ~PIN_BASED_POSTED_INTR;
10030
	}
10031

10032
	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
10033

10034 10035 10036
	vmx->nested.preemption_timer_expired = false;
	if (nested_cpu_has_preemption_timer(vmcs12))
		vmx_start_preemption_timer(vcpu);
10037

10038 10039 10040 10041 10042 10043 10044 10045 10046 10047 10048 10049 10050 10051 10052 10053 10054 10055 10056 10057 10058 10059 10060 10061 10062 10063
	/*
	 * Whether page-faults are trapped is determined by a combination of
	 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
	 * If enable_ept, L0 doesn't care about page faults and we should
	 * set all of these to L1's desires. However, if !enable_ept, L0 does
	 * care about (at least some) page faults, and because it is not easy
	 * (if at all possible?) to merge L0 and L1's desires, we simply ask
	 * to exit on each and every L2 page fault. This is done by setting
	 * MASK=MATCH=0 and (see below) EB.PF=1.
	 * Note that below we don't need special code to set EB.PF beyond the
	 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
	 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
	 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
	 *
	 * A problem with this approach (when !enable_ept) is that L1 may be
	 * injected with more page faults than it asked for. This could have
	 * caused problems, but in practice existing hypervisors don't care.
	 * To fix this, we will need to emulate the PFEC checking (on the L1
	 * page tables), using walk_addr(), when injecting PFs to L1.
	 */
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
		enable_ept ? vmcs12->page_fault_error_code_mask : 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
		enable_ept ? vmcs12->page_fault_error_code_match : 0);

	if (cpu_has_secondary_exec_ctrls()) {
10064
		exec_control = vmx_secondary_exec_control(vmx);
10065

10066
		/* Take the following fields only from vmcs12 */
10067
		exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
J
Jan Kiszka 已提交
10068
				  SECONDARY_EXEC_RDTSCP |
10069
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
10070
				  SECONDARY_EXEC_APIC_REGISTER_VIRT);
10071 10072 10073 10074
		if (nested_cpu_has(vmcs12,
				CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
			exec_control |= vmcs12->secondary_vm_exec_control;

10075 10076 10077 10078 10079 10080 10081 10082 10083 10084 10085 10086 10087
		if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
			vmcs_write64(EOI_EXIT_BITMAP0,
				vmcs12->eoi_exit_bitmap0);
			vmcs_write64(EOI_EXIT_BITMAP1,
				vmcs12->eoi_exit_bitmap1);
			vmcs_write64(EOI_EXIT_BITMAP2,
				vmcs12->eoi_exit_bitmap2);
			vmcs_write64(EOI_EXIT_BITMAP3,
				vmcs12->eoi_exit_bitmap3);
			vmcs_write16(GUEST_INTR_STATUS,
				vmcs12->guest_intr_status);
		}

10088 10089 10090 10091 10092 10093 10094 10095
		/*
		 * Write an illegal value to APIC_ACCESS_ADDR. Later,
		 * nested_get_vmcs12_pages will either fix it up or
		 * remove the VM execution control.
		 */
		if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
			vmcs_write64(APIC_ACCESS_ADDR, -1ull);

10096 10097 10098 10099 10100 10101 10102 10103 10104 10105
		vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
	}


	/*
	 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
	 * Some constant fields are set here by vmx_set_constant_host_state().
	 * Other fields are different per CPU, and will be set later when
	 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
	 */
10106
	vmx_set_constant_host_state(vmx);
10107

10108 10109 10110 10111 10112 10113 10114 10115 10116
	/*
	 * Set the MSR load/store lists to match L0's settings.
	 */
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));

10117 10118 10119 10120 10121 10122 10123 10124 10125 10126 10127 10128 10129 10130
	/*
	 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
	 * entry, but only if the current (host) sp changed from the value
	 * we wrote last (vmx->host_rsp). This cache is no longer relevant
	 * if we switch vmcs, and rather than hold a separate cache per vmcs,
	 * here we just force the write to happen on entry.
	 */
	vmx->host_rsp = 0;

	exec_control = vmx_exec_control(vmx); /* L0's desires */
	exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
	exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
	exec_control &= ~CPU_BASED_TPR_SHADOW;
	exec_control |= vmcs12->cpu_based_vm_exec_control;
10131

10132 10133 10134 10135 10136
	/*
	 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
	 * nested_get_vmcs12_pages can't fix it up, the illegal value
	 * will result in a VM entry failure.
	 */
10137
	if (exec_control & CPU_BASED_TPR_SHADOW) {
10138
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
10139 10140 10141
		vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
	}

10142
	/*
10143
	 * Merging of IO bitmap not currently supported.
10144 10145 10146 10147 10148 10149 10150 10151 10152 10153 10154 10155 10156 10157 10158
	 * Rather, exit every time.
	 */
	exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
	exec_control |= CPU_BASED_UNCOND_IO_EXITING;

	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);

	/* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
	 * bitwise-or of what L1 wants to trap for L2, and what we want to
	 * trap. Note that CR0.TS also needs updating - we do this later.
	 */
	update_exception_bitmap(vcpu);
	vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);

10159 10160 10161 10162
	/* L2->L1 exit controls are emulated - the hardware exit is to L0 so
	 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
	 * bits are further modified by vmx_set_efer() below.
	 */
10163
	vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
10164 10165 10166 10167

	/* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
	 * emulated by vmx_set_efer(), below.
	 */
10168
	vm_entry_controls_init(vmx, 
10169 10170
		(vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
			~VM_ENTRY_IA32E_MODE) |
10171 10172
		(vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));

10173 10174
	if (from_vmentry &&
	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
10175
		vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
10176
		vcpu->arch.pat = vmcs12->guest_ia32_pat;
10177
	} else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
10178
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
10179
	}
10180 10181 10182

	set_cr4_guest_host_mask(vmx);

10183 10184
	if (from_vmentry &&
	    vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
10185 10186
		vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);

10187 10188
	if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
		vmcs_write64(TSC_OFFSET,
10189
			vcpu->arch.tsc_offset + vmcs12->tsc_offset);
10190
	else
10191
		vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
P
Peter Feiner 已提交
10192 10193
	if (kvm_has_tsc_control)
		decache_tsc_multiplier(vmx);
10194 10195 10196

	if (enable_vpid) {
		/*
W
Wanpeng Li 已提交
10197 10198 10199 10200 10201 10202
		 * There is no direct mapping between vpid02 and vpid12, the
		 * vpid02 is per-vCPU for L0 and reused while the value of
		 * vpid12 is changed w/ one invvpid during nested vmentry.
		 * The vpid12 is allocated by L1 for L2, so it will not
		 * influence global bitmap(for vpid01 and vpid02 allocation)
		 * even if spawn a lot of nested vCPUs.
10203
		 */
W
Wanpeng Li 已提交
10204 10205 10206 10207 10208 10209 10210 10211 10212 10213 10214
		if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
			if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
				vmx->nested.last_vpid = vmcs12->virtual_processor_id;
				__vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
			}
		} else {
			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
			vmx_flush_tlb(vcpu);
		}

10215 10216
	}

N
Nadav Har'El 已提交
10217
	if (nested_cpu_has_ept(vmcs12)) {
10218 10219 10220 10221
		if (nested_ept_init_mmu_context(vcpu)) {
			*entry_failure_code = ENTRY_FAIL_DEFAULT;
			return 1;
		}
10222 10223 10224
	} else if (nested_cpu_has2(vmcs12,
				   SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
		vmx_flush_tlb_ept_only(vcpu);
N
Nadav Har'El 已提交
10225 10226
	}

10227
	/*
10228 10229
	 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
	 * bits which we consider mandatory enabled.
10230 10231 10232 10233 10234 10235 10236 10237 10238 10239 10240
	 * The CR0_READ_SHADOW is what L2 should have expected to read given
	 * the specifications by L1; It's not enough to take
	 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
	 * have more bits than L1 expected.
	 */
	vmx_set_cr0(vcpu, vmcs12->guest_cr0);
	vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));

	vmx_set_cr4(vcpu, vmcs12->guest_cr4);
	vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));

10241 10242
	if (from_vmentry &&
	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
10243 10244 10245 10246 10247 10248 10249 10250
		vcpu->arch.efer = vmcs12->guest_ia32_efer;
	else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
		vcpu->arch.efer |= (EFER_LMA | EFER_LME);
	else
		vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
	/* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
	vmx_set_efer(vcpu, vcpu->arch.efer);

10251
	/* Shadow page tables on either EPT or shadow page tables. */
10252
	if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
10253 10254
				entry_failure_code))
		return 1;
10255

10256 10257 10258
	if (!enable_ept)
		vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;

10259 10260 10261 10262 10263 10264 10265 10266 10267 10268
	/*
	 * L1 may access the L2's PDPTR, so save them to construct vmcs12
	 */
	if (enable_ept) {
		vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
		vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
		vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
		vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
	}

10269 10270
	kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
	kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10271
	return 0;
10272 10273
}

10274
static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10275 10276
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
10277

10278
	if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10279 10280
	    vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
		return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10281

10282 10283
	if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
		return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10284

10285 10286
	if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
		return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10287

10288 10289
	if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
		return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10290

10291
	if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10292
				vmx->nested.nested_vmx_procbased_ctls_low,
10293
				vmx->nested.nested_vmx_procbased_ctls_high) ||
10294
	    !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10295 10296
				vmx->nested.nested_vmx_secondary_ctls_low,
				vmx->nested.nested_vmx_secondary_ctls_high) ||
10297
	    !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10298 10299
				vmx->nested.nested_vmx_pinbased_ctls_low,
				vmx->nested.nested_vmx_pinbased_ctls_high) ||
10300
	    !vmx_control_verify(vmcs12->vm_exit_controls,
10301
				vmx->nested.nested_vmx_exit_ctls_low,
10302
				vmx->nested.nested_vmx_exit_ctls_high) ||
10303
	    !vmx_control_verify(vmcs12->vm_entry_controls,
10304
				vmx->nested.nested_vmx_entry_ctls_low,
10305
				vmx->nested.nested_vmx_entry_ctls_high))
10306
		return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10307

10308
	if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10309
	    !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10310 10311 10312 10313 10314 10315 10316 10317 10318 10319 10320 10321
	    !nested_cr3_valid(vcpu, vmcs12->host_cr3))
		return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;

	return 0;
}

static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
				  u32 *exit_qual)
{
	bool ia32e;

	*exit_qual = ENTRY_FAIL_DEFAULT;
10322

10323
	if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10324
	    !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10325
		return 1;
10326 10327 10328 10329

	if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
	    vmcs12->vmcs_link_pointer != -1ull) {
		*exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10330
		return 1;
10331 10332
	}

10333
	/*
10334
	 * If the load IA32_EFER VM-entry control is 1, the following checks
10335 10336 10337 10338 10339 10340 10341
	 * are performed on the field for the IA32_EFER MSR:
	 * - Bits reserved in the IA32_EFER MSR must be 0.
	 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
	 *   the IA-32e mode guest VM-exit control. It must also be identical
	 *   to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
	 *   CR0.PG) is 1.
	 */
10342 10343
	if (to_vmx(vcpu)->nested.nested_run_pending &&
	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10344 10345 10346 10347
		ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
		if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
		    ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
		    ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10348
		     ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10349
			return 1;
10350 10351 10352 10353 10354 10355 10356 10357 10358 10359 10360 10361 10362
	}

	/*
	 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
	 * IA32_EFER MSR must be 0 in the field for that register. In addition,
	 * the values of the LMA and LME bits in the field must each be that of
	 * the host address-space size VM-exit control.
	 */
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
		ia32e = (vmcs12->vm_exit_controls &
			 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
		if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
		    ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10363
		    ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10364
			return 1;
10365 10366 10367 10368 10369
	}

	return 0;
}

10370 10371 10372 10373 10374 10375 10376 10377 10378 10379 10380 10381 10382 10383 10384 10385 10386
static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	struct loaded_vmcs *vmcs02;
	u32 msr_entry_idx;
	u32 exit_qual;

	vmcs02 = nested_get_current_vmcs02(vmx);
	if (!vmcs02)
		return -ENOMEM;

	enter_guest_mode(vcpu);

	if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
		vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);

10387
	vmx_switch_vmcs(vcpu, vmcs02);
10388 10389 10390 10391
	vmx_segment_cache_clear(vmx);

	if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
		leave_guest_mode(vcpu);
10392
		vmx_switch_vmcs(vcpu, &vmx->vmcs01);
10393 10394 10395 10396 10397 10398 10399 10400 10401 10402 10403 10404
		nested_vmx_entry_failure(vcpu, vmcs12,
					 EXIT_REASON_INVALID_STATE, exit_qual);
		return 1;
	}

	nested_get_vmcs12_pages(vcpu, vmcs12);

	msr_entry_idx = nested_vmx_load_msr(vcpu,
					    vmcs12->vm_entry_msr_load_addr,
					    vmcs12->vm_entry_msr_load_count);
	if (msr_entry_idx) {
		leave_guest_mode(vcpu);
10405
		vmx_switch_vmcs(vcpu, &vmx->vmcs01);
10406 10407 10408 10409 10410 10411 10412 10413 10414 10415 10416 10417 10418 10419 10420 10421
		nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
		return 1;
	}

	vmcs12->launch_state = 1;

	/*
	 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
	 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
	 * returned as far as L1 is concerned. It will only return (and set
	 * the success flag) when L2 exits (see nested_vmx_vmexit()).
	 */
	return 0;
}

10422 10423 10424 10425 10426 10427 10428 10429 10430 10431 10432 10433 10434 10435 10436 10437 10438 10439 10440 10441 10442 10443 10444 10445 10446 10447 10448 10449 10450 10451 10452 10453 10454 10455 10456 10457 10458 10459 10460 10461 10462 10463 10464 10465 10466 10467 10468 10469 10470 10471 10472 10473 10474 10475 10476 10477 10478 10479 10480
/*
 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
 * for running an L2 nested guest.
 */
static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
{
	struct vmcs12 *vmcs12;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 exit_qual;
	int ret;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	if (!nested_vmx_check_vmcs12(vcpu))
		goto out;

	vmcs12 = get_vmcs12(vcpu);

	if (enable_shadow_vmcs)
		copy_shadow_to_vmcs12(vmx);

	/*
	 * The nested entry process starts with enforcing various prerequisites
	 * on vmcs12 as required by the Intel SDM, and act appropriately when
	 * they fail: As the SDM explains, some conditions should cause the
	 * instruction to fail, while others will cause the instruction to seem
	 * to succeed, but return an EXIT_REASON_INVALID_STATE.
	 * To speed up the normal (success) code path, we should avoid checking
	 * for misconfigurations which will anyway be caught by the processor
	 * when using the merged vmcs02.
	 */
	if (vmcs12->launch_state == launch) {
		nested_vmx_failValid(vcpu,
			launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
			       : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
		goto out;
	}

	ret = check_vmentry_prereqs(vcpu, vmcs12);
	if (ret) {
		nested_vmx_failValid(vcpu, ret);
		goto out;
	}

	/*
	 * After this point, the trap flag no longer triggers a singlestep trap
	 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
	 * This is not 100% correct; for performance reasons, we delegate most
	 * of the checks on host state to the processor.  If those fail,
	 * the singlestep trap is missed.
	 */
	skip_emulated_instruction(vcpu);

	ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
	if (ret) {
		nested_vmx_entry_failure(vcpu, vmcs12,
					 EXIT_REASON_INVALID_STATE, exit_qual);
		return 1;
10481 10482
	}

10483 10484 10485 10486 10487
	/*
	 * We're finally done with prerequisite checking, and can start with
	 * the nested entry.
	 */

10488 10489 10490
	ret = enter_vmx_non_root_mode(vcpu, true);
	if (ret)
		return ret;
10491

10492
	if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
10493
		return kvm_vcpu_halt(vcpu);
10494

10495 10496
	vmx->nested.nested_run_pending = 1;

10497
	return 1;
10498 10499

out:
10500
	return kvm_skip_emulated_instruction(vcpu);
10501 10502
}

N
Nadav Har'El 已提交
10503 10504 10505 10506 10507 10508 10509 10510 10511 10512 10513 10514 10515 10516 10517 10518 10519 10520 10521 10522 10523 10524 10525 10526 10527 10528 10529 10530 10531 10532 10533 10534 10535 10536 10537 10538 10539
/*
 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
 * This function returns the new value we should put in vmcs12.guest_cr0.
 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
 *  1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
 *     available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
 *     didn't trap the bit, because if L1 did, so would L0).
 *  2. Bits that L1 asked to trap (and therefore L0 also did) could not have
 *     been modified by L2, and L1 knows it. So just leave the old value of
 *     the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
 *     isn't relevant, because if L0 traps this bit it can set it to anything.
 *  3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
 *     changed these bits, and therefore they need to be updated, but L0
 *     didn't necessarily allow them to be changed in GUEST_CR0 - and rather
 *     put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
 */
static inline unsigned long
vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
{
	return
	/*1*/	(vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
	/*2*/	(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
	/*3*/	(vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
			vcpu->arch.cr0_guest_owned_bits));
}

static inline unsigned long
vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
{
	return
	/*1*/	(vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
	/*2*/	(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
	/*3*/	(vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
			vcpu->arch.cr4_guest_owned_bits));
}

10540 10541 10542 10543 10544 10545
static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
				       struct vmcs12 *vmcs12)
{
	u32 idt_vectoring;
	unsigned int nr;

10546
	if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
10547 10548 10549 10550 10551 10552 10553 10554 10555 10556 10557 10558 10559 10560 10561 10562 10563
		nr = vcpu->arch.exception.nr;
		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;

		if (kvm_exception_is_soft(nr)) {
			vmcs12->vm_exit_instruction_len =
				vcpu->arch.event_exit_inst_len;
			idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
		} else
			idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;

		if (vcpu->arch.exception.has_error_code) {
			idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
			vmcs12->idt_vectoring_error_code =
				vcpu->arch.exception.error_code;
		}

		vmcs12->idt_vectoring_info_field = idt_vectoring;
J
Jan Kiszka 已提交
10564
	} else if (vcpu->arch.nmi_injected) {
10565 10566 10567 10568 10569 10570 10571 10572 10573 10574 10575 10576 10577 10578 10579 10580 10581
		vmcs12->idt_vectoring_info_field =
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
	} else if (vcpu->arch.interrupt.pending) {
		nr = vcpu->arch.interrupt.nr;
		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;

		if (vcpu->arch.interrupt.soft) {
			idt_vectoring |= INTR_TYPE_SOFT_INTR;
			vmcs12->vm_entry_instruction_len =
				vcpu->arch.event_exit_inst_len;
		} else
			idt_vectoring |= INTR_TYPE_EXT_INTR;

		vmcs12->idt_vectoring_info_field = idt_vectoring;
	}
}

10582 10583 10584 10585
static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

10586 10587 10588 10589 10590
	if (vcpu->arch.exception.pending ||
		vcpu->arch.nmi_injected ||
		vcpu->arch.interrupt.pending)
		return -EBUSY;

10591 10592 10593 10594 10595 10596 10597 10598
	if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
	    vmx->nested.preemption_timer_expired) {
		if (vmx->nested.nested_run_pending)
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
		return 0;
	}

10599
	if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
10600
		if (vmx->nested.nested_run_pending)
10601 10602 10603 10604 10605 10606 10607 10608 10609 10610 10611 10612 10613 10614 10615 10616 10617 10618
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
				  NMI_VECTOR | INTR_TYPE_NMI_INTR |
				  INTR_INFO_VALID_MASK, 0);
		/*
		 * The NMI-triggered VM exit counts as injection:
		 * clear this one and block further NMIs.
		 */
		vcpu->arch.nmi_pending = 0;
		vmx_set_nmi_mask(vcpu, true);
		return 0;
	}

	if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
	    nested_exit_on_intr(vcpu)) {
		if (vmx->nested.nested_run_pending)
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
10619
		return 0;
10620 10621
	}

10622 10623
	vmx_complete_nested_posted_interrupt(vcpu);
	return 0;
10624 10625
}

10626 10627 10628 10629 10630 10631 10632 10633 10634 10635 10636 10637 10638 10639
static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
{
	ktime_t remaining =
		hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
	u64 value;

	if (ktime_to_ns(remaining) <= 0)
		return 0;

	value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
	do_div(value, 1000000);
	return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
}

N
Nadav Har'El 已提交
10640
/*
10641 10642 10643 10644
 * Update the guest state fields of vmcs12 to reflect changes that
 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
 * VM-entry controls is also updated, since this is really a guest
 * state bit.)
N
Nadav Har'El 已提交
10645
 */
10646
static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
N
Nadav Har'El 已提交
10647 10648 10649 10650 10651 10652 10653 10654 10655 10656 10657 10658 10659 10660 10661 10662 10663 10664 10665 10666 10667 10668 10669 10670 10671 10672 10673 10674 10675 10676 10677 10678 10679 10680 10681 10682 10683 10684 10685 10686 10687 10688 10689 10690 10691 10692 10693 10694 10695
{
	vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
	vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);

	vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
	vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
	vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);

	vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
	vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
	vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
	vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
	vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
	vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
	vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
	vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
	vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
	vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
	vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
	vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
	vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
	vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
	vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
	vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
	vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
	vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
	vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
	vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
	vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
	vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
	vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
	vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
	vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
	vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
	vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
	vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
	vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
	vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
	vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
	vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
	vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
	vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
	vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
	vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);

	vmcs12->guest_interruptibility_info =
		vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	vmcs12->guest_pending_dbg_exceptions =
		vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
10696 10697 10698 10699
	if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
		vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
	else
		vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
N
Nadav Har'El 已提交
10700

10701 10702 10703 10704 10705 10706 10707
	if (nested_cpu_has_preemption_timer(vmcs12)) {
		if (vmcs12->vm_exit_controls &
		    VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
			vmcs12->vmx_preemption_timer_value =
				vmx_get_preemption_timer_value(vcpu);
		hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
	}
10708

10709 10710 10711 10712 10713 10714 10715 10716 10717
	/*
	 * In some cases (usually, nested EPT), L2 is allowed to change its
	 * own CR3 without exiting. If it has changed it, we must keep it.
	 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
	 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
	 *
	 * Additionally, restore L2's PDPTR to vmcs12.
	 */
	if (enable_ept) {
10718
		vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
10719 10720 10721 10722 10723 10724
		vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
		vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
		vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
		vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
	}

10725 10726 10727
	if (nested_cpu_has_ept(vmcs12))
		vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);

10728 10729 10730
	if (nested_cpu_has_vid(vmcs12))
		vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);

10731 10732
	vmcs12->vm_entry_controls =
		(vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
10733
		(vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
10734

10735 10736 10737 10738 10739
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
		kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
		vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
	}

N
Nadav Har'El 已提交
10740 10741
	/* TODO: These cannot have changed unless we have MSR bitmaps and
	 * the relevant bit asks not to trap the change */
10742
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
N
Nadav Har'El 已提交
10743
		vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
10744 10745
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
		vmcs12->guest_ia32_efer = vcpu->arch.efer;
N
Nadav Har'El 已提交
10746 10747 10748
	vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
	vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
	vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
10749
	if (kvm_mpx_supported())
10750
		vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
10751 10752
	if (nested_cpu_has_xsaves(vmcs12))
		vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
10753 10754 10755 10756 10757 10758 10759 10760 10761 10762 10763 10764 10765 10766 10767 10768 10769 10770 10771
}

/*
 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
 * and this function updates it to reflect the changes to the guest state while
 * L2 was running (and perhaps made some exits which were handled directly by L0
 * without going back to L1), and to reflect the exit reason.
 * Note that we do not have to copy here all VMCS fields, just those that
 * could have changed by the L2 guest or the exit - i.e., the guest-state and
 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
 * which already writes to vmcs12 directly.
 */
static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
			   u32 exit_reason, u32 exit_intr_info,
			   unsigned long exit_qualification)
{
	/* update guest state fields: */
	sync_vmcs12(vcpu, vmcs12);
N
Nadav Har'El 已提交
10772 10773 10774

	/* update exit information fields: */

10775 10776
	vmcs12->vm_exit_reason = exit_reason;
	vmcs12->exit_qualification = exit_qualification;
N
Nadav Har'El 已提交
10777

10778
	vmcs12->vm_exit_intr_info = exit_intr_info;
10779 10780 10781 10782 10783
	if ((vmcs12->vm_exit_intr_info &
	     (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
	    (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
		vmcs12->vm_exit_intr_error_code =
			vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
10784
	vmcs12->idt_vectoring_info_field = 0;
N
Nadav Har'El 已提交
10785 10786 10787
	vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
	vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);

10788 10789 10790
	if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
		/* vm_entry_intr_info_field is cleared on exit. Emulate this
		 * instead of reading the real value. */
N
Nadav Har'El 已提交
10791
		vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
10792 10793 10794 10795 10796 10797 10798 10799 10800 10801 10802 10803 10804 10805 10806

		/*
		 * Transfer the event that L0 or L1 may wanted to inject into
		 * L2 to IDT_VECTORING_INFO_FIELD.
		 */
		vmcs12_save_pending_event(vcpu, vmcs12);
	}

	/*
	 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
	 * preserved above and would only end up incorrectly in L1.
	 */
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
N
Nadav Har'El 已提交
10807 10808 10809 10810 10811 10812 10813 10814 10815 10816 10817
}

/*
 * A part of what we need to when the nested L2 guest exits and we want to
 * run its L1 parent, is to reset L1's guest state to the host state specified
 * in vmcs12.
 * This function is to be called not only on normal nested exit, but also on
 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
 * Failures During or After Loading Guest State").
 * This function should be called when the active VMCS is L1's (vmcs01).
 */
10818 10819
static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
				   struct vmcs12 *vmcs12)
N
Nadav Har'El 已提交
10820
{
10821
	struct kvm_segment seg;
10822
	u32 entry_failure_code;
10823

N
Nadav Har'El 已提交
10824 10825
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
		vcpu->arch.efer = vmcs12->host_ia32_efer;
10826
	else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
N
Nadav Har'El 已提交
10827 10828 10829 10830 10831 10832 10833
		vcpu->arch.efer |= (EFER_LMA | EFER_LME);
	else
		vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
	vmx_set_efer(vcpu, vcpu->arch.efer);

	kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
	kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
10834
	vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
N
Nadav Har'El 已提交
10835 10836
	/*
	 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10837 10838 10839 10840
	 * actually changed, because vmx_set_cr0 refers to efer set above.
	 *
	 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
	 * (KVM doesn't change it);
N
Nadav Har'El 已提交
10841
	 */
10842
	vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
10843
	vmx_set_cr0(vcpu, vmcs12->host_cr0);
N
Nadav Har'El 已提交
10844

10845
	/* Same as above - no reason to call set_cr4_guest_host_mask().  */
N
Nadav Har'El 已提交
10846 10847 10848
	vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
	kvm_set_cr4(vcpu, vmcs12->host_cr4);

10849
	nested_ept_uninit_mmu_context(vcpu);
N
Nadav Har'El 已提交
10850

10851 10852 10853 10854 10855 10856
	/*
	 * Only PDPTE load can fail as the value of cr3 was checked on entry and
	 * couldn't have changed.
	 */
	if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
		nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
N
Nadav Har'El 已提交
10857

10858 10859 10860
	if (!enable_ept)
		vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;

N
Nadav Har'El 已提交
10861 10862 10863 10864 10865 10866 10867 10868 10869 10870 10871 10872 10873 10874 10875 10876
	if (enable_vpid) {
		/*
		 * Trivially support vpid by letting L2s share their parent
		 * L1's vpid. TODO: move to a more elaborate solution, giving
		 * each L2 its own vpid and exposing the vpid feature to L1.
		 */
		vmx_flush_tlb(vcpu);
	}


	vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
	vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
	vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
	vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
	vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);

10877 10878 10879 10880
	/* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1.  */
	if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
		vmcs_write64(GUEST_BNDCFGS, 0);

10881
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
N
Nadav Har'El 已提交
10882
		vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
10883 10884
		vcpu->arch.pat = vmcs12->host_ia32_pat;
	}
N
Nadav Har'El 已提交
10885 10886 10887
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
		vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
			vmcs12->host_ia32_perf_global_ctrl);
10888

10889 10890 10891 10892 10893 10894 10895 10896 10897 10898 10899 10900 10901 10902 10903 10904 10905 10906 10907 10908 10909 10910 10911 10912 10913 10914 10915 10916 10917 10918 10919 10920 10921 10922 10923 10924 10925 10926
	/* Set L1 segment info according to Intel SDM
	    27.5.2 Loading Host Segment and Descriptor-Table Registers */
	seg = (struct kvm_segment) {
		.base = 0,
		.limit = 0xFFFFFFFF,
		.selector = vmcs12->host_cs_selector,
		.type = 11,
		.present = 1,
		.s = 1,
		.g = 1
	};
	if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
		seg.l = 1;
	else
		seg.db = 1;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
	seg = (struct kvm_segment) {
		.base = 0,
		.limit = 0xFFFFFFFF,
		.type = 3,
		.present = 1,
		.s = 1,
		.db = 1,
		.g = 1
	};
	seg.selector = vmcs12->host_ds_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
	seg.selector = vmcs12->host_es_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
	seg.selector = vmcs12->host_ss_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
	seg.selector = vmcs12->host_fs_selector;
	seg.base = vmcs12->host_fs_base;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
	seg.selector = vmcs12->host_gs_selector;
	seg.base = vmcs12->host_gs_base;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
	seg = (struct kvm_segment) {
10927
		.base = vmcs12->host_tr_base,
10928 10929 10930 10931 10932 10933 10934
		.limit = 0x67,
		.selector = vmcs12->host_tr_selector,
		.type = 11,
		.present = 1
	};
	vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);

10935 10936
	kvm_set_dr(vcpu, 7, 0x400);
	vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
10937

10938 10939 10940
	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(vcpu);

10941 10942 10943
	if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
				vmcs12->vm_exit_msr_load_count))
		nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
N
Nadav Har'El 已提交
10944 10945 10946 10947 10948 10949 10950
}

/*
 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
 * and modify vmcs12 to make it see what it would expect to see there if
 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
 */
10951 10952 10953
static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
			      u32 exit_intr_info,
			      unsigned long exit_qualification)
N
Nadav Har'El 已提交
10954 10955 10956
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10957
	u32 vm_inst_error = 0;
N
Nadav Har'El 已提交
10958

10959 10960 10961
	/* trying to cancel vmlaunch/vmresume is a bug */
	WARN_ON_ONCE(vmx->nested.nested_run_pending);

N
Nadav Har'El 已提交
10962
	leave_guest_mode(vcpu);
10963 10964
	prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
		       exit_qualification);
N
Nadav Har'El 已提交
10965

10966 10967 10968 10969
	if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
				 vmcs12->vm_exit_msr_store_count))
		nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);

10970 10971 10972
	if (unlikely(vmx->fail))
		vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);

10973
	vmx_switch_vmcs(vcpu, &vmx->vmcs01);
10974

10975 10976 10977 10978 10979 10980 10981 10982
	if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
	    && nested_exit_intr_ack_set(vcpu)) {
		int irq = kvm_cpu_get_interrupt(vcpu);
		WARN_ON(irq < 0);
		vmcs12->vm_exit_intr_info = irq |
			INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
	}

10983 10984 10985 10986 10987 10988
	trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
				       vmcs12->exit_qualification,
				       vmcs12->idt_vectoring_info_field,
				       vmcs12->vm_exit_intr_info,
				       vmcs12->vm_exit_intr_error_code,
				       KVM_ISA_VMX);
N
Nadav Har'El 已提交
10989

10990 10991
	vm_entry_controls_reset_shadow(vmx);
	vm_exit_controls_reset_shadow(vmx);
10992 10993
	vmx_segment_cache_clear(vmx);

N
Nadav Har'El 已提交
10994 10995 10996 10997 10998 10999
	/* if no vmcs02 cache requested, remove the one we used */
	if (VMCS02_POOL_SIZE == 0)
		nested_free_vmcs02(vmx, vmx->nested.current_vmptr);

	load_vmcs12_host_state(vcpu, vmcs12);

11000
	/* Update any VMCS fields that might have changed while L2 ran */
11001 11002
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11003
	vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
11004 11005 11006 11007 11008 11009
	if (vmx->hv_deadline_tsc == -1)
		vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
				PIN_BASED_VMX_PREEMPTION_TIMER);
	else
		vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
			      PIN_BASED_VMX_PREEMPTION_TIMER);
P
Peter Feiner 已提交
11010 11011
	if (kvm_has_tsc_control)
		decache_tsc_multiplier(vmx);
N
Nadav Har'El 已提交
11012

11013 11014 11015 11016
	if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
		vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
		vmx_set_virtual_x2apic_mode(vcpu,
				vcpu->arch.apic_base & X2APIC_ENABLE);
11017 11018 11019 11020
	} else if (!nested_cpu_has_ept(vmcs12) &&
		   nested_cpu_has2(vmcs12,
				   SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
		vmx_flush_tlb_ept_only(vcpu);
11021
	}
N
Nadav Har'El 已提交
11022 11023 11024 11025 11026 11027 11028

	/* This is needed for same reason as it was needed in prepare_vmcs02 */
	vmx->host_rsp = 0;

	/* Unpin physical memory we referred to in vmcs02 */
	if (vmx->nested.apic_access_page) {
		nested_release_page(vmx->nested.apic_access_page);
11029
		vmx->nested.apic_access_page = NULL;
N
Nadav Har'El 已提交
11030
	}
11031 11032
	if (vmx->nested.virtual_apic_page) {
		nested_release_page(vmx->nested.virtual_apic_page);
11033
		vmx->nested.virtual_apic_page = NULL;
11034
	}
11035 11036 11037 11038 11039 11040
	if (vmx->nested.pi_desc_page) {
		kunmap(vmx->nested.pi_desc_page);
		nested_release_page(vmx->nested.pi_desc_page);
		vmx->nested.pi_desc_page = NULL;
		vmx->nested.pi_desc = NULL;
	}
N
Nadav Har'El 已提交
11041

11042 11043 11044 11045
	/*
	 * We are now running in L2, mmu_notifier will force to reload the
	 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
	 */
11046
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
11047

N
Nadav Har'El 已提交
11048 11049 11050 11051 11052 11053 11054
	/*
	 * Exiting from L2 to L1, we're now back to L1 which thinks it just
	 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
	 * success or failure flag accordingly.
	 */
	if (unlikely(vmx->fail)) {
		vmx->fail = 0;
11055
		nested_vmx_failValid(vcpu, vm_inst_error);
N
Nadav Har'El 已提交
11056 11057
	} else
		nested_vmx_succeed(vcpu);
11058 11059
	if (enable_shadow_vmcs)
		vmx->nested.sync_shadow_vmcs = true;
11060 11061 11062

	/* in case we halted in L2 */
	vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
N
Nadav Har'El 已提交
11063 11064
}

11065 11066 11067 11068 11069
/*
 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
 */
static void vmx_leave_nested(struct kvm_vcpu *vcpu)
{
11070 11071
	if (is_guest_mode(vcpu)) {
		to_vmx(vcpu)->nested.nested_run_pending = 0;
11072
		nested_vmx_vmexit(vcpu, -1, 0, 0);
11073
	}
11074 11075 11076
	free_nested(to_vmx(vcpu));
}

11077 11078 11079 11080 11081 11082 11083 11084 11085 11086 11087 11088 11089 11090 11091
/*
 * L1's failure to enter L2 is a subset of a normal exit, as explained in
 * 23.7 "VM-entry failures during or after loading guest state" (this also
 * lists the acceptable exit-reason and exit-qualification parameters).
 * It should only be called before L2 actually succeeded to run, and when
 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
 */
static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
			struct vmcs12 *vmcs12,
			u32 reason, unsigned long qualification)
{
	load_vmcs12_host_state(vcpu, vmcs12);
	vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
	vmcs12->exit_qualification = qualification;
	nested_vmx_succeed(vcpu);
11092 11093
	if (enable_shadow_vmcs)
		to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
11094 11095
}

11096 11097 11098 11099 11100 11101 11102
static int vmx_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
			       enum x86_intercept_stage stage)
{
	return X86EMUL_CONTINUE;
}

11103 11104 11105 11106 11107 11108 11109 11110 11111 11112 11113 11114 11115 11116 11117 11118 11119 11120 11121 11122 11123 11124
#ifdef CONFIG_X86_64
/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
static inline int u64_shl_div_u64(u64 a, unsigned int shift,
				  u64 divisor, u64 *result)
{
	u64 low = a << shift, high = a >> (64 - shift);

	/* To avoid the overflow on divq */
	if (high >= divisor)
		return 1;

	/* Low hold the result, high hold rem which is discarded */
	asm("divq %2\n\t" : "=a" (low), "=d" (high) :
	    "rm" (divisor), "0" (low), "1" (high));
	*result = low;

	return 0;
}

static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
11125 11126 11127
	u64 tscl = rdtsc();
	u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
	u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
11128 11129 11130 11131 11132 11133 11134 11135 11136 11137 11138 11139 11140 11141 11142 11143 11144 11145 11146 11147 11148 11149 11150 11151 11152 11153 11154 11155 11156 11157 11158 11159 11160

	/* Convert to host delta tsc if tsc scaling is enabled */
	if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
			u64_shl_div_u64(delta_tsc,
				kvm_tsc_scaling_ratio_frac_bits,
				vcpu->arch.tsc_scaling_ratio,
				&delta_tsc))
		return -ERANGE;

	/*
	 * If the delta tsc can't fit in the 32 bit after the multi shift,
	 * we can't use the preemption timer.
	 * It's possible that it fits on later vmentries, but checking
	 * on every vmentry is costly so we just use an hrtimer.
	 */
	if (delta_tsc >> (cpu_preemption_timer_multi + 32))
		return -ERANGE;

	vmx->hv_deadline_tsc = tscl + delta_tsc;
	vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
			PIN_BASED_VMX_PREEMPTION_TIMER);
	return 0;
}

static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	vmx->hv_deadline_tsc = -1;
	vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
			PIN_BASED_VMX_PREEMPTION_TIMER);
}
#endif

11161
static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
11162
{
R
Radim Krčmář 已提交
11163 11164
	if (ple_gap)
		shrink_ple_window(vcpu);
11165 11166
}

K
Kai Huang 已提交
11167 11168 11169 11170 11171 11172 11173 11174 11175 11176 11177 11178 11179 11180 11181 11182 11183 11184 11185 11186 11187 11188 11189 11190 11191
static void vmx_slot_enable_log_dirty(struct kvm *kvm,
				     struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
	kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
}

static void vmx_slot_disable_log_dirty(struct kvm *kvm,
				       struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_set_dirty(kvm, slot);
}

static void vmx_flush_log_dirty(struct kvm *kvm)
{
	kvm_flush_pml_buffers(kvm);
}

static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
					   struct kvm_memory_slot *memslot,
					   gfn_t offset, unsigned long mask)
{
	kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
}

11192 11193 11194 11195 11196 11197 11198 11199 11200 11201 11202 11203 11204
/*
 * This routine does the following things for vCPU which is going
 * to be blocked if VT-d PI is enabled.
 * - Store the vCPU to the wakeup list, so when interrupts happen
 *   we can find the right vCPU to wake up.
 * - Change the Posted-interrupt descriptor as below:
 *      'NDST' <-- vcpu->pre_pcpu
 *      'NV' <-- POSTED_INTR_WAKEUP_VECTOR
 * - If 'ON' is set during this process, which means at least one
 *   interrupt is posted for this vCPU, we cannot block it, in
 *   this case, return 1, otherwise, return 0.
 *
 */
11205
static int pi_pre_block(struct kvm_vcpu *vcpu)
11206 11207 11208 11209 11210 11211 11212
{
	unsigned long flags;
	unsigned int dest;
	struct pi_desc old, new;
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
11213 11214
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
11215 11216 11217 11218 11219 11220 11221 11222 11223 11224 11225 11226 11227 11228 11229 11230 11231 11232 11233 11234 11235 11236 11237 11238 11239 11240 11241 11242 11243 11244 11245 11246 11247 11248 11249 11250 11251 11252 11253 11254 11255 11256 11257 11258 11259 11260 11261 11262 11263 11264 11265 11266 11267 11268 11269 11270 11271
		return 0;

	vcpu->pre_pcpu = vcpu->cpu;
	spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
			  vcpu->pre_pcpu), flags);
	list_add_tail(&vcpu->blocked_vcpu_list,
		      &per_cpu(blocked_vcpu_on_cpu,
		      vcpu->pre_pcpu));
	spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
			       vcpu->pre_pcpu), flags);

	do {
		old.control = new.control = pi_desc->control;

		/*
		 * We should not block the vCPU if
		 * an interrupt is posted for it.
		 */
		if (pi_test_on(pi_desc) == 1) {
			spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
					  vcpu->pre_pcpu), flags);
			list_del(&vcpu->blocked_vcpu_list);
			spin_unlock_irqrestore(
					&per_cpu(blocked_vcpu_on_cpu_lock,
					vcpu->pre_pcpu), flags);
			vcpu->pre_pcpu = -1;

			return 1;
		}

		WARN((pi_desc->sn == 1),
		     "Warning: SN field of posted-interrupts "
		     "is set before blocking\n");

		/*
		 * Since vCPU can be preempted during this process,
		 * vcpu->cpu could be different with pre_pcpu, we
		 * need to set pre_pcpu as the destination of wakeup
		 * notification event, then we can find the right vCPU
		 * to wakeup in wakeup handler if interrupts happen
		 * when the vCPU is in blocked state.
		 */
		dest = cpu_physical_id(vcpu->pre_pcpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* set 'NV' to 'wakeup vector' */
		new.nv = POSTED_INTR_WAKEUP_VECTOR;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);

	return 0;
}

11272 11273 11274 11275 11276
static int vmx_pre_block(struct kvm_vcpu *vcpu)
{
	if (pi_pre_block(vcpu))
		return 1;

11277 11278 11279
	if (kvm_lapic_hv_timer_in_use(vcpu))
		kvm_lapic_switch_to_sw_timer(vcpu);

11280 11281 11282 11283
	return 0;
}

static void pi_post_block(struct kvm_vcpu *vcpu)
11284 11285 11286 11287 11288 11289 11290
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;
	unsigned long flags;

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
11291 11292
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
11293 11294 11295 11296 11297 11298 11299 11300 11301 11302 11303 11304 11305 11306 11307 11308 11309 11310 11311 11312 11313 11314 11315 11316 11317 11318 11319 11320 11321 11322 11323 11324
		return;

	do {
		old.control = new.control = pi_desc->control;

		dest = cpu_physical_id(vcpu->cpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* Allow posting non-urgent interrupts */
		new.sn = 0;

		/* set 'NV' to 'notification vector' */
		new.nv = POSTED_INTR_VECTOR;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);

	if(vcpu->pre_pcpu != -1) {
		spin_lock_irqsave(
			&per_cpu(blocked_vcpu_on_cpu_lock,
			vcpu->pre_pcpu), flags);
		list_del(&vcpu->blocked_vcpu_list);
		spin_unlock_irqrestore(
			&per_cpu(blocked_vcpu_on_cpu_lock,
			vcpu->pre_pcpu), flags);
		vcpu->pre_pcpu = -1;
	}
}

11325 11326
static void vmx_post_block(struct kvm_vcpu *vcpu)
{
11327 11328 11329
	if (kvm_x86_ops->set_hv_timer)
		kvm_lapic_switch_to_hv_timer(vcpu);

11330 11331 11332
	pi_post_block(vcpu);
}

11333 11334 11335 11336 11337 11338 11339 11340 11341 11342 11343 11344 11345 11346 11347 11348 11349 11350 11351 11352
/*
 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
 *
 * @kvm: kvm
 * @host_irq: host irq of the interrupt
 * @guest_irq: gsi of the interrupt
 * @set: set or unset PI
 * returns 0 on success, < 0 on failure
 */
static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
			      uint32_t guest_irq, bool set)
{
	struct kvm_kernel_irq_routing_entry *e;
	struct kvm_irq_routing_table *irq_rt;
	struct kvm_lapic_irq irq;
	struct kvm_vcpu *vcpu;
	struct vcpu_data vcpu_info;
	int idx, ret = -EINVAL;

	if (!kvm_arch_has_assigned_device(kvm) ||
11353 11354
		!irq_remapping_cap(IRQ_POSTING_CAP) ||
		!kvm_vcpu_apicv_active(kvm->vcpus[0]))
11355 11356 11357 11358 11359 11360 11361 11362 11363 11364 11365 11366 11367 11368 11369 11370 11371 11372 11373 11374 11375 11376
		return 0;

	idx = srcu_read_lock(&kvm->irq_srcu);
	irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
	BUG_ON(guest_irq >= irq_rt->nr_rt_entries);

	hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
		if (e->type != KVM_IRQ_ROUTING_MSI)
			continue;
		/*
		 * VT-d PI cannot support posting multicast/broadcast
		 * interrupts to a vCPU, we still use interrupt remapping
		 * for these kind of interrupts.
		 *
		 * For lowest-priority interrupts, we only support
		 * those with single CPU as the destination, e.g. user
		 * configures the interrupts via /proc/irq or uses
		 * irqbalance to make the interrupts single-CPU.
		 *
		 * We will support full lowest-priority interrupt later.
		 */

11377
		kvm_set_msi_irq(kvm, e, &irq);
11378 11379 11380 11381 11382 11383 11384 11385 11386 11387 11388 11389 11390
		if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
			/*
			 * Make sure the IRTE is in remapped mode if
			 * we don't handle it in posted mode.
			 */
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			if (ret < 0) {
				printk(KERN_INFO
				   "failed to back to remapped mode, irq: %u\n",
				   host_irq);
				goto out;
			}

11391
			continue;
11392
		}
11393 11394 11395 11396

		vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
		vcpu_info.vector = irq.vector;

11397
		trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
11398 11399 11400 11401 11402 11403 11404 11405 11406 11407 11408 11409 11410 11411 11412 11413 11414 11415 11416 11417 11418 11419 11420 11421
				vcpu_info.vector, vcpu_info.pi_desc_addr, set);

		if (set)
			ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
		else {
			/* suppress notification event before unposting */
			pi_set_sn(vcpu_to_pi_desc(vcpu));
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			pi_clear_sn(vcpu_to_pi_desc(vcpu));
		}

		if (ret < 0) {
			printk(KERN_INFO "%s: failed to update PI IRTE\n",
					__func__);
			goto out;
		}
	}

	ret = 0;
out:
	srcu_read_unlock(&kvm->irq_srcu, idx);
	return ret;
}

11422 11423 11424 11425 11426 11427 11428 11429 11430 11431
static void vmx_setup_mce(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.mcg_cap & MCG_LMCE_P)
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
			FEATURE_CONTROL_LMCE;
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
			~FEATURE_CONTROL_LMCE;
}

11432
static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
A
Avi Kivity 已提交
11433 11434 11435 11436
	.cpu_has_kvm_support = cpu_has_kvm_support,
	.disabled_by_bios = vmx_disabled_by_bios,
	.hardware_setup = hardware_setup,
	.hardware_unsetup = hardware_unsetup,
Y
Yang, Sheng 已提交
11437
	.check_processor_compatibility = vmx_check_processor_compat,
A
Avi Kivity 已提交
11438 11439
	.hardware_enable = hardware_enable,
	.hardware_disable = hardware_disable,
11440
	.cpu_has_accelerated_tpr = report_flexpriority,
11441
	.cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
A
Avi Kivity 已提交
11442 11443 11444

	.vcpu_create = vmx_create_vcpu,
	.vcpu_free = vmx_free_vcpu,
11445
	.vcpu_reset = vmx_vcpu_reset,
A
Avi Kivity 已提交
11446

11447
	.prepare_guest_switch = vmx_save_host_state,
A
Avi Kivity 已提交
11448 11449 11450
	.vcpu_load = vmx_vcpu_load,
	.vcpu_put = vmx_vcpu_put,

11451
	.update_bp_intercept = update_exception_bitmap,
A
Avi Kivity 已提交
11452 11453 11454 11455 11456
	.get_msr = vmx_get_msr,
	.set_msr = vmx_set_msr,
	.get_segment_base = vmx_get_segment_base,
	.get_segment = vmx_get_segment,
	.set_segment = vmx_set_segment,
11457
	.get_cpl = vmx_get_cpl,
A
Avi Kivity 已提交
11458
	.get_cs_db_l_bits = vmx_get_cs_db_l_bits,
11459
	.decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
11460
	.decache_cr3 = vmx_decache_cr3,
11461
	.decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
A
Avi Kivity 已提交
11462 11463 11464 11465 11466 11467 11468 11469
	.set_cr0 = vmx_set_cr0,
	.set_cr3 = vmx_set_cr3,
	.set_cr4 = vmx_set_cr4,
	.set_efer = vmx_set_efer,
	.get_idt = vmx_get_idt,
	.set_idt = vmx_set_idt,
	.get_gdt = vmx_get_gdt,
	.set_gdt = vmx_set_gdt,
J
Jan Kiszka 已提交
11470 11471
	.get_dr6 = vmx_get_dr6,
	.set_dr6 = vmx_set_dr6,
11472
	.set_dr7 = vmx_set_dr7,
11473
	.sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
11474
	.cache_reg = vmx_cache_reg,
A
Avi Kivity 已提交
11475 11476
	.get_rflags = vmx_get_rflags,
	.set_rflags = vmx_set_rflags,
11477 11478 11479

	.get_pkru = vmx_get_pkru,

A
Avi Kivity 已提交
11480 11481 11482
	.tlb_flush = vmx_flush_tlb,

	.run = vmx_vcpu_run,
11483
	.handle_exit = vmx_handle_exit,
A
Avi Kivity 已提交
11484
	.skip_emulated_instruction = skip_emulated_instruction,
11485 11486
	.set_interrupt_shadow = vmx_set_interrupt_shadow,
	.get_interrupt_shadow = vmx_get_interrupt_shadow,
I
Ingo Molnar 已提交
11487
	.patch_hypercall = vmx_patch_hypercall,
E
Eddie Dong 已提交
11488
	.set_irq = vmx_inject_irq,
11489
	.set_nmi = vmx_inject_nmi,
11490
	.queue_exception = vmx_queue_exception,
A
Avi Kivity 已提交
11491
	.cancel_injection = vmx_cancel_injection,
11492
	.interrupt_allowed = vmx_interrupt_allowed,
11493
	.nmi_allowed = vmx_nmi_allowed,
J
Jan Kiszka 已提交
11494 11495
	.get_nmi_mask = vmx_get_nmi_mask,
	.set_nmi_mask = vmx_set_nmi_mask,
11496 11497 11498
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
11499
	.set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
11500
	.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
11501 11502
	.get_enable_apicv = vmx_get_enable_apicv,
	.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
11503
	.load_eoi_exitmap = vmx_load_eoi_exitmap,
11504
	.apicv_post_state_restore = vmx_apicv_post_state_restore,
11505 11506
	.hwapic_irr_update = vmx_hwapic_irr_update,
	.hwapic_isr_update = vmx_hwapic_isr_update,
11507 11508
	.sync_pir_to_irr = vmx_sync_pir_to_irr,
	.deliver_posted_interrupt = vmx_deliver_posted_interrupt,
11509

11510
	.set_tss_addr = vmx_set_tss_addr,
11511
	.get_tdp_level = get_ept_level,
11512
	.get_mt_mask = vmx_get_mt_mask,
11513

11514 11515
	.get_exit_info = vmx_get_exit_info,

11516
	.get_lpage_level = vmx_get_lpage_level,
11517 11518

	.cpuid_update = vmx_cpuid_update,
11519 11520

	.rdtscp_supported = vmx_rdtscp_supported,
11521
	.invpcid_supported = vmx_invpcid_supported,
11522 11523

	.set_supported_cpuid = vmx_set_supported_cpuid,
11524 11525

	.has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
11526 11527

	.write_tsc_offset = vmx_write_tsc_offset,
11528 11529

	.set_tdp_cr3 = vmx_set_cr3,
11530 11531

	.check_intercept = vmx_check_intercept,
11532
	.handle_external_intr = vmx_handle_external_intr,
11533
	.mpx_supported = vmx_mpx_supported,
11534
	.xsaves_supported = vmx_xsaves_supported,
11535 11536

	.check_nested_events = vmx_check_nested_events,
11537 11538

	.sched_in = vmx_sched_in,
K
Kai Huang 已提交
11539 11540 11541 11542 11543

	.slot_enable_log_dirty = vmx_slot_enable_log_dirty,
	.slot_disable_log_dirty = vmx_slot_disable_log_dirty,
	.flush_log_dirty = vmx_flush_log_dirty,
	.enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
11544

11545 11546 11547
	.pre_block = vmx_pre_block,
	.post_block = vmx_post_block,

11548
	.pmu_ops = &intel_pmu_ops,
11549 11550

	.update_pi_irte = vmx_update_pi_irte,
11551 11552 11553 11554 11555

#ifdef CONFIG_X86_64
	.set_hv_timer = vmx_set_hv_timer,
	.cancel_hv_timer = vmx_cancel_hv_timer,
#endif
11556 11557

	.setup_mce = vmx_setup_mce,
A
Avi Kivity 已提交
11558 11559 11560 11561
};

static int __init vmx_init(void)
{
11562 11563
	int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
                     __alignof__(struct vcpu_vmx), THIS_MODULE);
11564
	if (r)
11565
		return r;
S
Sheng Yang 已提交
11566

11567
#ifdef CONFIG_KEXEC_CORE
11568 11569 11570 11571
	rcu_assign_pointer(crash_vmclear_loaded_vmcss,
			   crash_vmclear_local_loaded_vmcss);
#endif

11572
	return 0;
A
Avi Kivity 已提交
11573 11574 11575 11576
}

static void __exit vmx_exit(void)
{
11577
#ifdef CONFIG_KEXEC_CORE
11578
	RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
11579 11580 11581
	synchronize_rcu();
#endif

11582
	kvm_exit();
A
Avi Kivity 已提交
11583 11584 11585 11586
}

module_init(vmx_init)
module_exit(vmx_exit)