amdgpu_smu.c 72.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

23 24
#define SWSMU_CODE_LAYER_L1

25
#include <linux/firmware.h>
26
#include <linux/pci.h>
27

28 29
#include "amdgpu.h"
#include "amdgpu_smu.h"
30
#include "smu_internal.h"
31
#include "atom.h"
32 33
#include "arcturus_ppt.h"
#include "navi10_ppt.h"
34
#include "sienna_cichlid_ppt.h"
35
#include "renoir_ppt.h"
36
#include "vangogh_ppt.h"
37
#include "aldebaran_ppt.h"
38
#include "yellow_carp_ppt.h"
39
#include "amd_pcie.h"
40

41 42 43 44 45 46 47 48 49 50
/*
 * DO NOT use these for err/warn/info/debug messages.
 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
 * They are more MGPU friendly.
 */
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug

51
static const struct amd_pm_funcs swsmu_pm_funcs;
52 53 54
static int smu_force_smuclk_levels(struct smu_context *smu,
				   enum smu_clk_type clk_type,
				   uint32_t mask);
55 56 57 58 59 60 61 62 63 64 65 66 67
static int smu_handle_task(struct smu_context *smu,
			   enum amd_dpm_forced_level level,
			   enum amd_pp_task task_id,
			   bool lock_needed);
static int smu_reset(struct smu_context *smu);
static int smu_set_fan_speed_percent(void *handle, u32 speed);
static int smu_set_fan_control_mode(struct smu_context *smu, int value);
static int smu_set_power_limit(void *handle, uint32_t limit);
static int smu_set_fan_speed_rpm(void *handle, uint32_t speed);
static int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled);

static int smu_sys_get_pp_feature_mask(void *handle,
				       char *buf)
68
{
69 70
	struct smu_context *smu = handle;
	int size = 0;
71

72 73
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
74

75 76
	mutex_lock(&smu->mutex);

77
	size = smu_get_pp_feature_mask(smu, buf);
78

79 80
	mutex_unlock(&smu->mutex);

81 82 83
	return size;
}

84 85
static int smu_sys_set_pp_feature_mask(void *handle,
				       uint64_t new_mask)
86
{
87
	struct smu_context *smu = handle;
88
	int ret = 0;
89

90 91
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
92

93 94
	mutex_lock(&smu->mutex);

95
	ret = smu_set_pp_feature_mask(smu, new_mask);
96

97 98
	mutex_unlock(&smu->mutex);

99 100 101
	return ret;
}

102 103 104 105 106 107 108 109 110 111 112 113 114
int smu_get_status_gfxoff(struct amdgpu_device *adev, uint32_t *value)
{
	int ret = 0;
	struct smu_context *smu = &adev->smu;

	if (is_support_sw_smu(adev) && smu->ppt_funcs->get_gfx_off_status)
		*value = smu_get_gfx_off_status(smu);
	else
		ret = -EINVAL;

	return ret;
}

115 116 117 118
int smu_set_soft_freq_range(struct smu_context *smu,
			    enum smu_clk_type clk_type,
			    uint32_t min,
			    uint32_t max)
119
{
120
	int ret = 0;
121

122 123 124 125 126 127 128 129 130
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->set_soft_freq_limited_range)
		ret = smu->ppt_funcs->set_soft_freq_limited_range(smu,
								  clk_type,
								  min,
								  max);

	mutex_unlock(&smu->mutex);
131

132 133 134
	return ret;
}

135 136 137 138
int smu_get_dpm_freq_range(struct smu_context *smu,
			   enum smu_clk_type clk_type,
			   uint32_t *min,
			   uint32_t *max)
139
{
140
	int ret = 0;
141 142 143 144

	if (!min && !max)
		return -EINVAL;

145
	mutex_lock(&smu->mutex);
146

147 148 149 150 151 152 153
	if (smu->ppt_funcs->get_dpm_ultimate_freq)
		ret = smu->ppt_funcs->get_dpm_ultimate_freq(smu,
							    clk_type,
							    min,
							    max);

	mutex_unlock(&smu->mutex);
154

155 156 157
	return ret;
}

158
static u32 smu_get_mclk(void *handle, bool low)
159 160 161 162 163 164 165 166 167 168 169 170 171
{
	struct smu_context *smu = handle;
	uint32_t clk_freq;
	int ret = 0;

	ret = smu_get_dpm_freq_range(smu, SMU_UCLK,
				     low ? &clk_freq : NULL,
				     !low ? &clk_freq : NULL);
	if (ret)
		return 0;
	return clk_freq * 100;
}

172
static u32 smu_get_sclk(void *handle, bool low)
173 174 175 176 177 178 179 180 181 182 183 184 185
{
	struct smu_context *smu = handle;
	uint32_t clk_freq;
	int ret = 0;

	ret = smu_get_dpm_freq_range(smu, SMU_GFXCLK,
				     low ? &clk_freq : NULL,
				     !low ? &clk_freq : NULL);
	if (ret)
		return 0;
	return clk_freq * 100;
}

186 187
static int smu_dpm_set_vcn_enable_locked(struct smu_context *smu,
					 bool enable)
188 189 190 191 192 193 194 195 196
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	if (!smu->ppt_funcs->dpm_set_vcn_enable)
		return 0;

	if (atomic_read(&power_gate->vcn_gated) ^ enable)
197
		return 0;
198 199 200 201 202

	ret = smu->ppt_funcs->dpm_set_vcn_enable(smu, enable);
	if (!ret)
		atomic_set(&power_gate->vcn_gated, !enable);

203 204 205 206 207 208 209 210 211 212 213 214 215 216
	return ret;
}

static int smu_dpm_set_vcn_enable(struct smu_context *smu,
				  bool enable)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	mutex_lock(&power_gate->vcn_gate_lock);

	ret = smu_dpm_set_vcn_enable_locked(smu, enable);

217 218 219 220 221
	mutex_unlock(&power_gate->vcn_gate_lock);

	return ret;
}

222 223
static int smu_dpm_set_jpeg_enable_locked(struct smu_context *smu,
					  bool enable)
224 225 226 227 228 229 230 231 232
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	if (!smu->ppt_funcs->dpm_set_jpeg_enable)
		return 0;

	if (atomic_read(&power_gate->jpeg_gated) ^ enable)
233
		return 0;
234 235 236 237 238

	ret = smu->ppt_funcs->dpm_set_jpeg_enable(smu, enable);
	if (!ret)
		atomic_set(&power_gate->jpeg_gated, !enable);

239 240 241 242 243 244 245 246 247 248 249 250 251 252
	return ret;
}

static int smu_dpm_set_jpeg_enable(struct smu_context *smu,
				   bool enable)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int ret = 0;

	mutex_lock(&power_gate->jpeg_gate_lock);

	ret = smu_dpm_set_jpeg_enable_locked(smu, enable);

253 254 255 256 257
	mutex_unlock(&power_gate->jpeg_gate_lock);

	return ret;
}

258 259 260
/**
 * smu_dpm_set_power_gate - power gate/ungate the specific IP block
 *
261
 * @handle:        smu_context pointer
262 263 264 265 266 267 268 269 270 271
 * @block_type: the IP block to power gate/ungate
 * @gate:       to power gate if true, ungate otherwise
 *
 * This API uses no smu->mutex lock protection due to:
 * 1. It is either called by other IP block(gfx/sdma/vcn/uvd/vce).
 *    This is guarded to be race condition free by the caller.
 * 2. Or get called on user setting request of power_dpm_force_performance_level.
 *    Under this case, the smu->mutex lock protection is already enforced on
 *    the parent API smu_force_performance_level of the call path.
 */
272 273 274
static int smu_dpm_set_power_gate(void *handle,
				  uint32_t block_type,
				  bool gate)
275
{
276
	struct smu_context *smu = handle;
277 278
	int ret = 0;

279 280
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
281

282
	switch (block_type) {
283 284 285 286
	/*
	 * Some legacy code of amdgpu_vcn.c and vcn_v2*.c still uses
	 * AMD_IP_BLOCK_TYPE_UVD for VCN. So, here both of them are kept.
	 */
287
	case AMD_IP_BLOCK_TYPE_UVD:
288 289
	case AMD_IP_BLOCK_TYPE_VCN:
		ret = smu_dpm_set_vcn_enable(smu, !gate);
290
		if (ret)
291
			dev_err(smu->adev->dev, "Failed to power %s VCN!\n",
292
				gate ? "gate" : "ungate");
293
		break;
294 295
	case AMD_IP_BLOCK_TYPE_GFX:
		ret = smu_gfx_off_control(smu, gate);
296 297 298
		if (ret)
			dev_err(smu->adev->dev, "Failed to %s gfxoff!\n",
				gate ? "enable" : "disable");
299
		break;
300 301
	case AMD_IP_BLOCK_TYPE_SDMA:
		ret = smu_powergate_sdma(smu, gate);
302 303 304
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s SDMA!\n",
				gate ? "gate" : "ungate");
305
		break;
L
Leo Liu 已提交
306
	case AMD_IP_BLOCK_TYPE_JPEG:
307
		ret = smu_dpm_set_jpeg_enable(smu, !gate);
308 309 310
		if (ret)
			dev_err(smu->adev->dev, "Failed to power %s JPEG!\n",
				gate ? "gate" : "ungate");
L
Leo Liu 已提交
311
		break;
312
	default:
313 314
		dev_err(smu->adev->dev, "Unsupported block type!\n");
		return -EINVAL;
315 316
	}

317
	return ret;
318 319
}

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
/**
 * smu_set_user_clk_dependencies - set user profile clock dependencies
 *
 * @smu:	smu_context pointer
 * @clk:	enum smu_clk_type type
 *
 * Enable/Disable the clock dependency for the @clk type.
 */
static void smu_set_user_clk_dependencies(struct smu_context *smu, enum smu_clk_type clk)
{
	if (smu->adev->in_suspend)
		return;

	if (clk == SMU_MCLK) {
		smu->user_dpm_profile.clk_dependency = 0;
		smu->user_dpm_profile.clk_dependency = BIT(SMU_FCLK) | BIT(SMU_SOCCLK);
	} else if (clk == SMU_FCLK) {
337
		/* MCLK takes precedence over FCLK */
338 339 340 341 342 343
		if (smu->user_dpm_profile.clk_dependency == (BIT(SMU_FCLK) | BIT(SMU_SOCCLK)))
			return;

		smu->user_dpm_profile.clk_dependency = 0;
		smu->user_dpm_profile.clk_dependency = BIT(SMU_MCLK) | BIT(SMU_SOCCLK);
	} else if (clk == SMU_SOCCLK) {
344
		/* MCLK takes precedence over SOCCLK */
345 346 347 348 349 350
		if (smu->user_dpm_profile.clk_dependency == (BIT(SMU_FCLK) | BIT(SMU_SOCCLK)))
			return;

		smu->user_dpm_profile.clk_dependency = 0;
		smu->user_dpm_profile.clk_dependency = BIT(SMU_MCLK) | BIT(SMU_FCLK);
	} else
351
		/* Add clk dependencies here, if any */
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
		return;
}

/**
 * smu_restore_dpm_user_profile - reinstate user dpm profile
 *
 * @smu:	smu_context pointer
 *
 * Restore the saved user power configurations include power limit,
 * clock frequencies, fan control mode and fan speed.
 */
static void smu_restore_dpm_user_profile(struct smu_context *smu)
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

	if (!smu->adev->in_suspend)
		return;

	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return;

	/* Enable restore flag */
375
	smu->user_dpm_profile.flags |= SMU_DPM_USER_PROFILE_RESTORE;
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394

	/* set the user dpm power limit */
	if (smu->user_dpm_profile.power_limit) {
		ret = smu_set_power_limit(smu, smu->user_dpm_profile.power_limit);
		if (ret)
			dev_err(smu->adev->dev, "Failed to set power limit value\n");
	}

	/* set the user dpm clock configurations */
	if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
		enum smu_clk_type clk_type;

		for (clk_type = 0; clk_type < SMU_CLK_COUNT; clk_type++) {
			/*
			 * Iterate over smu clk type and force the saved user clk
			 * configs, skip if clock dependency is enabled
			 */
			if (!(smu->user_dpm_profile.clk_dependency & BIT(clk_type)) &&
					smu->user_dpm_profile.clk_mask[clk_type]) {
395
				ret = smu_force_smuclk_levels(smu, clk_type,
396 397
						smu->user_dpm_profile.clk_mask[clk_type]);
				if (ret)
398 399
					dev_err(smu->adev->dev,
						"Failed to set clock type = %d\n", clk_type);
400 401 402 403 404 405 406 407 408 409 410 411
			}
		}
	}

	/* set the user dpm fan configurations */
	if (smu->user_dpm_profile.fan_mode == AMD_FAN_CTRL_MANUAL) {
		ret = smu_set_fan_control_mode(smu, smu->user_dpm_profile.fan_mode);
		if (ret) {
			dev_err(smu->adev->dev, "Failed to set manual fan control mode\n");
			return;
		}

412 413
		if (!ret && smu->user_dpm_profile.fan_speed_percent) {
			ret = smu_set_fan_speed_percent(smu, smu->user_dpm_profile.fan_speed_percent);
414 415 416 417 418 419 420 421 422
			if (ret)
				dev_err(smu->adev->dev, "Failed to set manual fan speed\n");
		}
	}

	/* Disable restore flag */
	smu->user_dpm_profile.flags &= ~SMU_DPM_USER_PROFILE_RESTORE;
}

423 424
static int smu_get_power_num_states(void *handle,
				    struct pp_states_info *state_info)
425 426 427 428 429 430
{
	if (!state_info)
		return -EINVAL;

	/* not support power state */
	memset(state_info, 0, sizeof(struct pp_states_info));
431 432
	state_info->nums = 1;
	state_info->states[0] = POWER_STATE_TYPE_DEFAULT;
433 434 435 436

	return 0;
}

437 438
bool is_support_sw_smu(struct amdgpu_device *adev)
{
439 440
	if (adev->asic_type >= CHIP_ARCTURUS)
		return true;
441

442
	return false;
443 444
}

445 446 447 448 449 450 451 452 453 454 455 456 457 458
bool is_support_cclk_dpm(struct amdgpu_device *adev)
{
	struct smu_context *smu = &adev->smu;

	if (!is_support_sw_smu(adev))
		return false;

	if (!smu_feature_is_enabled(smu, SMU_FEATURE_CCLK_DPM_BIT))
		return false;

	return true;
}


459 460
static int smu_sys_get_pp_table(void *handle,
				char **table)
461
{
462
	struct smu_context *smu = handle;
463
	struct smu_table_context *smu_table = &smu->smu_table;
464
	uint32_t powerplay_table_size;
465

466 467
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
468

469 470 471
	if (!smu_table->power_play_table && !smu_table->hardcode_pptable)
		return -EINVAL;

472 473
	mutex_lock(&smu->mutex);

474 475 476 477 478
	if (smu_table->hardcode_pptable)
		*table = smu_table->hardcode_pptable;
	else
		*table = smu_table->power_play_table;

479 480 481 482 483
	powerplay_table_size = smu_table->power_play_table_size;

	mutex_unlock(&smu->mutex);

	return powerplay_table_size;
484 485
}

486 487 488
static int smu_sys_set_pp_table(void *handle,
				const char *buf,
				size_t size)
489
{
490
	struct smu_context *smu = handle;
491 492 493 494
	struct smu_table_context *smu_table = &smu->smu_table;
	ATOM_COMMON_TABLE_HEADER *header = (ATOM_COMMON_TABLE_HEADER *)buf;
	int ret = 0;

495 496
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
497

498
	if (header->usStructureSize != size) {
499
		dev_err(smu->adev->dev, "pp table size not matched !\n");
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
		return -EIO;
	}

	mutex_lock(&smu->mutex);
	if (!smu_table->hardcode_pptable)
		smu_table->hardcode_pptable = kzalloc(size, GFP_KERNEL);
	if (!smu_table->hardcode_pptable) {
		ret = -ENOMEM;
		goto failed;
	}

	memcpy(smu_table->hardcode_pptable, buf, size);
	smu_table->power_play_table = smu_table->hardcode_pptable;
	smu_table->power_play_table_size = size;

515 516 517 518 519 520
	/*
	 * Special hw_fini action(for Navi1x, the DPMs disablement will be
	 * skipped) may be needed for custom pptable uploading.
	 */
	smu->uploading_custom_pp_table = true;

521 522
	ret = smu_reset(smu);
	if (ret)
523
		dev_info(smu->adev->dev, "smu reset failed, ret = %d\n", ret);
524

525 526
	smu->uploading_custom_pp_table = false;

527 528 529 530 531
failed:
	mutex_unlock(&smu->mutex);
	return ret;
}

E
Evan Quan 已提交
532
static int smu_get_driver_allowed_feature_mask(struct smu_context *smu)
533 534 535
{
	struct smu_feature *feature = &smu->smu_feature;
	int ret = 0;
536
	uint32_t allowed_feature_mask[SMU_FEATURE_MAX/32];
537

538
	bitmap_zero(feature->allowed, SMU_FEATURE_MAX);
539

540
	ret = smu_get_allowed_feature_mask(smu, allowed_feature_mask,
541 542 543 544
					     SMU_FEATURE_MAX/32);
	if (ret)
		return ret;

545 546
	bitmap_or(feature->allowed, feature->allowed,
		      (unsigned long *)allowed_feature_mask,
547 548 549 550
		      feature->feature_num);

	return ret;
}
551

552 553
static int smu_set_funcs(struct amdgpu_device *adev)
{
554 555
	struct smu_context *smu = &adev->smu;

556 557 558
	if (adev->pm.pp_feature & PP_OVERDRIVE_MASK)
		smu->od_enabled = true;

559
	switch (adev->asic_type) {
560
	case CHIP_NAVI10:
561
	case CHIP_NAVI14:
562
	case CHIP_NAVI12:
563 564
		navi10_set_ppt_funcs(smu);
		break;
565
	case CHIP_ARCTURUS:
566
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
567
		arcturus_set_ppt_funcs(smu);
568 569
		/* OD is not supported on Arcturus */
		smu->od_enabled =false;
570
		break;
571
	case CHIP_SIENNA_CICHLID:
572
	case CHIP_NAVY_FLOUNDER:
573
	case CHIP_DIMGREY_CAVEFISH:
574
	case CHIP_BEIGE_GOBY:
575 576
		sienna_cichlid_set_ppt_funcs(smu);
		break;
577 578
	case CHIP_ALDEBARAN:
		aldebaran_set_ppt_funcs(smu);
579 580
		/* Enable pp_od_clk_voltage node */
		smu->od_enabled = true;
581
		break;
582
	case CHIP_RENOIR:
583
		renoir_set_ppt_funcs(smu);
584
		break;
585 586 587
	case CHIP_VANGOGH:
		vangogh_set_ppt_funcs(smu);
		break;
588 589 590
	case CHIP_YELLOW_CARP:
		yellow_carp_set_ppt_funcs(smu);
		break;
591 592 593 594
	default:
		return -EINVAL;
	}

595 596 597 598 599 600 601 602 603
	return 0;
}

static int smu_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

	smu->adev = adev;
604
	smu->pm_enabled = !!amdgpu_dpm;
605
	smu->is_apu = false;
606
	mutex_init(&smu->mutex);
607 608 609
	mutex_init(&smu->smu_baco.mutex);
	smu->smu_baco.state = SMU_BACO_STATE_EXIT;
	smu->smu_baco.platform_support = false;
610

611 612 613
	adev->powerplay.pp_handle = smu;
	adev->powerplay.pp_funcs = &swsmu_pm_funcs;

614
	return smu_set_funcs(adev);
615 616
}

617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
static int smu_set_default_dpm_table(struct smu_context *smu)
{
	struct smu_power_context *smu_power = &smu->smu_power;
	struct smu_power_gate *power_gate = &smu_power->power_gate;
	int vcn_gate, jpeg_gate;
	int ret = 0;

	if (!smu->ppt_funcs->set_default_dpm_table)
		return 0;

	mutex_lock(&power_gate->vcn_gate_lock);
	mutex_lock(&power_gate->jpeg_gate_lock);

	vcn_gate = atomic_read(&power_gate->vcn_gated);
	jpeg_gate = atomic_read(&power_gate->jpeg_gated);

	ret = smu_dpm_set_vcn_enable_locked(smu, true);
	if (ret)
		goto err0_out;

	ret = smu_dpm_set_jpeg_enable_locked(smu, true);
	if (ret)
		goto err1_out;

	ret = smu->ppt_funcs->set_default_dpm_table(smu);
	if (ret)
		dev_err(smu->adev->dev,
			"Failed to setup default dpm clock tables!\n");

	smu_dpm_set_jpeg_enable_locked(smu, !jpeg_gate);
err1_out:
	smu_dpm_set_vcn_enable_locked(smu, !vcn_gate);
err0_out:
	mutex_unlock(&power_gate->jpeg_gate_lock);
	mutex_unlock(&power_gate->vcn_gate_lock);

	return ret;
}

656

657 658 659 660
static int smu_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
661
	int ret = 0;
662

663 664
	smu_set_fine_grain_gfx_freq_parameters(smu);

665 666
	if (!smu->pm_enabled)
		return 0;
H
Huang Rui 已提交
667

668 669 670 671 672 673
	ret = smu_post_init(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to post smu init!\n");
		return ret;
	}

674 675 676
	if (adev->asic_type == CHIP_YELLOW_CARP)
		return 0;

677 678 679 680 681 682
	if (!amdgpu_sriov_vf(adev) || smu->od_enabled) {
		ret = smu_set_default_od_settings(smu);
		if (ret) {
			dev_err(adev->dev, "Failed to setup default OD settings!\n");
			return ret;
		}
683
	}
684 685

	ret = smu_populate_umd_state_clk(smu);
686 687
	if (ret) {
		dev_err(adev->dev, "Failed to populate UMD state clocks!\n");
688
		return ret;
689
	}
690

691
	ret = smu_get_asic_power_limits(smu);
692
	if (ret) {
693
		dev_err(adev->dev, "Failed to get asic power limits!\n");
694
		return ret;
695
	}
696

697 698
	if (!amdgpu_sriov_vf(adev))
		smu_get_unique_id(smu);
699

700 701
	smu_get_fan_parameters(smu);

702 703
	smu_handle_task(&adev->smu,
			smu->smu_dpm.dpm_level,
704 705
			AMD_PP_TASK_COMPLETE_INIT,
			false);
706

707 708
	smu_restore_dpm_user_profile(smu);

709 710 711
	return 0;
}

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
static int smu_init_fb_allocations(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);
	uint32_t max_table_size = 0;
	int ret, i;

	/* VRAM allocation for tool table */
	if (tables[SMU_TABLE_PMSTATUSLOG].size) {
		ret = amdgpu_bo_create_kernel(adev,
					      tables[SMU_TABLE_PMSTATUSLOG].size,
					      tables[SMU_TABLE_PMSTATUSLOG].align,
					      tables[SMU_TABLE_PMSTATUSLOG].domain,
					      &tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
		if (ret) {
731
			dev_err(adev->dev, "VRAM allocation for tool table failed!\n");
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
			return ret;
		}
	}

	/* VRAM allocation for driver table */
	for (i = 0; i < SMU_TABLE_COUNT; i++) {
		if (tables[i].size == 0)
			continue;

		if (i == SMU_TABLE_PMSTATUSLOG)
			continue;

		if (max_table_size < tables[i].size)
			max_table_size = tables[i].size;
	}

	driver_table->size = max_table_size;
	driver_table->align = PAGE_SIZE;
	driver_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      driver_table->size,
				      driver_table->align,
				      driver_table->domain,
				      &driver_table->bo,
				      &driver_table->mc_address,
				      &driver_table->cpu_addr);
	if (ret) {
760
		dev_err(adev->dev, "VRAM allocation for driver table failed!\n");
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
		if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
			amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
					      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
					      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);
	}

	return ret;
}

static int smu_fini_fb_allocations(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *tables = smu_table->tables;
	struct smu_table *driver_table = &(smu_table->driver_table);

	if (tables[SMU_TABLE_PMSTATUSLOG].mc_address)
		amdgpu_bo_free_kernel(&tables[SMU_TABLE_PMSTATUSLOG].bo,
				      &tables[SMU_TABLE_PMSTATUSLOG].mc_address,
				      &tables[SMU_TABLE_PMSTATUSLOG].cpu_addr);

	amdgpu_bo_free_kernel(&driver_table->bo,
			      &driver_table->mc_address,
			      &driver_table->cpu_addr);

	return 0;
}

/**
 * smu_alloc_memory_pool - allocate memory pool in the system memory
 *
 * @smu: amdgpu_device pointer
 *
 * This memory pool will be used for SMC use and msg SetSystemVirtualDramAddr
 * and DramLogSetDramAddr can notify it changed.
 *
 * Returns 0 on success, error on failure.
 */
static int smu_alloc_memory_pool(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;
	uint64_t pool_size = smu->pool_size;
	int ret = 0;

	if (pool_size == SMU_MEMORY_POOL_SIZE_ZERO)
		return ret;

	memory_pool->size = pool_size;
	memory_pool->align = PAGE_SIZE;
	memory_pool->domain = AMDGPU_GEM_DOMAIN_GTT;

	switch (pool_size) {
	case SMU_MEMORY_POOL_SIZE_256_MB:
	case SMU_MEMORY_POOL_SIZE_512_MB:
	case SMU_MEMORY_POOL_SIZE_1_GB:
	case SMU_MEMORY_POOL_SIZE_2_GB:
		ret = amdgpu_bo_create_kernel(adev,
					      memory_pool->size,
					      memory_pool->align,
					      memory_pool->domain,
					      &memory_pool->bo,
					      &memory_pool->mc_address,
					      &memory_pool->cpu_addr);
825 826
		if (ret)
			dev_err(adev->dev, "VRAM allocation for dramlog failed!\n");
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		break;
	default:
		break;
	}

	return ret;
}

static int smu_free_memory_pool(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (memory_pool->size == SMU_MEMORY_POOL_SIZE_ZERO)
		return 0;

	amdgpu_bo_free_kernel(&memory_pool->bo,
			      &memory_pool->mc_address,
			      &memory_pool->cpu_addr);

	memset(memory_pool, 0, sizeof(struct smu_table));

	return 0;
}

852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
static int smu_alloc_dummy_read_table(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *dummy_read_1_table =
			&smu_table->dummy_read_1_table;
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

	dummy_read_1_table->size = 0x40000;
	dummy_read_1_table->align = PAGE_SIZE;
	dummy_read_1_table->domain = AMDGPU_GEM_DOMAIN_VRAM;

	ret = amdgpu_bo_create_kernel(adev,
				      dummy_read_1_table->size,
				      dummy_read_1_table->align,
				      dummy_read_1_table->domain,
				      &dummy_read_1_table->bo,
				      &dummy_read_1_table->mc_address,
				      &dummy_read_1_table->cpu_addr);
	if (ret)
		dev_err(adev->dev, "VRAM allocation for dummy read table failed!\n");

	return ret;
}

static void smu_free_dummy_read_table(struct smu_context *smu)
{
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *dummy_read_1_table =
			&smu_table->dummy_read_1_table;


	amdgpu_bo_free_kernel(&dummy_read_1_table->bo,
			      &dummy_read_1_table->mc_address,
			      &dummy_read_1_table->cpu_addr);

	memset(dummy_read_1_table, 0, sizeof(struct smu_table));
}

891 892 893 894
static int smu_smc_table_sw_init(struct smu_context *smu)
{
	int ret;

895 896 897 898 899 900
	/**
	 * Create smu_table structure, and init smc tables such as
	 * TABLE_PPTABLE, TABLE_WATERMARKS, TABLE_SMU_METRICS, and etc.
	 */
	ret = smu_init_smc_tables(smu);
	if (ret) {
901
		dev_err(smu->adev->dev, "Failed to init smc tables!\n");
902 903 904
		return ret;
	}

905 906 907 908 909 910
	/**
	 * Create smu_power_context structure, and allocate smu_dpm_context and
	 * context size to fill the smu_power_context data.
	 */
	ret = smu_init_power(smu);
	if (ret) {
911
		dev_err(smu->adev->dev, "Failed to init smu_init_power!\n");
912 913 914
		return ret;
	}

915 916 917 918 919 920 921 922 923 924 925
	/*
	 * allocate vram bos to store smc table contents.
	 */
	ret = smu_init_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_alloc_memory_pool(smu);
	if (ret)
		return ret;

926 927 928 929
	ret = smu_alloc_dummy_read_table(smu);
	if (ret)
		return ret;

930 931 932 933
	ret = smu_i2c_init(smu, &smu->adev->pm.smu_i2c);
	if (ret)
		return ret;

934 935 936
	return 0;
}

937 938 939 940
static int smu_smc_table_sw_fini(struct smu_context *smu)
{
	int ret;

941 942
	smu_i2c_fini(smu, &smu->adev->pm.smu_i2c);

943 944
	smu_free_dummy_read_table(smu);

945 946 947 948 949 950 951 952 953 954
	ret = smu_free_memory_pool(smu);
	if (ret)
		return ret;

	ret = smu_fini_fb_allocations(smu);
	if (ret)
		return ret;

	ret = smu_fini_power(smu);
	if (ret) {
955
		dev_err(smu->adev->dev, "Failed to init smu_fini_power!\n");
956 957 958
		return ret;
	}

959 960
	ret = smu_fini_smc_tables(smu);
	if (ret) {
961
		dev_err(smu->adev->dev, "Failed to smu_fini_smc_tables!\n");
962 963 964 965 966 967
		return ret;
	}

	return 0;
}

968 969 970 971 972 973 974 975
static void smu_throttling_logging_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       throttling_logging_work);

	smu_log_thermal_throttling(smu);
}

976 977 978 979 980 981 982 983 984 985 986 987 988
static void smu_interrupt_work_fn(struct work_struct *work)
{
	struct smu_context *smu = container_of(work, struct smu_context,
					       interrupt_work);

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->interrupt_work)
		smu->ppt_funcs->interrupt_work(smu);

	mutex_unlock(&smu->mutex);
}

989 990 991 992 993 994
static int smu_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;
	int ret;

995
	smu->pool_size = adev->pm.smu_prv_buffer_size;
996
	smu->smu_feature.feature_num = SMU_FEATURE_MAX;
997
	mutex_init(&smu->smu_feature.mutex);
998 999 1000
	bitmap_zero(smu->smu_feature.supported, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.enabled, SMU_FEATURE_MAX);
	bitmap_zero(smu->smu_feature.allowed, SMU_FEATURE_MAX);
1001

1002
	mutex_init(&smu->sensor_lock);
1003
	mutex_init(&smu->metrics_lock);
1004
	mutex_init(&smu->message_lock);
1005

1006
	INIT_WORK(&smu->throttling_logging_work, smu_throttling_logging_work_fn);
1007
	INIT_WORK(&smu->interrupt_work, smu_interrupt_work_fn);
1008
	atomic64_set(&smu->throttle_int_counter, 0);
1009
	smu->watermarks_bitmap = 0;
1010 1011 1012
	smu->power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->default_power_profile_mode = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;

1013 1014 1015 1016 1017
	atomic_set(&smu->smu_power.power_gate.vcn_gated, 1);
	atomic_set(&smu->smu_power.power_gate.jpeg_gated, 1);
	mutex_init(&smu->smu_power.power_gate.vcn_gate_lock);
	mutex_init(&smu->smu_power.power_gate.jpeg_gate_lock);

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	smu->workload_mask = 1 << smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT];
	smu->workload_prority[PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT] = 0;
	smu->workload_prority[PP_SMC_POWER_PROFILE_FULLSCREEN3D] = 1;
	smu->workload_prority[PP_SMC_POWER_PROFILE_POWERSAVING] = 2;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VIDEO] = 3;
	smu->workload_prority[PP_SMC_POWER_PROFILE_VR] = 4;
	smu->workload_prority[PP_SMC_POWER_PROFILE_COMPUTE] = 5;
	smu->workload_prority[PP_SMC_POWER_PROFILE_CUSTOM] = 6;

	smu->workload_setting[0] = PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT;
	smu->workload_setting[1] = PP_SMC_POWER_PROFILE_FULLSCREEN3D;
	smu->workload_setting[2] = PP_SMC_POWER_PROFILE_POWERSAVING;
	smu->workload_setting[3] = PP_SMC_POWER_PROFILE_VIDEO;
	smu->workload_setting[4] = PP_SMC_POWER_PROFILE_VR;
	smu->workload_setting[5] = PP_SMC_POWER_PROFILE_COMPUTE;
	smu->workload_setting[6] = PP_SMC_POWER_PROFILE_CUSTOM;
1034
	smu->display_config = &adev->pm.pm_display_cfg;
1035

1036 1037
	smu->smu_dpm.dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
	smu->smu_dpm.requested_dpm_level = AMD_DPM_FORCED_LEVEL_AUTO;
1038

1039 1040 1041 1042
	ret = smu_init_microcode(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to load smu firmware!\n");
		return ret;
1043 1044
	}

1045 1046
	ret = smu_smc_table_sw_init(smu);
	if (ret) {
1047
		dev_err(adev->dev, "Failed to sw init smc table!\n");
1048 1049 1050
		return ret;
	}

1051 1052
	ret = smu_register_irq_handler(smu);
	if (ret) {
1053
		dev_err(adev->dev, "Failed to register smc irq handler!\n");
1054 1055 1056
		return ret;
	}

1057 1058 1059 1060
	/* If there is no way to query fan control mode, fan control is not supported */
	if (!smu->ppt_funcs->get_fan_control_mode)
		smu->adev->pm.no_fan = true;

1061 1062 1063 1064 1065 1066
	return 0;
}

static int smu_sw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1067 1068
	struct smu_context *smu = &adev->smu;
	int ret;
1069

1070 1071
	ret = smu_smc_table_sw_fini(smu);
	if (ret) {
1072
		dev_err(adev->dev, "Failed to sw fini smc table!\n");
1073 1074 1075
		return ret;
	}

1076 1077
	smu_fini_microcode(smu);

1078 1079
	return 0;
}
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
static int smu_get_thermal_temperature_range(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	struct smu_temperature_range *range =
				&smu->thermal_range;
	int ret = 0;

	if (!smu->ppt_funcs->get_thermal_temperature_range)
		return 0;

	ret = smu->ppt_funcs->get_thermal_temperature_range(smu, range);
	if (ret)
		return ret;

	adev->pm.dpm.thermal.min_temp = range->min;
	adev->pm.dpm.thermal.max_temp = range->max;
	adev->pm.dpm.thermal.max_edge_emergency_temp = range->edge_emergency_max;
	adev->pm.dpm.thermal.min_hotspot_temp = range->hotspot_min;
	adev->pm.dpm.thermal.max_hotspot_crit_temp = range->hotspot_crit_max;
	adev->pm.dpm.thermal.max_hotspot_emergency_temp = range->hotspot_emergency_max;
	adev->pm.dpm.thermal.min_mem_temp = range->mem_min;
	adev->pm.dpm.thermal.max_mem_crit_temp = range->mem_crit_max;
	adev->pm.dpm.thermal.max_mem_emergency_temp = range->mem_emergency_max;

	return ret;
}

E
Evan Quan 已提交
1108
static int smu_smc_hw_setup(struct smu_context *smu)
1109
{
1110
	struct amdgpu_device *adev = smu->adev;
1111
	uint32_t pcie_gen = 0, pcie_width = 0;
1112
	int ret = 0;
1113

1114
	if (adev->in_suspend && smu_is_dpm_running(smu)) {
1115
		dev_info(adev->dev, "dpm has been enabled\n");
1116 1117 1118 1119 1120
		/* this is needed specifically */
		if ((adev->asic_type >= CHIP_SIENNA_CICHLID) &&
		    (adev->asic_type <= CHIP_DIMGREY_CAVEFISH))
			ret = smu_system_features_control(smu, true);
		return ret;
1121 1122
	}

1123
	ret = smu_init_display_count(smu, 0);
1124 1125
	if (ret) {
		dev_info(adev->dev, "Failed to pre-set display count as 0!\n");
1126
		return ret;
1127
	}
1128

1129
	ret = smu_set_driver_table_location(smu);
1130 1131
	if (ret) {
		dev_err(adev->dev, "Failed to SetDriverDramAddr!\n");
1132
		return ret;
1133
	}
1134

1135 1136 1137 1138
	/*
	 * Set PMSTATUSLOG table bo address with SetToolsDramAddr MSG for tools.
	 */
	ret = smu_set_tool_table_location(smu);
1139 1140
	if (ret) {
		dev_err(adev->dev, "Failed to SetToolsDramAddr!\n");
1141
		return ret;
1142
	}
1143 1144 1145 1146 1147 1148

	/*
	 * Use msg SetSystemVirtualDramAddr and DramLogSetDramAddr can notify
	 * pool location.
	 */
	ret = smu_notify_memory_pool_location(smu);
1149 1150
	if (ret) {
		dev_err(adev->dev, "Failed to SetDramLogDramAddr!\n");
1151
		return ret;
1152
	}
1153

1154
	/* smu_dump_pptable(smu); */
1155 1156 1157 1158 1159
	/*
	 * Copy pptable bo in the vram to smc with SMU MSGs such as
	 * SetDriverDramAddr and TransferTableDram2Smu.
	 */
	ret = smu_write_pptable(smu);
1160 1161
	if (ret) {
		dev_err(adev->dev, "Failed to transfer pptable to SMC!\n");
1162
		return ret;
1163
	}
1164

1165 1166 1167 1168
	/* issue Run*Btc msg */
	ret = smu_run_btc(smu);
	if (ret)
		return ret;
1169

1170
	ret = smu_feature_set_allowed_mask(smu);
1171 1172
	if (ret) {
		dev_err(adev->dev, "Failed to set driver allowed features mask!\n");
1173
		return ret;
1174
	}
1175

1176
	ret = smu_system_features_control(smu, true);
1177 1178
	if (ret) {
		dev_err(adev->dev, "Failed to enable requested dpm features!\n");
1179
		return ret;
1180
	}
1181

1182
	if (!smu_is_dpm_running(smu))
1183
		dev_info(adev->dev, "dpm has been disabled\n");
1184

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4)
		pcie_gen = 3;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
		pcie_gen = 2;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
		pcie_gen = 1;
	else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1)
		pcie_gen = 0;

	/* Bit 31:16: LCLK DPM level. 0 is DPM0, and 1 is DPM1
	 * Bit 15:8:  PCIE GEN, 0 to 3 corresponds to GEN1 to GEN4
	 * Bit 7:0:   PCIE lane width, 1 to 7 corresponds is x1 to x32
	 */
	if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16)
		pcie_width = 6;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12)
		pcie_width = 5;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8)
		pcie_width = 4;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4)
		pcie_width = 3;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2)
		pcie_width = 2;
	else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1)
		pcie_width = 1;
	ret = smu_update_pcie_parameters(smu, pcie_gen, pcie_width);
	if (ret) {
		dev_err(adev->dev, "Attempt to override pcie params failed!\n");
1213
		return ret;
1214
	}
1215

1216 1217 1218 1219 1220 1221
	ret = smu_get_thermal_temperature_range(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to get thermal temperature ranges!\n");
		return ret;
	}

1222
	ret = smu_enable_thermal_alert(smu);
1223 1224
	if (ret) {
		dev_err(adev->dev, "Failed to enable thermal alert!\n");
1225
		return ret;
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	}

	/*
	 * Set initialized values (get from vbios) to dpm tables context such as
	 * gfxclk, memclk, dcefclk, and etc. And enable the DPM feature for each
	 * type of clks.
	 */
	ret = smu_set_default_dpm_table(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to setup default dpm clock tables!\n");
		return ret;
1237
	}
1238

1239 1240 1241
	ret = smu_notify_display_change(smu);
	if (ret)
		return ret;
1242

1243 1244 1245 1246
	/*
	 * Set min deep sleep dce fclk with bootup value from vbios via
	 * SetMinDeepSleepDcefclk MSG.
	 */
1247 1248
	ret = smu_set_min_dcef_deep_sleep(smu,
					  smu->smu_table.boot_values.dcefclk / 100);
1249 1250
	if (ret)
		return ret;
1251

1252
	return ret;
1253 1254
}

1255
static int smu_start_smc_engine(struct smu_context *smu)
1256
{
1257 1258
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
1259

1260 1261
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		if (adev->asic_type < CHIP_NAVI10) {
1262 1263
			if (smu->ppt_funcs->load_microcode) {
				ret = smu->ppt_funcs->load_microcode(smu);
1264 1265 1266
				if (ret)
					return ret;
			}
1267
		}
1268 1269
	}

1270 1271
	if (smu->ppt_funcs->check_fw_status) {
		ret = smu->ppt_funcs->check_fw_status(smu);
1272
		if (ret) {
1273
			dev_err(adev->dev, "SMC is not ready\n");
1274 1275
			return ret;
		}
1276
	}
1277

1278 1279 1280 1281 1282 1283 1284 1285
	/*
	 * Send msg GetDriverIfVersion to check if the return value is equal
	 * with DRIVER_IF_VERSION of smc header.
	 */
	ret = smu_check_fw_version(smu);
	if (ret)
		return ret;

1286 1287 1288 1289 1290 1291 1292 1293 1294
	return ret;
}

static int smu_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1295 1296
	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
		smu->pm_enabled = false;
1297
		return 0;
1298
	}
1299

1300
	ret = smu_start_smc_engine(smu);
1301
	if (ret) {
1302
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
1303 1304 1305
		return ret;
	}

1306
	if (smu->is_apu) {
1307
		smu_powergate_sdma(&adev->smu, false);
1308
		smu_dpm_set_vcn_enable(smu, true);
1309
		smu_dpm_set_jpeg_enable(smu, true);
1310
		smu_set_gfx_cgpg(&adev->smu, true);
1311
	}
1312

1313 1314 1315
	if (!smu->pm_enabled)
		return 0;

1316 1317
	/* get boot_values from vbios to set revision, gfxclk, and etc. */
	ret = smu_get_vbios_bootup_values(smu);
1318 1319
	if (ret) {
		dev_err(adev->dev, "Failed to get VBIOS boot clock values!\n");
1320
		return ret;
1321
	}
1322 1323

	ret = smu_setup_pptable(smu);
1324 1325
	if (ret) {
		dev_err(adev->dev, "Failed to setup pptable!\n");
1326
		return ret;
1327
	}
1328

E
Evan Quan 已提交
1329
	ret = smu_get_driver_allowed_feature_mask(smu);
1330
	if (ret)
1331
		return ret;
1332

E
Evan Quan 已提交
1333
	ret = smu_smc_hw_setup(smu);
1334 1335 1336 1337
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1338

1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	/*
	 * Move maximum sustainable clock retrieving here considering
	 * 1. It is not needed on resume(from S3).
	 * 2. DAL settings come between .hw_init and .late_init of SMU.
	 *    And DAL needs to know the maximum sustainable clocks. Thus
	 *    it cannot be put in .late_init().
	 */
	ret = smu_init_max_sustainable_clocks(smu);
	if (ret) {
		dev_err(adev->dev, "Failed to init max sustainable clocks!\n");
		return ret;
	}

1352
	adev->pm.dpm_enabled = true;
1353

1354
	dev_info(adev->dev, "SMU is initialized successfully!\n");
1355 1356 1357 1358

	return 0;
}

1359
static int smu_disable_dpms(struct smu_context *smu)
1360
{
1361 1362 1363
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;
	bool use_baco = !smu->is_apu &&
1364
		((amdgpu_in_reset(adev) &&
1365
		  (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO)) ||
1366
		 ((adev->in_runpm || adev->in_s4) && amdgpu_asic_supports_baco(adev)));
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380

	/*
	 * For custom pptable uploading, skip the DPM features
	 * disable process on Navi1x ASICs.
	 *   - As the gfx related features are under control of
	 *     RLC on those ASICs. RLC reinitialization will be
	 *     needed to reenable them. That will cost much more
	 *     efforts.
	 *
	 *   - SMU firmware can handle the DPM reenablement
	 *     properly.
	 */
	if (smu->uploading_custom_pp_table &&
	    (adev->asic_type >= CHIP_NAVI10) &&
1381
	    (adev->asic_type <= CHIP_DIMGREY_CAVEFISH))
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
		return 0;

	/*
	 * For Sienna_Cichlid, PMFW will handle the features disablement properly
	 * on BACO in. Driver involvement is unnecessary.
	 */
	if ((adev->asic_type == CHIP_SIENNA_CICHLID) &&
	     use_baco)
		return 0;

	/*
1393 1394
	 * For gpu reset, runpm and hibernation through BACO,
	 * BACO feature has to be kept enabled.
1395
	 */
1396
	if (use_baco && smu_feature_is_enabled(smu, SMU_FEATURE_BACO_BIT)) {
1397 1398
		ret = smu_disable_all_features_with_exception(smu,
							      SMU_FEATURE_BACO_BIT);
1399
		if (ret)
1400
			dev_err(adev->dev, "Failed to disable smu features except BACO.\n");
1401 1402 1403
	} else {
		ret = smu_system_features_control(smu, false);
		if (ret)
1404
			dev_err(adev->dev, "Failed to disable smu features.\n");
1405 1406 1407 1408 1409 1410 1411
	}

	if (adev->asic_type >= CHIP_NAVI10 &&
	    adev->gfx.rlc.funcs->stop)
		adev->gfx.rlc.funcs->stop(adev);

	return ret;
1412 1413
}

1414 1415 1416 1417 1418
static int smu_smc_hw_cleanup(struct smu_context *smu)
{
	struct amdgpu_device *adev = smu->adev;
	int ret = 0;

1419
	cancel_work_sync(&smu->throttling_logging_work);
1420
	cancel_work_sync(&smu->interrupt_work);
1421

1422 1423
	ret = smu_disable_thermal_alert(smu);
	if (ret) {
1424
		dev_err(adev->dev, "Fail to disable thermal alert!\n");
1425 1426 1427 1428
		return ret;
	}

	ret = smu_disable_dpms(smu);
1429 1430
	if (ret) {
		dev_err(adev->dev, "Fail to disable dpm features!\n");
1431
		return ret;
1432
	}
1433 1434 1435 1436

	return 0;
}

1437 1438 1439 1440 1441
static int smu_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1442 1443 1444
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1445
	if (smu->is_apu) {
1446
		smu_powergate_sdma(&adev->smu, true);
1447
		smu_dpm_set_vcn_enable(smu, false);
1448
		smu_dpm_set_jpeg_enable(smu, false);
1449
	}
1450

1451 1452 1453
	if (!smu->pm_enabled)
		return 0;

1454 1455
	adev->pm.dpm_enabled = false;

1456
	return smu_smc_hw_cleanup(smu);
1457 1458
}

1459
static int smu_reset(struct smu_context *smu)
1460 1461
{
	struct amdgpu_device *adev = smu->adev;
1462 1463 1464
	int ret;

	amdgpu_gfx_off_ctrl(smu->adev, false);
1465 1466 1467 1468 1469 1470 1471 1472 1473

	ret = smu_hw_fini(adev);
	if (ret)
		return ret;

	ret = smu_hw_init(adev);
	if (ret)
		return ret;

1474
	ret = smu_late_init(adev);
1475 1476
	if (ret)
		return ret;
1477

1478 1479 1480
	amdgpu_gfx_off_ctrl(smu->adev, true);

	return 0;
1481 1482
}

1483 1484 1485
static int smu_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1486
	struct smu_context *smu = &adev->smu;
1487
	int ret;
1488

1489 1490 1491
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

1492 1493 1494
	if (!smu->pm_enabled)
		return 0;

1495 1496
	adev->pm.dpm_enabled = false;

1497
	ret = smu_smc_hw_cleanup(smu);
1498 1499
	if (ret)
		return ret;
1500

1501 1502
	smu->watermarks_bitmap &= ~(WATERMARKS_LOADED);

1503 1504
	/* skip CGPG when in S0ix */
	if (smu->is_apu && !adev->in_s0ix)
1505
		smu_set_gfx_cgpg(&adev->smu, false);
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515
	return 0;
}

static int smu_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct smu_context *smu = &adev->smu;

1516 1517 1518 1519 1520 1521
	if (amdgpu_sriov_vf(adev)&& !amdgpu_sriov_is_pp_one_vf(adev))
		return 0;

	if (!smu->pm_enabled)
		return 0;

1522
	dev_info(adev->dev, "SMU is resuming...\n");
1523

1524 1525
	ret = smu_start_smc_engine(smu);
	if (ret) {
1526 1527
		dev_err(adev->dev, "SMC engine is not correctly up!\n");
		return ret;
1528 1529
	}

E
Evan Quan 已提交
1530
	ret = smu_smc_hw_setup(smu);
1531 1532 1533 1534
	if (ret) {
		dev_err(adev->dev, "Failed to setup smc hw!\n");
		return ret;
	}
1535

1536 1537 1538
	if (smu->is_apu)
		smu_set_gfx_cgpg(&adev->smu, true);

1539 1540
	smu->disable_uclk_switch = 0;

1541 1542
	adev->pm.dpm_enabled = true;

1543
	dev_info(adev->dev, "SMU is resumed successfully!\n");
1544

1545 1546 1547
	return 0;
}

1548 1549
static int smu_display_configuration_change(void *handle,
					    const struct amd_pp_display_configuration *display_config)
1550
{
1551
	struct smu_context *smu = handle;
1552 1553 1554
	int index = 0;
	int num_of_active_display = 0;

1555 1556
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1557 1558 1559 1560 1561 1562

	if (!display_config)
		return -EINVAL;

	mutex_lock(&smu->mutex);

1563 1564
	smu_set_min_dcef_deep_sleep(smu,
				    display_config->min_dcef_deep_sleep_set_clk / 100);
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575

	for (index = 0; index < display_config->num_path_including_non_display; index++) {
		if (display_config->displays[index].controller_id != 0)
			num_of_active_display++;
	}

	mutex_unlock(&smu->mutex);

	return 0;
}

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
static int smu_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int smu_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
static int smu_enable_umd_pstate(void *handle,
		      enum amd_dpm_forced_level *level)
{
	uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
					AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;

	struct smu_context *smu = (struct smu_context*)(handle);
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1598

1599
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1600 1601 1602 1603 1604 1605 1606
		return -EINVAL;

	if (!(smu_dpm_ctx->dpm_level & profile_mode_mask)) {
		/* enter umd pstate, save current level, disable gfx cg*/
		if (*level & profile_mode_mask) {
			smu_dpm_ctx->saved_dpm_level = smu_dpm_ctx->dpm_level;
			smu_dpm_ctx->enable_umd_pstate = true;
1607
			smu_gpo_control(smu, false);
1608 1609 1610
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_UNGATE);
1611 1612 1613
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_UNGATE);
1614
			smu_gfx_ulv_control(smu, false);
1615
			smu_deep_sleep_control(smu, false);
1616
			amdgpu_asic_update_umd_stable_pstate(smu->adev, true);
1617 1618 1619 1620 1621 1622 1623
		}
	} else {
		/* exit umd pstate, restore level, enable gfx cg*/
		if (!(*level & profile_mode_mask)) {
			if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
				*level = smu_dpm_ctx->saved_dpm_level;
			smu_dpm_ctx->enable_umd_pstate = false;
1624
			amdgpu_asic_update_umd_stable_pstate(smu->adev, false);
1625
			smu_deep_sleep_control(smu, true);
1626
			smu_gfx_ulv_control(smu, true);
1627 1628 1629 1630 1631 1632
			amdgpu_device_ip_set_clockgating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_CG_STATE_GATE);
			amdgpu_device_ip_set_powergating_state(smu->adev,
							       AMD_IP_BLOCK_TYPE_GFX,
							       AMD_PG_STATE_GATE);
1633
			smu_gpo_control(smu, true);
1634 1635 1636 1637 1638 1639
		}
	}

	return 0;
}

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
static int smu_bump_power_profile_mode(struct smu_context *smu,
					   long *param,
					   uint32_t param_size)
{
	int ret = 0;

	if (smu->ppt_funcs->set_power_profile_mode)
		ret = smu->ppt_funcs->set_power_profile_mode(smu, param, param_size);

	return ret;
}

1652
static int smu_adjust_power_state_dynamic(struct smu_context *smu,
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
				   enum amd_dpm_forced_level level,
				   bool skip_display_settings)
{
	int ret = 0;
	int index = 0;
	long workload;
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);

	if (!skip_display_settings) {
		ret = smu_display_config_changed(smu);
		if (ret) {
1664
			dev_err(smu->adev->dev, "Failed to change display config!");
1665 1666 1667 1668 1669 1670
			return ret;
		}
	}

	ret = smu_apply_clocks_adjust_rules(smu);
	if (ret) {
1671
		dev_err(smu->adev->dev, "Failed to apply clocks adjust rules!");
1672 1673 1674 1675
		return ret;
	}

	if (!skip_display_settings) {
A
Alex Deucher 已提交
1676
		ret = smu_notify_smc_display_config(smu);
1677
		if (ret) {
1678
			dev_err(smu->adev->dev, "Failed to notify smc display config!");
1679 1680 1681 1682 1683
			return ret;
		}
	}

	if (smu_dpm_ctx->dpm_level != level) {
1684 1685
		ret = smu_asic_set_performance_level(smu, level);
		if (ret) {
1686
			dev_err(smu->adev->dev, "Failed to set performance level!");
1687
			return ret;
1688
		}
1689 1690 1691

		/* update the saved copy */
		smu_dpm_ctx->dpm_level = level;
1692 1693
	}

1694 1695
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL &&
		smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) {
1696 1697 1698 1699 1700
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];

		if (smu->power_profile_mode != workload)
1701
			smu_bump_power_profile_mode(smu, &workload, 0);
1702 1703 1704 1705 1706
	}

	return ret;
}

1707 1708 1709 1710
static int smu_handle_task(struct smu_context *smu,
			   enum amd_dpm_forced_level level,
			   enum amd_pp_task task_id,
			   bool lock_needed)
1711 1712 1713
{
	int ret = 0;

1714 1715
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1716

1717 1718 1719
	if (lock_needed)
		mutex_lock(&smu->mutex);

1720 1721 1722 1723
	switch (task_id) {
	case AMD_PP_TASK_DISPLAY_CONFIG_CHANGE:
		ret = smu_pre_display_config_changed(smu);
		if (ret)
1724
			goto out;
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		ret = smu_adjust_power_state_dynamic(smu, level, false);
		break;
	case AMD_PP_TASK_COMPLETE_INIT:
	case AMD_PP_TASK_READJUST_POWER_STATE:
		ret = smu_adjust_power_state_dynamic(smu, level, true);
		break;
	default:
		break;
	}

1735 1736 1737 1738
out:
	if (lock_needed)
		mutex_unlock(&smu->mutex);

1739 1740 1741
	return ret;
}

1742 1743 1744
static int smu_handle_dpm_task(void *handle,
			       enum amd_pp_task task_id,
			       enum amd_pm_state_type *user_state)
1745 1746 1747 1748 1749 1750 1751 1752
{
	struct smu_context *smu = handle;
	struct smu_dpm_context *smu_dpm = &smu->smu_dpm;

	return smu_handle_task(smu, smu_dpm->dpm_level, task_id, true);

}

1753 1754 1755
static int smu_switch_power_profile(void *handle,
				    enum PP_SMC_POWER_PROFILE type,
				    bool en)
1756
{
1757
	struct smu_context *smu = handle;
1758 1759 1760 1761
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	long workload;
	uint32_t index;

1762 1763
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781

	if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
		return -EINVAL;

	mutex_lock(&smu->mutex);

	if (!en) {
		smu->workload_mask &= ~(1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index > 0 && index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	} else {
		smu->workload_mask |= (1 << smu->workload_prority[type]);
		index = fls(smu->workload_mask);
		index = index <= WORKLOAD_POLICY_MAX ? index - 1 : 0;
		workload = smu->workload_setting[index];
	}

1782 1783
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL &&
		smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM)
1784
		smu_bump_power_profile_mode(smu, &workload, 0);
1785 1786 1787 1788 1789 1790

	mutex_unlock(&smu->mutex);

	return 0;
}

1791
static enum amd_dpm_forced_level smu_get_performance_level(void *handle)
1792
{
1793
	struct smu_context *smu = handle;
1794
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1795
	enum amd_dpm_forced_level level;
1796

1797 1798
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1799

1800
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1801 1802 1803
		return -EINVAL;

	mutex_lock(&(smu->mutex));
1804
	level = smu_dpm_ctx->dpm_level;
1805 1806
	mutex_unlock(&(smu->mutex));

1807
	return level;
1808 1809
}

1810 1811
static int smu_force_performance_level(void *handle,
				       enum amd_dpm_forced_level level)
1812
{
1813
	struct smu_context *smu = handle;
1814
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1815
	int ret = 0;
1816

1817 1818
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1819

1820
	if (!smu->is_apu && !smu_dpm_ctx->dpm_context)
1821 1822
		return -EINVAL;

1823 1824
	mutex_lock(&smu->mutex);

1825
	ret = smu_enable_umd_pstate(smu, &level);
1826 1827
	if (ret) {
		mutex_unlock(&smu->mutex);
1828
		return ret;
1829
	}
1830

1831
	ret = smu_handle_task(smu, level,
1832 1833 1834 1835
			      AMD_PP_TASK_READJUST_POWER_STATE,
			      false);

	mutex_unlock(&smu->mutex);
1836

1837 1838 1839 1840 1841 1842
	/* reset user dpm clock state */
	if (!ret && smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
		memset(smu->user_dpm_profile.clk_mask, 0, sizeof(smu->user_dpm_profile.clk_mask));
		smu->user_dpm_profile.clk_dependency = 0;
	}

1843 1844 1845
	return ret;
}

1846
static int smu_set_display_count(void *handle, uint32_t count)
1847
{
1848
	struct smu_context *smu = handle;
1849 1850
	int ret = 0;

1851 1852
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1853

1854 1855 1856 1857 1858 1859 1860
	mutex_lock(&smu->mutex);
	ret = smu_init_display_count(smu, count);
	mutex_unlock(&smu->mutex);

	return ret;
}

1861
static int smu_force_smuclk_levels(struct smu_context *smu,
1862
			 enum smu_clk_type clk_type,
1863
			 uint32_t mask)
1864 1865 1866 1867
{
	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
	int ret = 0;

1868 1869
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1870

1871
	if (smu_dpm_ctx->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL) {
1872
		dev_dbg(smu->adev->dev, "force clock level is for dpm manual mode only.\n");
1873 1874 1875
		return -EINVAL;
	}

1876
	mutex_lock(&smu->mutex);
1877

1878
	if (smu->ppt_funcs && smu->ppt_funcs->force_clk_levels) {
1879
		ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);
1880
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE)) {
1881 1882 1883 1884
			smu->user_dpm_profile.clk_mask[clk_type] = mask;
			smu_set_user_clk_dependencies(smu, clk_type);
		}
	}
1885

1886
	mutex_unlock(&smu->mutex);
1887

1888 1889 1890
	return ret;
}

1891 1892 1893
static int smu_force_ppclk_levels(void *handle,
				  enum pp_clock_type type,
				  uint32_t mask)
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
{
	struct smu_context *smu = handle;
	enum smu_clk_type clk_type;

	switch (type) {
	case PP_SCLK:
		clk_type = SMU_SCLK; break;
	case PP_MCLK:
		clk_type = SMU_MCLK; break;
	case PP_PCIE:
		clk_type = SMU_PCIE; break;
	case PP_SOCCLK:
		clk_type = SMU_SOCCLK; break;
	case PP_FCLK:
		clk_type = SMU_FCLK; break;
	case PP_DCEFCLK:
		clk_type = SMU_DCEFCLK; break;
	case PP_VCLK:
		clk_type = SMU_VCLK; break;
	case PP_DCLK:
		clk_type = SMU_DCLK; break;
	case OD_SCLK:
		clk_type = SMU_OD_SCLK; break;
	case OD_MCLK:
		clk_type = SMU_OD_MCLK; break;
	case OD_VDDC_CURVE:
		clk_type = SMU_OD_VDDC_CURVE; break;
	case OD_RANGE:
		clk_type = SMU_OD_RANGE; break;
	default:
		return -EINVAL;
	}

	return smu_force_smuclk_levels(smu, clk_type, mask);
}

1930 1931 1932 1933 1934 1935 1936
/*
 * On system suspending or resetting, the dpm_enabled
 * flag will be cleared. So that those SMU services which
 * are not supported will be gated.
 * However, the mp1 state setting should still be granted
 * even if the dpm_enabled cleared.
 */
1937 1938
static int smu_set_mp1_state(void *handle,
			     enum pp_mp1_state mp1_state)
1939
{
1940
	struct smu_context *smu = handle;
1941
	int ret = 0;
1942

1943 1944 1945
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

1946 1947
	mutex_lock(&smu->mutex);

1948 1949 1950
	if (smu->ppt_funcs &&
	    smu->ppt_funcs->set_mp1_state)
		ret = smu->ppt_funcs->set_mp1_state(smu, mp1_state);
1951

1952 1953
	mutex_unlock(&smu->mutex);

1954 1955 1956
	return ret;
}

1957 1958
static int smu_set_df_cstate(void *handle,
			     enum pp_df_cstate state)
1959
{
1960
	struct smu_context *smu = handle;
1961 1962
	int ret = 0;

1963 1964
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1965 1966 1967 1968

	if (!smu->ppt_funcs || !smu->ppt_funcs->set_df_cstate)
		return 0;

1969 1970
	mutex_lock(&smu->mutex);

1971 1972
	ret = smu->ppt_funcs->set_df_cstate(smu, state);
	if (ret)
1973
		dev_err(smu->adev->dev, "[SetDfCstate] failed!\n");
1974

1975 1976
	mutex_unlock(&smu->mutex);

1977 1978 1979
	return ret;
}

1980 1981 1982 1983
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en)
{
	int ret = 0;

1984 1985
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
1986 1987 1988 1989 1990 1991 1992 1993

	if (!smu->ppt_funcs || !smu->ppt_funcs->allow_xgmi_power_down)
		return 0;

	mutex_lock(&smu->mutex);

	ret = smu->ppt_funcs->allow_xgmi_power_down(smu, en);
	if (ret)
1994
		dev_err(smu->adev->dev, "[AllowXgmiPowerDown] failed!\n");
1995 1996 1997 1998 1999 2000

	mutex_unlock(&smu->mutex);

	return ret;
}

2001 2002
int smu_write_watermarks_table(struct smu_context *smu)
{
2003
	int ret = 0;
2004

2005 2006
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2007

2008 2009 2010 2011 2012 2013 2014
	mutex_lock(&smu->mutex);

	ret = smu_set_watermarks_table(smu, NULL);

	mutex_unlock(&smu->mutex);

	return ret;
2015 2016
}

2017 2018
static int smu_set_watermarks_for_clock_ranges(void *handle,
					       struct pp_smu_wm_range_sets *clock_ranges)
2019
{
2020
	struct smu_context *smu = handle;
2021
	int ret = 0;
2022

2023 2024
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2025

2026 2027 2028
	if (smu->disable_watermark)
		return 0;

2029 2030
	mutex_lock(&smu->mutex);

2031
	ret = smu_set_watermarks_table(smu, clock_ranges);
2032

2033 2034
	mutex_unlock(&smu->mutex);

2035
	return ret;
2036 2037
}

2038 2039 2040 2041
int smu_set_ac_dc(struct smu_context *smu)
{
	int ret = 0;

2042 2043
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2044

2045 2046 2047 2048 2049
	/* controlled by firmware */
	if (smu->dc_controlled_by_gpio)
		return 0;

	mutex_lock(&smu->mutex);
2050 2051 2052 2053
	ret = smu_set_power_source(smu,
				   smu->adev->pm.ac_power ? SMU_POWER_SOURCE_AC :
				   SMU_POWER_SOURCE_DC);
	if (ret)
2054
		dev_err(smu->adev->dev, "Failed to switch to %s mode!\n",
2055
		       smu->adev->pm.ac_power ? "AC" : "DC");
2056 2057 2058 2059 2060
	mutex_unlock(&smu->mutex);

	return ret;
}

2061 2062 2063
const struct amd_ip_funcs smu_ip_funcs = {
	.name = "smu",
	.early_init = smu_early_init,
2064
	.late_init = smu_late_init,
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
	.sw_init = smu_sw_init,
	.sw_fini = smu_sw_fini,
	.hw_init = smu_hw_init,
	.hw_fini = smu_hw_fini,
	.suspend = smu_suspend,
	.resume = smu_resume,
	.is_idle = NULL,
	.check_soft_reset = NULL,
	.wait_for_idle = NULL,
	.soft_reset = NULL,
	.set_clockgating_state = smu_set_clockgating_state,
	.set_powergating_state = smu_set_powergating_state,
2077
	.enable_umd_pstate = smu_enable_umd_pstate,
2078
};
2079 2080 2081 2082 2083 2084 2085 2086 2087

const struct amdgpu_ip_block_version smu_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2088 2089 2090 2091 2092 2093 2094 2095 2096

const struct amdgpu_ip_block_version smu_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};
2097

2098 2099 2100 2101 2102 2103 2104 2105 2106
const struct amdgpu_ip_block_version smu_v13_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_SMC,
	.major = 13,
	.minor = 0,
	.rev = 0,
	.funcs = &smu_ip_funcs,
};

2107
static int smu_load_microcode(void *handle)
2108
{
2109 2110
	struct smu_context *smu = handle;
	struct amdgpu_device *adev = smu->adev;
2111 2112
	int ret = 0;

2113
	if (!smu->pm_enabled)
2114
		return -EOPNOTSUPP;
2115

2116 2117 2118
	/* This should be used for non PSP loading */
	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)
		return 0;
2119

2120
	if (smu->ppt_funcs->load_microcode) {
2121
		ret = smu->ppt_funcs->load_microcode(smu);
2122 2123 2124 2125 2126
		if (ret) {
			dev_err(adev->dev, "Load microcode failed\n");
			return ret;
		}
	}
2127

2128
	if (smu->ppt_funcs->check_fw_status) {
2129
		ret = smu->ppt_funcs->check_fw_status(smu);
2130 2131 2132 2133 2134
		if (ret) {
			dev_err(adev->dev, "SMC is not ready\n");
			return ret;
		}
	}
2135 2136 2137 2138

	return ret;
}

2139
static int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled)
2140 2141 2142 2143 2144
{
	int ret = 0;

	mutex_lock(&smu->mutex);

2145 2146
	if (smu->ppt_funcs->set_gfx_cgpg)
		ret = smu->ppt_funcs->set_gfx_cgpg(smu, enabled);
2147 2148 2149 2150 2151 2152

	mutex_unlock(&smu->mutex);

	return ret;
}

2153
static int smu_set_fan_speed_rpm(void *handle, uint32_t speed)
2154
{
2155
	struct smu_context *smu = handle;
2156
	u32 percent;
2157 2158
	int ret = 0;

2159 2160
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2161

2162 2163
	mutex_lock(&smu->mutex);

2164 2165 2166
	if (smu->ppt_funcs->set_fan_speed_percent) {
		percent = speed * 100 / smu->fan_max_rpm;
		ret = smu->ppt_funcs->set_fan_speed_percent(smu, percent);
2167
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE))
2168
			smu->user_dpm_profile.fan_speed_percent = percent;
2169
	}
2170 2171 2172 2173 2174 2175 2176 2177

	mutex_unlock(&smu->mutex);

	return ret;
}

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
2178 2179
			enum pp_power_limit_level pp_limit_level,
			enum pp_power_type pp_power_type)
2180
{
2181 2182
	enum smu_ppt_limit_level limit_level;
	uint32_t limit_type;
2183 2184
	int ret = 0;

2185 2186
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2187

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
	switch(pp_power_type) {
	case PP_PWR_TYPE_SUSTAINED:
		limit_type = SMU_DEFAULT_PPT_LIMIT;
		break;
	case PP_PWR_TYPE_FAST:
		limit_type = SMU_FAST_PPT_LIMIT;
		break;
	default:
		return -EOPNOTSUPP;
		break;
	}

	switch(pp_limit_level){
	case PP_PWR_LIMIT_CURRENT:
		limit_level = SMU_PPT_LIMIT_CURRENT;
		break;
	case PP_PWR_LIMIT_DEFAULT:
		limit_level = SMU_PPT_LIMIT_DEFAULT;
		break;
	case PP_PWR_LIMIT_MAX:
		limit_level = SMU_PPT_LIMIT_MAX;
		break;
	case PP_PWR_LIMIT_MIN:
	default:
		return -EOPNOTSUPP;
		break;
	}

2216
	mutex_lock(&smu->mutex);
2217

2218 2219 2220 2221 2222 2223 2224 2225
	if (limit_type != SMU_DEFAULT_PPT_LIMIT) {
		if (smu->ppt_funcs->get_ppt_limit)
			ret = smu->ppt_funcs->get_ppt_limit(smu, limit, limit_type, limit_level);
	} else {
		switch (limit_level) {
		case SMU_PPT_LIMIT_CURRENT:
			*limit = smu->current_power_limit;
			break;
2226 2227 2228
		case SMU_PPT_LIMIT_DEFAULT:
			*limit = smu->default_power_limit;
			break;
2229 2230 2231 2232 2233 2234
		case SMU_PPT_LIMIT_MAX:
			*limit = smu->max_power_limit;
			break;
		default:
			break;
		}
2235
	}
2236

2237
	mutex_unlock(&smu->mutex);
2238

2239
	return ret;
2240 2241
}

2242
static int smu_set_power_limit(void *handle, uint32_t limit)
2243
{
2244
	struct smu_context *smu = handle;
2245
	uint32_t limit_type = limit >> 24;
2246 2247
	int ret = 0;

2248 2249
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2250

2251 2252
	mutex_lock(&smu->mutex);

2253 2254 2255 2256 2257 2258
	if (limit_type != SMU_DEFAULT_PPT_LIMIT)
		if (smu->ppt_funcs->set_power_limit) {
			ret = smu->ppt_funcs->set_power_limit(smu, limit);
			goto out;
		}

2259 2260 2261 2262
	if (limit > smu->max_power_limit) {
		dev_err(smu->adev->dev,
			"New power limit (%d) is over the max allowed %d\n",
			limit, smu->max_power_limit);
2263
		ret = -EINVAL;
2264 2265 2266 2267 2268 2269
		goto out;
	}

	if (!limit)
		limit = smu->current_power_limit;

2270
	if (smu->ppt_funcs->set_power_limit) {
2271
		ret = smu->ppt_funcs->set_power_limit(smu, limit);
2272
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE))
2273 2274
			smu->user_dpm_profile.power_limit = limit;
	}
2275

2276
out:
2277 2278 2279 2280 2281
	mutex_unlock(&smu->mutex);

	return ret;
}

2282
static int smu_print_smuclk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf)
2283 2284 2285
{
	int ret = 0;

2286 2287
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->print_clk_levels)
		ret = smu->ppt_funcs->print_clk_levels(smu, clk_type, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

2299 2300 2301
static int smu_print_ppclk_levels(void *handle,
				  enum pp_clock_type type,
				  char *buf)
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
{
	struct smu_context *smu = handle;
	enum smu_clk_type clk_type;

	switch (type) {
	case PP_SCLK:
		clk_type = SMU_SCLK; break;
	case PP_MCLK:
		clk_type = SMU_MCLK; break;
	case PP_PCIE:
		clk_type = SMU_PCIE; break;
	case PP_SOCCLK:
		clk_type = SMU_SOCCLK; break;
	case PP_FCLK:
		clk_type = SMU_FCLK; break;
	case PP_DCEFCLK:
		clk_type = SMU_DCEFCLK; break;
	case PP_VCLK:
		clk_type = SMU_VCLK; break;
	case PP_DCLK:
		clk_type = SMU_DCLK; break;
	case OD_SCLK:
		clk_type = SMU_OD_SCLK; break;
	case OD_MCLK:
		clk_type = SMU_OD_MCLK; break;
	case OD_VDDC_CURVE:
		clk_type = SMU_OD_VDDC_CURVE; break;
	case OD_RANGE:
		clk_type = SMU_OD_RANGE; break;
	case OD_VDDGFX_OFFSET:
		clk_type = SMU_OD_VDDGFX_OFFSET; break;
	case OD_CCLK:
		clk_type = SMU_OD_CCLK; break;
	default:
		return -EINVAL;
	}

	return smu_print_smuclk_levels(smu, clk_type, buf);
}

2342 2343 2344
static int smu_od_edit_dpm_table(void *handle,
				 enum PP_OD_DPM_TABLE_COMMAND type,
				 long *input, uint32_t size)
2345
{
2346
	struct smu_context *smu = handle;
2347 2348
	int ret = 0;

2349 2350
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2351

2352 2353
	mutex_lock(&smu->mutex);

2354
	if (smu->ppt_funcs->od_edit_dpm_table) {
2355
		ret = smu->ppt_funcs->od_edit_dpm_table(smu, type, input, size);
2356
	}
2357 2358 2359 2360 2361 2362

	mutex_unlock(&smu->mutex);

	return ret;
}

2363 2364 2365 2366
static int smu_read_sensor(void *handle,
			   int sensor,
			   void *data,
			   int *size_arg)
2367
{
2368
	struct smu_context *smu = handle;
2369 2370
	struct smu_umd_pstate_table *pstate_table =
				&smu->pstate_table;
2371
	int ret = 0;
2372
	uint32_t *size, size_val;
2373

2374 2375
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2376

2377
	if (!data || !size_arg)
2378 2379
		return -EINVAL;

2380 2381 2382
	size_val = *size_arg;
	size = &size_val;

2383 2384
	mutex_lock(&smu->mutex);

2385 2386 2387 2388
	if (smu->ppt_funcs->read_sensor)
		if (!smu->ppt_funcs->read_sensor(smu, sensor, data, size))
			goto unlock;

2389 2390
	switch (sensor) {
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
2391
		*((uint32_t *)data) = pstate_table->gfxclk_pstate.standard * 100;
2392 2393 2394
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
2395
		*((uint32_t *)data) = pstate_table->uclk_pstate.standard * 100;
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK:
		ret = smu_feature_get_enabled_mask(smu, (uint32_t *)data, 2);
		*size = 8;
		break;
	case AMDGPU_PP_SENSOR_UVD_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_UVD_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCE_POWER:
		*(uint32_t *)data = smu_feature_is_enabled(smu, SMU_FEATURE_DPM_VCE_BIT) ? 1 : 0;
		*size = 4;
		break;
	case AMDGPU_PP_SENSOR_VCN_POWER_STATE:
2411
		*(uint32_t *)data = atomic_read(&smu->smu_power.power_gate.vcn_gated) ? 0: 1;
2412 2413
		*size = 4;
		break;
2414 2415 2416 2417
	case AMDGPU_PP_SENSOR_MIN_FAN_RPM:
		*(uint32_t *)data = 0;
		*size = 4;
		break;
2418
	default:
2419 2420
		*size = 0;
		ret = -EOPNOTSUPP;
2421 2422
		break;
	}
2423

2424
unlock:
2425 2426
	mutex_unlock(&smu->mutex);

2427 2428 2429
	// assign uint32_t to int
	*size_arg = size_val;

2430 2431 2432
	return ret;
}

2433
static int smu_get_power_profile_mode(void *handle, char *buf)
2434
{
2435
	struct smu_context *smu = handle;
2436 2437
	int ret = 0;

2438 2439
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2440

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_power_profile_mode)
		ret = smu->ppt_funcs->get_power_profile_mode(smu, buf);

	mutex_unlock(&smu->mutex);

	return ret;
}

2451 2452 2453
static int smu_set_power_profile_mode(void *handle,
				      long *param,
				      uint32_t param_size)
2454
{
2455
	struct smu_context *smu = handle;
2456 2457
	int ret = 0;

2458 2459
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2460

2461
	mutex_lock(&smu->mutex);
2462

2463
	smu_bump_power_profile_mode(smu, param, param_size);
2464

2465
	mutex_unlock(&smu->mutex);
2466 2467 2468 2469 2470

	return ret;
}


2471
static u32 smu_get_fan_control_mode(void *handle)
2472
{
2473 2474
	struct smu_context *smu = handle;
	u32 ret = 0;
2475

2476
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
2477
		return AMD_FAN_CTRL_NONE;
2478

2479 2480
	mutex_lock(&smu->mutex);

2481 2482
	if (smu->ppt_funcs->get_fan_control_mode)
		ret = smu->ppt_funcs->get_fan_control_mode(smu);
2483 2484 2485 2486 2487 2488

	mutex_unlock(&smu->mutex);

	return ret;
}

2489
static int smu_set_fan_control_mode(struct smu_context *smu, int value)
2490 2491 2492
{
	int ret = 0;

2493
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
2494
		return  -EOPNOTSUPP;
2495

2496 2497
	mutex_lock(&smu->mutex);

2498
	if (smu->ppt_funcs->set_fan_control_mode) {
2499
		ret = smu->ppt_funcs->set_fan_control_mode(smu, value);
2500
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE))
2501 2502
			smu->user_dpm_profile.fan_mode = value;
	}
2503 2504 2505

	mutex_unlock(&smu->mutex);

2506 2507
	/* reset user dpm fan speed */
	if (!ret && value != AMD_FAN_CTRL_MANUAL &&
2508
			!(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE))
2509
		smu->user_dpm_profile.fan_speed_percent = 0;
2510

2511 2512 2513
	return ret;
}

2514 2515
static void smu_pp_set_fan_control_mode(void *handle, u32 value)
{
2516 2517 2518 2519 2520 2521
	struct smu_context *smu = handle;

	smu_set_fan_control_mode(smu, value);
}


2522
static int smu_get_fan_speed_percent(void *handle, u32 *speed)
2523
{
2524
	struct smu_context *smu = handle;
2525
	int ret = 0;
2526
	uint32_t percent;
2527

2528 2529
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2530

2531 2532
	mutex_lock(&smu->mutex);

2533 2534
	if (smu->ppt_funcs->get_fan_speed_percent) {
		ret = smu->ppt_funcs->get_fan_speed_percent(smu, &percent);
2535 2536 2537 2538
		if (!ret) {
			*speed = percent > 100 ? 100 : percent;
		}
	}
2539 2540 2541

	mutex_unlock(&smu->mutex);

2542

2543 2544 2545
	return ret;
}

2546
static int smu_set_fan_speed_percent(void *handle, u32 speed)
2547
{
2548
	struct smu_context *smu = handle;
2549 2550
	int ret = 0;

2551 2552
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2553

2554 2555
	mutex_lock(&smu->mutex);

2556 2557 2558
	if (smu->ppt_funcs->set_fan_speed_percent) {
		if (speed > 100)
			speed = 100;
2559
		ret = smu->ppt_funcs->set_fan_speed_percent(smu, speed);
2560
		if (!ret && !(smu->user_dpm_profile.flags & SMU_DPM_USER_PROFILE_RESTORE))
2561 2562
			smu->user_dpm_profile.fan_speed_percent = speed;
	}
2563 2564 2565 2566 2567 2568

	mutex_unlock(&smu->mutex);

	return ret;
}

2569
static int smu_get_fan_speed_rpm(void *handle, uint32_t *speed)
2570
{
2571
	struct smu_context *smu = handle;
2572
	int ret = 0;
2573
	u32 percent;
2574

2575 2576
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2577

2578 2579
	mutex_lock(&smu->mutex);

2580 2581 2582 2583
	if (smu->ppt_funcs->get_fan_speed_percent) {
		ret = smu->ppt_funcs->get_fan_speed_percent(smu, &percent);
		*speed = percent * smu->fan_max_rpm / 100;
	}
2584 2585 2586 2587 2588 2589

	mutex_unlock(&smu->mutex);

	return ret;
}

2590
static int smu_set_deep_sleep_dcefclk(void *handle, uint32_t clk)
2591
{
2592
	struct smu_context *smu = handle;
2593 2594
	int ret = 0;

2595 2596
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2597

2598 2599
	mutex_lock(&smu->mutex);

2600
	ret = smu_set_min_dcef_deep_sleep(smu, clk);
2601 2602 2603 2604 2605 2606

	mutex_unlock(&smu->mutex);

	return ret;
}

2607 2608 2609
static int smu_get_clock_by_type_with_latency(void *handle,
					      enum amd_pp_clock_type type,
					      struct pp_clock_levels_with_latency *clocks)
2610
{
2611 2612
	struct smu_context *smu = handle;
	enum smu_clk_type clk_type;
2613 2614
	int ret = 0;

2615 2616
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2617

2618 2619
	mutex_lock(&smu->mutex);

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
	if (smu->ppt_funcs->get_clock_by_type_with_latency) {
		switch (type) {
		case amd_pp_sys_clock:
			clk_type = SMU_GFXCLK;
			break;
		case amd_pp_mem_clock:
			clk_type = SMU_MCLK;
			break;
		case amd_pp_dcef_clock:
			clk_type = SMU_DCEFCLK;
			break;
		case amd_pp_disp_clock:
			clk_type = SMU_DISPCLK;
			break;
		default:
			dev_err(smu->adev->dev, "Invalid clock type!\n");
			mutex_unlock(&smu->mutex);
			return -EINVAL;
		}

2640
		ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);
2641
	}
2642 2643 2644 2645 2646 2647

	mutex_unlock(&smu->mutex);

	return ret;
}

2648 2649
static int smu_display_clock_voltage_request(void *handle,
					     struct pp_display_clock_request *clock_req)
2650
{
2651
	struct smu_context *smu = handle;
2652 2653
	int ret = 0;

2654 2655
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2656

2657 2658
	mutex_lock(&smu->mutex);

2659 2660
	if (smu->ppt_funcs->display_clock_voltage_request)
		ret = smu->ppt_funcs->display_clock_voltage_request(smu, clock_req);
2661 2662 2663 2664 2665 2666 2667

	mutex_unlock(&smu->mutex);

	return ret;
}


2668 2669
static int smu_display_disable_memory_clock_switch(void *handle,
						   bool disable_memory_clock_switch)
2670
{
2671
	struct smu_context *smu = handle;
2672 2673
	int ret = -EINVAL;

2674 2675
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2676

2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->display_disable_memory_clock_switch)
		ret = smu->ppt_funcs->display_disable_memory_clock_switch(smu, disable_memory_clock_switch);

	mutex_unlock(&smu->mutex);

	return ret;
}

2687 2688
static int smu_set_xgmi_pstate(void *handle,
			       uint32_t pstate)
2689
{
2690
	struct smu_context *smu = handle;
2691 2692
	int ret = 0;

2693 2694
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2695

2696 2697
	mutex_lock(&smu->mutex);

2698 2699
	if (smu->ppt_funcs->set_xgmi_pstate)
		ret = smu->ppt_funcs->set_xgmi_pstate(smu, pstate);
2700 2701 2702

	mutex_unlock(&smu->mutex);

2703 2704 2705
	if(ret)
		dev_err(smu->adev->dev, "Failed to set XGMI pstate!\n");

2706 2707 2708
	return ret;
}

2709
static int smu_get_baco_capability(void *handle, bool *cap)
2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
{
	struct smu_context *smu = handle;
	int ret = 0;

	*cap = false;

	if (!smu->pm_enabled)
		return 0;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->baco_is_support)
		*cap = smu->ppt_funcs->baco_is_support(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

2729
static int smu_baco_set_state(void *handle, int state)
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
{
	struct smu_context *smu = handle;
	int ret = 0;

	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

	if (state == 0) {
		mutex_lock(&smu->mutex);

		if (smu->ppt_funcs->baco_exit)
			ret = smu->ppt_funcs->baco_exit(smu);

		mutex_unlock(&smu->mutex);
	} else if (state == 1) {
		mutex_lock(&smu->mutex);

		if (smu->ppt_funcs->baco_enter)
			ret = smu->ppt_funcs->baco_enter(smu);

		mutex_unlock(&smu->mutex);

	} else {
		return -EINVAL;
	}

	if (ret)
		dev_err(smu->adev->dev, "Failed to %s BACO state!\n",
				(state)?"enter":"exit");

	return ret;
}

2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
bool smu_mode1_reset_is_support(struct smu_context *smu)
{
	bool ret = false;

	if (!smu->pm_enabled)
		return false;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->mode1_reset_is_support)
		ret = smu->ppt_funcs->mode1_reset_is_support(smu);

	mutex_unlock(&smu->mutex);
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792

	return ret;
}

bool smu_mode2_reset_is_support(struct smu_context *smu)
{
	bool ret = false;

	if (!smu->pm_enabled)
		return false;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs && smu->ppt_funcs->mode2_reset_is_support)
		ret = smu->ppt_funcs->mode2_reset_is_support(smu);

	mutex_unlock(&smu->mutex);
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813

	return ret;
}

int smu_mode1_reset(struct smu_context *smu)
{
	int ret = 0;

	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->mode1_reset)
		ret = smu->ppt_funcs->mode1_reset(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}

2814
static int smu_mode2_reset(void *handle)
2815
{
2816
	struct smu_context *smu = handle;
2817 2818
	int ret = 0;

2819 2820 2821
	if (!smu->pm_enabled)
		return -EOPNOTSUPP;

2822 2823
	mutex_lock(&smu->mutex);

2824 2825
	if (smu->ppt_funcs->mode2_reset)
		ret = smu->ppt_funcs->mode2_reset(smu);
2826 2827 2828

	mutex_unlock(&smu->mutex);

2829 2830 2831
	if (ret)
		dev_err(smu->adev->dev, "Mode2 reset failed!\n");

2832 2833 2834
	return ret;
}

2835 2836
static int smu_get_max_sustainable_clocks_by_dc(void *handle,
						struct pp_smu_nv_clock_table *max_clocks)
2837
{
2838
	struct smu_context *smu = handle;
2839 2840
	int ret = 0;

2841 2842
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2843

2844 2845
	mutex_lock(&smu->mutex);

2846 2847
	if (smu->ppt_funcs->get_max_sustainable_clocks_by_dc)
		ret = smu->ppt_funcs->get_max_sustainable_clocks_by_dc(smu, max_clocks);
2848 2849 2850 2851 2852 2853

	mutex_unlock(&smu->mutex);

	return ret;
}

2854 2855 2856
static int smu_get_uclk_dpm_states(void *handle,
				   unsigned int *clock_values_in_khz,
				   unsigned int *num_states)
2857
{
2858
	struct smu_context *smu = handle;
2859 2860
	int ret = 0;

2861 2862
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2863

2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_uclk_dpm_states)
		ret = smu->ppt_funcs->get_uclk_dpm_states(smu, clock_values_in_khz, num_states);

	mutex_unlock(&smu->mutex);

	return ret;
}

2874
static enum amd_pm_state_type smu_get_current_power_state(void *handle)
2875
{
2876
	struct smu_context *smu = handle;
2877
	enum amd_pm_state_type pm_state = POWER_STATE_TYPE_DEFAULT;
2878

2879 2880
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_current_power_state)
		pm_state = smu->ppt_funcs->get_current_power_state(smu);

	mutex_unlock(&smu->mutex);

	return pm_state;
}

2892 2893
static int smu_get_dpm_clock_table(void *handle,
				   struct dpm_clocks *clock_table)
2894
{
2895
	struct smu_context *smu = handle;
2896 2897
	int ret = 0;

2898 2899
	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;
2900

2901 2902 2903 2904 2905 2906 2907 2908 2909
	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->get_dpm_clock_table)
		ret = smu->ppt_funcs->get_dpm_clock_table(smu, clock_table);

	mutex_unlock(&smu->mutex);

	return ret;
}
2910

2911
static ssize_t smu_sys_get_gpu_metrics(void *handle, void **table)
2912
{
2913
	struct smu_context *smu = handle;
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
	ssize_t size;

	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;

	if (!smu->ppt_funcs->get_gpu_metrics)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	size = smu->ppt_funcs->get_gpu_metrics(smu, table);

	mutex_unlock(&smu->mutex);

	return size;
}
2930

2931
static int smu_enable_mgpu_fan_boost(void *handle)
2932
{
2933
	struct smu_context *smu = handle;
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
	int ret = 0;

	if (!smu->pm_enabled || !smu->adev->pm.dpm_enabled)
		return -EOPNOTSUPP;

	mutex_lock(&smu->mutex);

	if (smu->ppt_funcs->enable_mgpu_fan_boost)
		ret = smu->ppt_funcs->enable_mgpu_fan_boost(smu);

	mutex_unlock(&smu->mutex);

	return ret;
}
2948

2949 2950
static int smu_gfx_state_change_set(void *handle,
				    uint32_t state)
2951
{
2952
	struct smu_context *smu = handle;
2953 2954 2955 2956 2957 2958 2959 2960 2961
	int ret = 0;

	mutex_lock(&smu->mutex);
	if (smu->ppt_funcs->gfx_state_change_set)
		ret = smu->ppt_funcs->gfx_state_change_set(smu, state);
	mutex_unlock(&smu->mutex);

	return ret;
}
2962

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
int smu_set_light_sbr(struct smu_context *smu, bool enable)
{
	int ret = 0;

	mutex_lock(&smu->mutex);
	if (smu->ppt_funcs->set_light_sbr)
		ret = smu->ppt_funcs->set_light_sbr(smu, enable);
	mutex_unlock(&smu->mutex);

	return ret;
}

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
static int smu_get_prv_buffer_details(void *handle, void **addr, size_t *size)
{
	struct smu_context *smu = handle;
	struct smu_table_context *smu_table = &smu->smu_table;
	struct smu_table *memory_pool = &smu_table->memory_pool;

	if (!addr || !size)
		return -EINVAL;

	*addr = NULL;
	*size = 0;
	mutex_lock(&smu->mutex);
	if (memory_pool->bo) {
		*addr = memory_pool->cpu_addr;
		*size = memory_pool->size;
	}
	mutex_unlock(&smu->mutex);

	return 0;
}
2995

2996
static const struct amd_pm_funcs swsmu_pm_funcs = {
2997
	/* export for sysfs */
2998 2999 3000 3001
	.set_fan_control_mode    = smu_pp_set_fan_control_mode,
	.get_fan_control_mode    = smu_get_fan_control_mode,
	.set_fan_speed_percent   = smu_set_fan_speed_percent,
	.get_fan_speed_percent   = smu_get_fan_speed_percent,
3002 3003
	.force_clock_level       = smu_force_ppclk_levels,
	.print_clock_levels      = smu_print_ppclk_levels,
3004
	.force_performance_level = smu_force_performance_level,
3005
	.read_sensor             = smu_read_sensor,
3006 3007 3008 3009 3010 3011
	.get_performance_level   = smu_get_performance_level,
	.get_current_power_state = smu_get_current_power_state,
	.get_fan_speed_rpm       = smu_get_fan_speed_rpm,
	.set_fan_speed_rpm       = smu_set_fan_speed_rpm,
	.get_pp_num_states       = smu_get_power_num_states,
	.get_pp_table            = smu_sys_get_pp_table,
3012
	.set_pp_table            = smu_sys_set_pp_table,
3013
	.switch_power_profile    = smu_switch_power_profile,
3014
	/* export to amdgpu */
3015
	.dispatch_tasks          = smu_handle_dpm_task,
3016
	.load_firmware           = smu_load_microcode,
3017
	.set_powergating_by_smu  = smu_dpm_set_power_gate,
3018
	.set_power_limit         = smu_set_power_limit,
3019 3020
	.get_power_profile_mode  = smu_get_power_profile_mode,
	.set_power_profile_mode  = smu_set_power_profile_mode,
3021
	.odn_edit_dpm_table      = smu_od_edit_dpm_table,
3022
	.set_mp1_state           = smu_set_mp1_state,
3023
	.gfx_state_change_set    = smu_gfx_state_change_set,
3024
	/* export to DC */
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
	.get_sclk                         = smu_get_sclk,
	.get_mclk                         = smu_get_mclk,
	.display_configuration_change     = smu_display_configuration_change,
	.get_clock_by_type_with_latency   = smu_get_clock_by_type_with_latency,
	.display_clock_voltage_request    = smu_display_clock_voltage_request,
	.enable_mgpu_fan_boost            = smu_enable_mgpu_fan_boost,
	.set_active_display_count         = smu_set_display_count,
	.set_min_deep_sleep_dcefclk       = smu_set_deep_sleep_dcefclk,
	.get_asic_baco_capability         = smu_get_baco_capability,
	.set_asic_baco_state              = smu_baco_set_state,
	.get_ppfeature_status             = smu_sys_get_pp_feature_mask,
	.set_ppfeature_status             = smu_sys_set_pp_feature_mask,
	.asic_reset_mode_2                = smu_mode2_reset,
	.set_df_cstate                    = smu_set_df_cstate,
	.set_xgmi_pstate                  = smu_set_xgmi_pstate,
	.get_gpu_metrics                  = smu_sys_get_gpu_metrics,
3041 3042 3043
	.set_watermarks_for_clock_ranges     = smu_set_watermarks_for_clock_ranges,
	.display_disable_memory_clock_switch = smu_display_disable_memory_clock_switch,
	.get_max_sustainable_clocks_by_dc    = smu_get_max_sustainable_clocks_by_dc,
3044 3045
	.get_uclk_dpm_states              = smu_get_uclk_dpm_states,
	.get_dpm_clock_table              = smu_get_dpm_clock_table,
3046
	.get_smu_prv_buf_details = smu_get_prv_buffer_details,
3047
};
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062

int smu_wait_for_event(struct amdgpu_device *adev, enum smu_event_type event,
		       uint64_t event_arg)
{
	int ret = -EINVAL;
	struct smu_context *smu = &adev->smu;

	if (smu->ppt_funcs->wait_for_event) {
		mutex_lock(&smu->mutex);
		ret = smu->ppt_funcs->wait_for_event(smu, event, event_arg);
		mutex_unlock(&smu->mutex);
	}

	return ret;
}