intel_fbc.c 36.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

P
Paulo Zanoni 已提交
44 45
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
46
	return HAS_FBC(dev_priv);
P
Paulo Zanoni 已提交
47 48
}

49 50 51 52 53
static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
{
	return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
}

54 55 56 57 58
static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen < 4;
}

59 60 61 62 63
static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen <= 3;
}

64 65 66 67 68 69 70 71 72 73 74 75 76
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
{
	return crtc->base.y - crtc->adjusted_y;
}

77 78 79 80 81
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
82
static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
83 84 85 86
					    int *width, int *height)
{
	int w, h;

87 88 89
	if (intel_rotation_90_or_270(cache->plane.rotation)) {
		w = cache->plane.src_h;
		h = cache->plane.src_w;
90
	} else {
91 92
		w = cache->plane.src_w;
		h = cache->plane.src_h;
93 94 95 96 97 98 99 100
	}

	if (width)
		*width = w;
	if (height)
		*height = h;
}

101 102
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
					struct intel_fbc_state_cache *cache)
103 104 105
{
	int lines;

106
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
107 108 109 110
	if (INTEL_INFO(dev_priv)->gen >= 7)
		lines = min(lines, 2048);

	/* Hardware needs the full buffer stride, not just the active area. */
111
	return lines * cache->fb.stride;
112 113
}

114
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
115 116 117 118 119 120 121 122 123 124 125 126
{
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
127 128 129
	if (intel_wait_for_register(dev_priv,
				    FBC_STATUS, FBC_STAT_COMPRESSING, 0,
				    10)) {
130 131 132 133 134
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

135
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
136
{
137
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
138 139 140 141
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

142
	/* Note: fbc.threshold == 1 for i8xx */
143 144 145
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
146 147

	/* FBC_CTL wants 32B or 64B units */
148
	if (IS_GEN2(dev_priv))
149 150 151 152 153 154
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
155
		I915_WRITE(FBC_TAG(i), 0);
156

157
	if (IS_GEN4(dev_priv)) {
158 159 160 161
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
162
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
163
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
164
		I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
165 166 167 168 169 170
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
171
	if (IS_I945GM(dev_priv))
172 173
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
174
	fbc_ctl |= params->fb.fence_reg;
175 176 177
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

178
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
179 180 181 182
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

183
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
184
{
185
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
186 187
	u32 dpfc_ctl;

188 189
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
190 191 192
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
193
	dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
194

195
	I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
196 197 198 199 200

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

201
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
202 203 204 205 206 207 208 209 210 211 212
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

213
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
214 215 216 217
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

218 219
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
220
{
221 222
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
223 224
}

225
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
226
{
227
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
228
	u32 dpfc_ctl;
229
	int threshold = dev_priv->fbc.threshold;
230

231 232
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
233
		threshold++;
234

235
	switch (threshold) {
236 237 238 239 240 241 242 243 244 245 246 247
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
	dpfc_ctl |= DPFC_CTL_FENCE_EN;
248
	if (IS_GEN5(dev_priv))
249
		dpfc_ctl |= params->fb.fence_reg;
250

251 252
	I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
	I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
253 254 255
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

256
	if (IS_GEN6(dev_priv)) {
257
		I915_WRITE(SNB_DPFC_CTL_SA,
258 259
			   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
260 261
	}

262
	intel_fbc_recompress(dev_priv);
263 264
}

265
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
266 267 268 269 270 271 272 273 274 275 276
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

277
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
278 279 280 281
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

282
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
283
{
284
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
285
	u32 dpfc_ctl;
286
	int threshold = dev_priv->fbc.threshold;
287

288
	dpfc_ctl = 0;
289
	if (IS_IVYBRIDGE(dev_priv))
290
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
291

292
	if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
293
		threshold++;
294

295
	switch (threshold) {
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

	dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

313
	if (IS_IVYBRIDGE(dev_priv)) {
314 315 316 317
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
318
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
319
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
320 321
		I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
			   I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
322 323 324
			   HSW_FBCQ_DIS);
	}

325 326
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

327
	I915_WRITE(SNB_DPFC_CTL_SA,
328 329
		   SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
	I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
330

331
	intel_fbc_recompress(dev_priv);
332 333
}

334 335 336 337 338 339 340 341 342 343 344 345
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv)->gen >= 5)
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
346 347 348 349
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = true;

350 351 352 353 354 355 356 357 358 359 360 361
	if (INTEL_INFO(dev_priv)->gen >= 7)
		gen7_fbc_activate(dev_priv);
	else if (INTEL_INFO(dev_priv)->gen >= 5)
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
362 363 364 365
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = false;

366 367 368 369 370 371 372 373
	if (INTEL_INFO(dev_priv)->gen >= 5)
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
374
/**
375
 * intel_fbc_is_active - Is FBC active?
376
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
377 378
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
379
 *
R
Rodrigo Vivi 已提交
380
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
381
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
382
 */
383
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
384
{
385
	return dev_priv->fbc.active;
386 387 388 389
}

static void intel_fbc_work_fn(struct work_struct *__work)
{
390 391
	struct drm_i915_private *dev_priv =
		container_of(__work, struct drm_i915_private, fbc.work.work);
392 393 394
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
	struct intel_crtc *crtc = fbc->crtc;
395
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
396 397 398 399 400

	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));

401
		mutex_lock(&fbc->lock);
402
		work->scheduled = false;
403
		mutex_unlock(&fbc->lock);
404 405
		return;
	}
406 407 408 409 410 411 412 413 414

retry:
	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
415 416 417 418 419
	 *
	 * It is also worth mentioning that since work->scheduled_vblank can be
	 * updated multiple times by the other threads, hitting the timeout is
	 * not an error condition. We'll just end up hitting the "goto retry"
	 * case below.
420
	 */
421 422 423
	wait_event_timeout(vblank->queue,
		drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
		msecs_to_jiffies(50));
424

425
	mutex_lock(&fbc->lock);
426

427 428 429 430 431
	/* Were we cancelled? */
	if (!work->scheduled)
		goto out;

	/* Were we delayed again while this function was sleeping? */
432
	if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
433
		mutex_unlock(&fbc->lock);
434
		goto retry;
435 436
	}

437
	intel_fbc_hw_activate(dev_priv);
438 439 440 441

	work->scheduled = false;

out:
442
	mutex_unlock(&fbc->lock);
443
	drm_crtc_vblank_put(&crtc->base);
444 445
}

446
static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
447
{
448
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
449 450
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_work *work = &fbc->work;
451

452
	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
453

454 455 456 457 458 459
	if (drm_crtc_vblank_get(&crtc->base)) {
		DRM_ERROR("vblank not available for FBC on pipe %c\n",
			  pipe_name(crtc->pipe));
		return;
	}

460 461 462 463
	/* It is useless to call intel_fbc_cancel_work() or cancel_work() in
	 * this function since we're not releasing fbc.lock, so it won't have an
	 * opportunity to grab it to discover that it was cancelled. So we just
	 * update the expected jiffy count. */
464
	work->scheduled = true;
465 466
	work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
	drm_crtc_vblank_put(&crtc->base);
467

468
	schedule_work(&work->work);
469 470
}

471
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
472
{
473 474 475
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
476

477 478 479 480
	/* Calling cancel_work() here won't help due to the fact that the work
	 * function grabs fbc->lock. Just set scheduled to false so the work
	 * function can know it was cancelled. */
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
481

482
	if (fbc->active)
483
		intel_fbc_hw_deactivate(dev_priv);
484 485
}

486 487
static bool multiple_pipes_ok(struct intel_crtc *crtc,
			      struct intel_plane_state *plane_state)
488
{
489
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
490 491
	struct intel_fbc *fbc = &dev_priv->fbc;
	enum pipe pipe = crtc->pipe;
492

493 494
	/* Don't even bother tracking anything we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
495 496
		return true;

497
	if (plane_state->base.visible)
498 499 500
		fbc->visible_pipes_mask |= (1 << pipe);
	else
		fbc->visible_pipes_mask &= ~(1 << pipe);
501

502
	return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
503 504
}

505
static int find_compression_threshold(struct drm_i915_private *dev_priv,
506 507 508 509
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
510
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
511 512
	int compression_threshold = 1;
	int ret;
513 514 515 516 517 518
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
519 520
	if (IS_BROADWELL(dev_priv) ||
	    IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
521
		end = ggtt->stolen_size - 8 * 1024 * 1024;
522
	else
523
		end = ggtt->stolen_usable_size;
524 525 526 527 528 529 530 531 532

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
533 534
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
535 536 537 538 539 540 541 542 543
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

544 545
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
546
	if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
547 548 549 550 551 552 553 554 555
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

556
static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
557
{
558
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
559
	struct intel_fbc *fbc = &dev_priv->fbc;
560
	struct drm_mm_node *uninitialized_var(compressed_llb);
561 562
	int size, fb_cpp, ret;

563
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
564

565 566
	size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
	fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
567

568
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
569 570 571 572 573 574 575 576
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

577
	fbc->threshold = ret;
578 579

	if (INTEL_INFO(dev_priv)->gen >= 5)
580
		I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
581
	else if (IS_GM45(dev_priv)) {
582
		I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
583 584 585 586 587 588 589 590 591 592
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

593
		fbc->compressed_llb = compressed_llb;
594 595

		I915_WRITE(FBC_CFB_BASE,
596
			   dev_priv->mm.stolen_base + fbc->compressed_fb.start);
597 598 599 600
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

601
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
602
		      fbc->compressed_fb.size, fbc->threshold);
603 604 605 606 607

	return 0;

err_fb:
	kfree(compressed_llb);
608
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
609 610 611 612 613
err_llb:
	pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
	return -ENOSPC;
}

614
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
615
{
616 617 618 619 620 621 622 623
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
624 625 626
	}
}

627
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
628
{
629 630
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
631
	if (!fbc_supported(dev_priv))
632 633
		return;

634
	mutex_lock(&fbc->lock);
635
	__intel_fbc_cleanup_cfb(dev_priv);
636
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
637 638
}

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
	/* These should have been caught earlier. */
	WARN_ON(stride < 512);
	WARN_ON((stride & (64 - 1)) != 0);

	/* Below are the additional FBC restrictions. */

	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
		return stride == 4096 || stride == 8192;

	if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
		return false;

	if (stride > 16384)
		return false;

	return true;
}

660 661
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
				  uint32_t pixel_format)
662
{
663
	switch (pixel_format) {
664 665 666 667 668 669
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
670
		if (IS_GEN2(dev_priv))
671 672 673 674 675 676 677 678 679 680
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

681 682 683 684 685 686 687
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
688
{
689
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
690
	struct intel_fbc *fbc = &dev_priv->fbc;
691
	unsigned int effective_w, effective_h, max_w, max_h;
692 693 694 695 696 697 698 699 700 701 702 703

	if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
		max_w = 4096;
		max_h = 4096;
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

704 705
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
706 707 708 709
	effective_w += crtc->adjusted_x;
	effective_h += crtc->adjusted_y;

	return effective_w <= max_w && effective_h <= max_h;
710 711
}

712 713 714
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
					 struct intel_crtc_state *crtc_state,
					 struct intel_plane_state *plane_state)
715
{
716
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
717
	struct intel_fbc *fbc = &dev_priv->fbc;
718 719
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
	struct drm_framebuffer *fb = plane_state->base.fb;
720 721
	struct drm_i915_gem_object *obj;

722 723 724 725 726 727
	cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		cache->crtc.hsw_bdw_pixel_rate =
			ilk_pipe_pixel_rate(crtc_state);

	cache->plane.rotation = plane_state->base.rotation;
728 729 730
	cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
	cache->plane.visible = plane_state->base.visible;
731 732 733

	if (!cache->plane.visible)
		return;
734 735

	obj = intel_fb_obj(fb);
736

737 738
	/* FIXME: We lack the proper locking here, so only run this on the
	 * platforms that need. */
739
	if (IS_GEN(dev_priv, 5, 6))
C
Chris Wilson 已提交
740
		cache->fb.ilk_ggtt_offset = i915_gem_object_ggtt_offset(obj, NULL);
741 742 743
	cache->fb.pixel_format = fb->pixel_format;
	cache->fb.stride = fb->pitches[0];
	cache->fb.fence_reg = obj->fence_reg;
744
	cache->fb.tiling_mode = i915_gem_object_get_tiling(obj);
745 746 747 748
}

static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
749
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
750 751 752 753
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

	if (!cache->plane.visible) {
754
		fbc->no_fbc_reason = "primary plane not visible";
755 756
		return false;
	}
757

758 759
	if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
	    (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
760
		fbc->no_fbc_reason = "incompatible mode";
761
		return false;
762 763
	}

764
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
765
		fbc->no_fbc_reason = "mode too large for compression";
766
		return false;
767
	}
768

769 770 771
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
772 773
	if (cache->fb.tiling_mode != I915_TILING_X ||
	    cache->fb.fence_reg == I915_FENCE_REG_NONE) {
774
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
775
		return false;
776
	}
777
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
778
	    cache->plane.rotation != DRM_ROTATE_0) {
779
		fbc->no_fbc_reason = "rotation unsupported";
780
		return false;
781 782
	}

783
	if (!stride_is_valid(dev_priv, cache->fb.stride)) {
784
		fbc->no_fbc_reason = "framebuffer stride not supported";
785
		return false;
786 787
	}

788
	if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
789
		fbc->no_fbc_reason = "pixel format is invalid";
790
		return false;
791 792
	}

793 794
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
795
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
796
		fbc->no_fbc_reason = "pixel rate is too big";
797
		return false;
798 799
	}

800 801 802 803 804 805 806 807 808 809
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
810
	if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
811
	    fbc->compressed_fb.size * fbc->threshold) {
812
		fbc->no_fbc_reason = "CFB requirements changed";
813 814 815 816 817 818
		return false;
	}

	return true;
}

819
static bool intel_fbc_can_choose(struct intel_crtc *crtc)
820
{
821
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
822
	struct intel_fbc *fbc = &dev_priv->fbc;
823

824
	if (intel_vgpu_active(dev_priv)) {
825
		fbc->no_fbc_reason = "VGPU is active";
826 827 828 829
		return false;
	}

	if (!i915.enable_fbc) {
830
		fbc->no_fbc_reason = "disabled per module param or by default";
831 832 833
		return false;
	}

834
	if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
835
		fbc->no_fbc_reason = "no enabled pipes can have FBC";
836 837 838
		return false;
	}

839 840 841 842 843
	if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
		fbc->no_fbc_reason = "no enabled planes can have FBC";
		return false;
	}

844 845 846
	return true;
}

847 848 849
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
850
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
851 852
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
853 854 855 856 857 858 859 860 861 862

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

	params->crtc.pipe = crtc->pipe;
	params->crtc.plane = crtc->plane;
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);

863 864 865
	params->fb.pixel_format = cache->fb.pixel_format;
	params->fb.stride = cache->fb.stride;
	params->fb.fence_reg = cache->fb.fence_reg;
866

867
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
868

869
	params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
870 871 872 873 874 875 876 877 878
}

static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
				       struct intel_fbc_reg_params *params2)
{
	/* We can use this since intel_fbc_get_reg_params() does a memset. */
	return memcmp(params1, params2, sizeof(*params1)) == 0;
}

879 880 881
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state)
882
{
883
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
884
	struct intel_fbc *fbc = &dev_priv->fbc;
885

886 887 888 889
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&fbc->lock);
890

891
	if (!multiple_pipes_ok(crtc, plane_state)) {
892
		fbc->no_fbc_reason = "more than one pipe active";
893
		goto deactivate;
894 895
	}

896
	if (!fbc->enabled || fbc->crtc != crtc)
897
		goto unlock;
898

899
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
900

901
deactivate:
902
	intel_fbc_deactivate(dev_priv);
903 904
unlock:
	mutex_unlock(&fbc->lock);
905 906
}

907
static void __intel_fbc_post_update(struct intel_crtc *crtc)
908
{
909
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
910 911 912 913 914 915 916 917 918 919 920 921
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_reg_params old_params;

	WARN_ON(!mutex_is_locked(&fbc->lock));

	if (!fbc->enabled || fbc->crtc != crtc)
		return;

	if (!intel_fbc_can_activate(crtc)) {
		WARN_ON(fbc->active);
		return;
	}
922

923 924
	old_params = fbc->params;
	intel_fbc_get_reg_params(crtc, &fbc->params);
925

926 927 928 929 930
	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
931 932
	if (fbc->active &&
	    intel_fbc_reg_params_equal(&old_params, &fbc->params))
933 934
		return;

935
	intel_fbc_deactivate(dev_priv);
936
	intel_fbc_schedule_activation(crtc);
937
	fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
P
Paulo Zanoni 已提交
938 939
}

940
void intel_fbc_post_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
941
{
942
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
943
	struct intel_fbc *fbc = &dev_priv->fbc;
944

P
Paulo Zanoni 已提交
945
	if (!fbc_supported(dev_priv))
946 947
		return;

948
	mutex_lock(&fbc->lock);
949
	__intel_fbc_post_update(crtc);
950
	mutex_unlock(&fbc->lock);
951 952
}

953 954 955 956 957 958 959 960
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
	if (fbc->enabled)
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

961 962 963 964
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
965
	struct intel_fbc *fbc = &dev_priv->fbc;
966

P
Paulo Zanoni 已提交
967
	if (!fbc_supported(dev_priv))
968 969
		return;

970
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
971 972
		return;

973
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
974

975
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
976

977
	if (fbc->enabled && fbc->busy_bits)
978
		intel_fbc_deactivate(dev_priv);
P
Paulo Zanoni 已提交
979

980
	mutex_unlock(&fbc->lock);
981 982 983
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
984
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
985
{
986 987
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
988
	if (!fbc_supported(dev_priv))
989 990
		return;

991
	mutex_lock(&fbc->lock);
992

993
	fbc->busy_bits &= ~frontbuffer_bits;
994

995 996 997
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
		goto out;

998 999
	if (!fbc->busy_bits && fbc->enabled &&
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1000
		if (fbc->active)
1001
			intel_fbc_recompress(dev_priv);
1002
		else
1003
			__intel_fbc_post_update(fbc->crtc);
1004
	}
P
Paulo Zanoni 已提交
1005

1006
out:
1007
	mutex_unlock(&fbc->lock);
1008 1009
}

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct drm_crtc *crtc;
	struct drm_crtc_state *crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *plane_state;
	bool fbc_crtc_present = false;
	int i, j;

	mutex_lock(&fbc->lock);

	for_each_crtc_in_state(state, crtc, crtc_state, i) {
		if (fbc->crtc == to_intel_crtc(crtc)) {
			fbc_crtc_present = true;
			break;
		}
	}
	/* This atomic commit doesn't involve the CRTC currently tied to FBC. */
	if (!fbc_crtc_present && fbc->crtc != NULL)
		goto out;

	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
	for_each_plane_in_state(state, plane, plane_state, i) {
		struct intel_plane_state *intel_plane_state =
			to_intel_plane_state(plane_state);

1053
		if (!intel_plane_state->base.visible)
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
			continue;

		for_each_crtc_in_state(state, crtc, crtc_state, j) {
			struct intel_crtc_state *intel_crtc_state =
				to_intel_crtc_state(crtc_state);

			if (plane_state->crtc != crtc)
				continue;

			if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
				break;

			intel_crtc_state->enable_fbc = true;
			goto out;
		}
	}

out:
	mutex_unlock(&fbc->lock);
}

1075 1076 1077
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1078 1079
 * @crtc_state: corresponding &drm_crtc_state for @crtc
 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
1080
 *
1081
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1082 1083 1084
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1085
 */
1086 1087 1088
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state)
1089
{
1090
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1091
	struct intel_fbc *fbc = &dev_priv->fbc;
1092 1093 1094 1095

	if (!fbc_supported(dev_priv))
		return;

1096
	mutex_lock(&fbc->lock);
1097

1098
	if (fbc->enabled) {
1099 1100
		WARN_ON(fbc->crtc == NULL);
		if (fbc->crtc == crtc) {
1101
			WARN_ON(!crtc_state->enable_fbc);
1102 1103
			WARN_ON(fbc->active);
		}
1104 1105 1106
		goto out;
	}

1107
	if (!crtc_state->enable_fbc)
1108 1109
		goto out;

1110 1111
	WARN_ON(fbc->active);
	WARN_ON(fbc->crtc != NULL);
1112

1113
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1114
	if (intel_fbc_alloc_cfb(crtc)) {
1115
		fbc->no_fbc_reason = "not enough stolen memory";
1116 1117 1118
		goto out;
	}

1119
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1120
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1121

1122 1123
	fbc->enabled = true;
	fbc->crtc = crtc;
1124
out:
1125
	mutex_unlock(&fbc->lock);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
}

/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
1137 1138
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;
1139

1140 1141 1142
	WARN_ON(!mutex_is_locked(&fbc->lock));
	WARN_ON(!fbc->enabled);
	WARN_ON(fbc->active);
1143
	WARN_ON(crtc->active);
1144 1145 1146

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

1147 1148
	__intel_fbc_cleanup_cfb(dev_priv);

1149 1150
	fbc->enabled = false;
	fbc->crtc = NULL;
1151 1152 1153
}

/**
1154
 * intel_fbc_disable - disable FBC if it's associated with crtc
1155 1156 1157 1158
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1159
void intel_fbc_disable(struct intel_crtc *crtc)
1160
{
1161
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1162
	struct intel_fbc *fbc = &dev_priv->fbc;
1163 1164 1165 1166

	if (!fbc_supported(dev_priv))
		return;

1167
	mutex_lock(&fbc->lock);
1168
	if (fbc->crtc == crtc)
1169
		__intel_fbc_disable(dev_priv);
1170
	mutex_unlock(&fbc->lock);
1171 1172

	cancel_work_sync(&fbc->work.work);
1173 1174 1175
}

/**
1176
 * intel_fbc_global_disable - globally disable FBC
1177 1178 1179 1180
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1181
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1182
{
1183 1184
	struct intel_fbc *fbc = &dev_priv->fbc;

1185 1186 1187
	if (!fbc_supported(dev_priv))
		return;

1188 1189
	mutex_lock(&fbc->lock);
	if (fbc->enabled)
1190
		__intel_fbc_disable(dev_priv);
1191
	mutex_unlock(&fbc->lock);
1192 1193

	cancel_work_sync(&fbc->work.work);
1194 1195
}

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
/**
 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
 * @dev_priv: i915 device instance
 *
 * The FBC code needs to track CRTC visibility since the older platforms can't
 * have FBC enabled while multiple pipes are used. This function does the
 * initial setup at driver load to make sure FBC is matching the real hardware.
 */
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
{
	struct intel_crtc *crtc;

	/* Don't even bother tracking anything if we don't need. */
	if (!no_fbc_on_multiple_pipes(dev_priv))
		return;

1212
	for_each_intel_crtc(&dev_priv->drm, crtc)
1213
		if (intel_crtc_active(&crtc->base) &&
1214
		    to_intel_plane_state(crtc->base.primary->state)->base.visible)
1215 1216 1217
			dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
	if (i915.enable_fbc >= 0)
		return !!i915.enable_fbc;

1232 1233 1234
	if (!HAS_FBC(dev_priv))
		return 0;

1235 1236 1237 1238 1239 1240
	if (IS_BROADWELL(dev_priv))
		return 1;

	return 0;
}

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
#ifdef CONFIG_INTEL_IOMMU
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
	if (intel_iommu_gfx_mapped &&
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
		DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
		return true;
	}
#endif

	return false;
}

R
Rodrigo Vivi 已提交
1255 1256 1257 1258 1259 1260
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1261 1262
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1263
	struct intel_fbc *fbc = &dev_priv->fbc;
1264 1265
	enum pipe pipe;

1266 1267 1268 1269 1270
	INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
	mutex_init(&fbc->lock);
	fbc->enabled = false;
	fbc->active = false;
	fbc->work.scheduled = false;
P
Paulo Zanoni 已提交
1271

1272 1273 1274
	if (need_fbc_vtd_wa(dev_priv))
		mkwrite_device_info(dev_priv)->has_fbc = false;

1275 1276 1277
	i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
	DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);

1278
	if (!HAS_FBC(dev_priv)) {
1279
		fbc->no_fbc_reason = "unsupported by this chipset";
1280 1281 1282
		return;
	}

1283
	for_each_pipe(dev_priv, pipe) {
1284
		fbc->possible_framebuffer_bits |=
1285 1286
				INTEL_FRONTBUFFER_PRIMARY(pipe);

1287
		if (fbc_on_pipe_a_only(dev_priv))
1288 1289 1290
			break;
	}

1291 1292
	/* This value was pulled out of someone's hat */
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
1293 1294
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);

1295
	/* We still don't have any sort of hardware state readout for FBC, so
1296 1297
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1298 1299
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1300
}