tegra-kbc.c 21.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Keyboard class input driver for the NVIDIA Tegra SoC internal matrix
 * keyboard controller
 *
 * Copyright (c) 2009-2011, NVIDIA Corporation.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along
 * with this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 */

22
#include <linux/kernel.h>
23 24 25 26 27 28
#include <linux/module.h>
#include <linux/input.h>
#include <linux/platform_device.h>
#include <linux/delay.h>
#include <linux/io.h>
#include <linux/interrupt.h>
29
#include <linux/of.h>
30
#include <linux/of_device.h>
31 32
#include <linux/clk.h>
#include <linux/slab.h>
33
#include <linux/input/matrix_keypad.h>
34
#include <linux/reset.h>
35
#include <linux/err.h>
36

37 38
#define KBC_MAX_KPENT	8

39 40 41 42
/* Maximum row/column supported by Tegra KBC yet  is 16x8 */
#define KBC_MAX_GPIO	24
/* Maximum keys supported by Tegra KBC yet is 16 x 8*/
#define KBC_MAX_KEY	(16 * 8)
43

44 45 46 47 48 49 50
#define KBC_MAX_DEBOUNCE_CNT	0x3ffu

/* KBC row scan time and delay for beginning the row scan. */
#define KBC_ROW_SCAN_TIME	16
#define KBC_ROW_SCAN_DLY	5

/* KBC uses a 32KHz clock so a cycle = 1/32Khz */
51
#define KBC_CYCLE_MS	32
52 53 54 55 56 57 58 59

/* KBC Registers */

/* KBC Control Register */
#define KBC_CONTROL_0	0x0
#define KBC_FIFO_TH_CNT_SHIFT(cnt)	(cnt << 14)
#define KBC_DEBOUNCE_CNT_SHIFT(cnt)	(cnt << 4)
#define KBC_CONTROL_FIFO_CNT_INT_EN	(1 << 3)
60
#define KBC_CONTROL_KEYPRESS_INT_EN	(1 << 1)
61 62 63 64 65
#define KBC_CONTROL_KBC_EN		(1 << 0)

/* KBC Interrupt Register */
#define KBC_INT_0	0x4
#define KBC_INT_FIFO_CNT_INT_STATUS	(1 << 2)
66
#define KBC_INT_KEYPRESS_INT_STATUS	(1 << 0)
67 68 69

#define KBC_ROW_CFG0_0	0x8
#define KBC_COL_CFG0_0	0x18
70
#define KBC_TO_CNT_0	0x24
71 72 73 74 75 76 77 78
#define KBC_INIT_DLY_0	0x28
#define KBC_RPT_DLY_0	0x2c
#define KBC_KP_ENT0_0	0x30
#define KBC_KP_ENT1_0	0x34
#define KBC_ROW0_MASK_0	0x38

#define KBC_ROW_SHIFT	3

79 80 81 82 83 84
enum tegra_pin_type {
	PIN_CFG_IGNORE,
	PIN_CFG_COL,
	PIN_CFG_ROW,
};

85 86 87 88 89 90
/* Tegra KBC hw support */
struct tegra_kbc_hw_support {
	int max_rows;
	int max_columns;
};

91 92 93 94 95
struct tegra_kbc_pin_cfg {
	enum tegra_pin_type type;
	unsigned char num;
};

96
struct tegra_kbc {
97 98 99 100 101 102
	struct device *dev;
	unsigned int debounce_cnt;
	unsigned int repeat_cnt;
	struct tegra_kbc_pin_cfg pin_cfg[KBC_MAX_GPIO];
	const struct matrix_keymap_data *keymap_data;
	bool wakeup;
103 104
	void __iomem *mmio;
	struct input_dev *idev;
105
	int irq;
106 107 108
	spinlock_t lock;
	unsigned int repoll_dly;
	unsigned long cp_dly_jiffies;
109
	unsigned int cp_to_wkup_dly;
110
	bool use_fn_map;
111
	bool use_ghost_filter;
112
	bool keypress_caused_wake;
113
	unsigned short keycode[KBC_MAX_KEY * 2];
114 115
	unsigned short current_keys[KBC_MAX_KPENT];
	unsigned int num_pressed_keys;
116
	u32 wakeup_key;
117 118
	struct timer_list timer;
	struct clk *clk;
119
	struct reset_control *rst;
120 121 122
	const struct tegra_kbc_hw_support *hw_support;
	int max_keys;
	int num_rows_and_columns;
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
};

static void tegra_kbc_report_released_keys(struct input_dev *input,
					   unsigned short old_keycodes[],
					   unsigned int old_num_keys,
					   unsigned short new_keycodes[],
					   unsigned int new_num_keys)
{
	unsigned int i, j;

	for (i = 0; i < old_num_keys; i++) {
		for (j = 0; j < new_num_keys; j++)
			if (old_keycodes[i] == new_keycodes[j])
				break;

		if (j == new_num_keys)
			input_report_key(input, old_keycodes[i], 0);
	}
}

static void tegra_kbc_report_pressed_keys(struct input_dev *input,
					  unsigned char scancodes[],
					  unsigned short keycodes[],
					  unsigned int num_pressed_keys)
{
	unsigned int i;

	for (i = 0; i < num_pressed_keys; i++) {
		input_event(input, EV_MSC, MSC_SCAN, scancodes[i]);
		input_report_key(input, keycodes[i], 1);
	}
}

static void tegra_kbc_report_keys(struct tegra_kbc *kbc)
{
	unsigned char scancodes[KBC_MAX_KPENT];
	unsigned short keycodes[KBC_MAX_KPENT];
	u32 val = 0;
	unsigned int i;
	unsigned int num_down = 0;
163
	bool fn_keypress = false;
164 165
	bool key_in_same_row = false;
	bool key_in_same_col = false;
166 167 168 169 170 171 172 173 174 175 176 177

	for (i = 0; i < KBC_MAX_KPENT; i++) {
		if ((i % 4) == 0)
			val = readl(kbc->mmio + KBC_KP_ENT0_0 + i);

		if (val & 0x80) {
			unsigned int col = val & 0x07;
			unsigned int row = (val >> 3) & 0x0f;
			unsigned char scancode =
				MATRIX_SCAN_CODE(row, col, KBC_ROW_SHIFT);

			scancodes[num_down] = scancode;
178 179 180 181 182 183
			keycodes[num_down] = kbc->keycode[scancode];
			/* If driver uses Fn map, do not report the Fn key. */
			if ((keycodes[num_down] == KEY_FN) && kbc->use_fn_map)
				fn_keypress = true;
			else
				num_down++;
184 185 186 187
		}

		val >>= 8;
	}
188

189 190 191 192 193 194
	/*
	 * Matrix keyboard designs are prone to keyboard ghosting.
	 * Ghosting occurs if there are 3 keys such that -
	 * any 2 of the 3 keys share a row, and any 2 of them share a column.
	 * If so ignore the key presses for this iteration.
	 */
195
	if (kbc->use_ghost_filter && num_down >= 3) {
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
		for (i = 0; i < num_down; i++) {
			unsigned int j;
			u8 curr_col = scancodes[i] & 0x07;
			u8 curr_row = scancodes[i] >> KBC_ROW_SHIFT;

			/*
			 * Find 2 keys such that one key is in the same row
			 * and the other is in the same column as the i-th key.
			 */
			for (j = i + 1; j < num_down; j++) {
				u8 col = scancodes[j] & 0x07;
				u8 row = scancodes[j] >> KBC_ROW_SHIFT;

				if (col == curr_col)
					key_in_same_col = true;
				if (row == curr_row)
					key_in_same_row = true;
			}
		}
	}

217 218
	/*
	 * If the platform uses Fn keymaps, translate keys on a Fn keypress.
219
	 * Function keycodes are max_keys apart from the plain keycodes.
220 221 222
	 */
	if (fn_keypress) {
		for (i = 0; i < num_down; i++) {
223
			scancodes[i] += kbc->max_keys;
224 225 226 227
			keycodes[i] = kbc->keycode[scancodes[i]];
		}
	}

228 229 230 231
	/* Ignore the key presses for this iteration? */
	if (key_in_same_col && key_in_same_row)
		return;

232 233 234 235 236 237 238 239 240 241
	tegra_kbc_report_released_keys(kbc->idev,
				       kbc->current_keys, kbc->num_pressed_keys,
				       keycodes, num_down);
	tegra_kbc_report_pressed_keys(kbc->idev, scancodes, keycodes, num_down);
	input_sync(kbc->idev);

	memcpy(kbc->current_keys, keycodes, sizeof(kbc->current_keys));
	kbc->num_pressed_keys = num_down;
}

242 243 244 245 246 247 248 249 250 251 252 253
static void tegra_kbc_set_fifo_interrupt(struct tegra_kbc *kbc, bool enable)
{
	u32 val;

	val = readl(kbc->mmio + KBC_CONTROL_0);
	if (enable)
		val |= KBC_CONTROL_FIFO_CNT_INT_EN;
	else
		val &= ~KBC_CONTROL_FIFO_CNT_INT_EN;
	writel(val, kbc->mmio + KBC_CONTROL_0);
}

254
static void tegra_kbc_keypress_timer(struct timer_list *t)
255
{
256
	struct tegra_kbc *kbc = from_timer(kbc, t, timer);
257 258 259 260
	unsigned long flags;
	u32 val;
	unsigned int i;

261 262
	spin_lock_irqsave(&kbc->lock, flags);

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	val = (readl(kbc->mmio + KBC_INT_0) >> 4) & 0xf;
	if (val) {
		unsigned long dly;

		tegra_kbc_report_keys(kbc);

		/*
		 * If more than one keys are pressed we need not wait
		 * for the repoll delay.
		 */
		dly = (val == 1) ? kbc->repoll_dly : 1;
		mod_timer(&kbc->timer, jiffies + msecs_to_jiffies(dly));
	} else {
		/* Release any pressed keys and exit the polling loop */
		for (i = 0; i < kbc->num_pressed_keys; i++)
			input_report_key(kbc->idev, kbc->current_keys[i], 0);
		input_sync(kbc->idev);

		kbc->num_pressed_keys = 0;

		/* All keys are released so enable the keypress interrupt */
284
		tegra_kbc_set_fifo_interrupt(kbc, true);
285
	}
286 287

	spin_unlock_irqrestore(&kbc->lock, flags);
288 289 290 291 292
}

static irqreturn_t tegra_kbc_isr(int irq, void *args)
{
	struct tegra_kbc *kbc = args;
293
	unsigned long flags;
294
	u32 val;
295

296
	spin_lock_irqsave(&kbc->lock, flags);
297 298 299 300 301 302 303 304 305 306

	/*
	 * Quickly bail out & reenable interrupts if the fifo threshold
	 * count interrupt wasn't the interrupt source
	 */
	val = readl(kbc->mmio + KBC_INT_0);
	writel(val, kbc->mmio + KBC_INT_0);

	if (val & KBC_INT_FIFO_CNT_INT_STATUS) {
		/*
307 308
		 * Until all keys are released, defer further processing to
		 * the polling loop in tegra_kbc_keypress_timer.
309
		 */
310
		tegra_kbc_set_fifo_interrupt(kbc, false);
311
		mod_timer(&kbc->timer, jiffies + kbc->cp_dly_jiffies);
312 313 314
	} else if (val & KBC_INT_KEYPRESS_INT_STATUS) {
		/* We can be here only through system resume path */
		kbc->keypress_caused_wake = true;
315 316
	}

317 318
	spin_unlock_irqrestore(&kbc->lock, flags);

319 320 321 322 323 324 325 326
	return IRQ_HANDLED;
}

static void tegra_kbc_setup_wakekeys(struct tegra_kbc *kbc, bool filter)
{
	int i;
	unsigned int rst_val;

327
	/* Either mask all keys or none. */
328
	rst_val = (filter && !kbc->wakeup) ? ~0 : 0;
329

330
	for (i = 0; i < kbc->hw_support->max_rows; i++)
331 332 333 334 335 336 337 338 339 340
		writel(rst_val, kbc->mmio + KBC_ROW0_MASK_0 + i * 4);
}

static void tegra_kbc_config_pins(struct tegra_kbc *kbc)
{
	int i;

	for (i = 0; i < KBC_MAX_GPIO; i++) {
		u32 r_shft = 5 * (i % 6);
		u32 c_shft = 4 * (i % 8);
R
Rakesh Iyer 已提交
341 342
		u32 r_mask = 0x1f << r_shft;
		u32 c_mask = 0x0f << c_shft;
343 344 345 346 347 348 349 350
		u32 r_offs = (i / 6) * 4 + KBC_ROW_CFG0_0;
		u32 c_offs = (i / 8) * 4 + KBC_COL_CFG0_0;
		u32 row_cfg = readl(kbc->mmio + r_offs);
		u32 col_cfg = readl(kbc->mmio + c_offs);

		row_cfg &= ~r_mask;
		col_cfg &= ~c_mask;

351
		switch (kbc->pin_cfg[i].type) {
352
		case PIN_CFG_ROW:
353
			row_cfg |= ((kbc->pin_cfg[i].num << 1) | 1) << r_shft;
354 355 356
			break;

		case PIN_CFG_COL:
357
			col_cfg |= ((kbc->pin_cfg[i].num << 1) | 1) << c_shft;
358 359 360 361 362
			break;

		case PIN_CFG_IGNORE:
			break;
		}
363 364 365 366 367 368 369 370 371 372

		writel(row_cfg, kbc->mmio + r_offs);
		writel(col_cfg, kbc->mmio + c_offs);
	}
}

static int tegra_kbc_start(struct tegra_kbc *kbc)
{
	unsigned int debounce_cnt;
	u32 val = 0;
373
	int ret;
374

375 376 377
	ret = clk_prepare_enable(kbc->clk);
	if (ret)
		return ret;
378 379

	/* Reset the KBC controller to clear all previous status.*/
380
	reset_control_assert(kbc->rst);
381
	udelay(100);
382
	reset_control_deassert(kbc->rst);
383 384 385 386 387
	udelay(100);

	tegra_kbc_config_pins(kbc);
	tegra_kbc_setup_wakekeys(kbc, false);

388
	writel(kbc->repeat_cnt, kbc->mmio + KBC_RPT_DLY_0);
389 390

	/* Keyboard debounce count is maximum of 12 bits. */
391
	debounce_cnt = min(kbc->debounce_cnt, KBC_MAX_DEBOUNCE_CNT);
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
	val = KBC_DEBOUNCE_CNT_SHIFT(debounce_cnt);
	val |= KBC_FIFO_TH_CNT_SHIFT(1); /* set fifo interrupt threshold to 1 */
	val |= KBC_CONTROL_FIFO_CNT_INT_EN;  /* interrupt on FIFO threshold */
	val |= KBC_CONTROL_KBC_EN;     /* enable */
	writel(val, kbc->mmio + KBC_CONTROL_0);

	/*
	 * Compute the delay(ns) from interrupt mode to continuous polling
	 * mode so the timer routine is scheduled appropriately.
	 */
	val = readl(kbc->mmio + KBC_INIT_DLY_0);
	kbc->cp_dly_jiffies = usecs_to_jiffies((val & 0xfffff) * 32);

	kbc->num_pressed_keys = 0;

	/*
	 * Atomically clear out any remaining entries in the key FIFO
	 * and enable keyboard interrupts.
	 */
	while (1) {
		val = readl(kbc->mmio + KBC_INT_0);
		val >>= 4;
		if (!val)
			break;

		val = readl(kbc->mmio + KBC_KP_ENT0_0);
		val = readl(kbc->mmio + KBC_KP_ENT1_0);
	}
	writel(0x7, kbc->mmio + KBC_INT_0);

	enable_irq(kbc->irq);

	return 0;
}

static void tegra_kbc_stop(struct tegra_kbc *kbc)
{
	unsigned long flags;
	u32 val;

	spin_lock_irqsave(&kbc->lock, flags);
	val = readl(kbc->mmio + KBC_CONTROL_0);
	val &= ~1;
	writel(val, kbc->mmio + KBC_CONTROL_0);
	spin_unlock_irqrestore(&kbc->lock, flags);

	disable_irq(kbc->irq);
	del_timer_sync(&kbc->timer);

441
	clk_disable_unprepare(kbc->clk);
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
}

static int tegra_kbc_open(struct input_dev *dev)
{
	struct tegra_kbc *kbc = input_get_drvdata(dev);

	return tegra_kbc_start(kbc);
}

static void tegra_kbc_close(struct input_dev *dev)
{
	struct tegra_kbc *kbc = input_get_drvdata(dev);

	return tegra_kbc_stop(kbc);
}

458 459
static bool tegra_kbc_check_pin_cfg(const struct tegra_kbc *kbc,
					unsigned int *num_rows)
460 461 462 463 464 465
{
	int i;

	*num_rows = 0;

	for (i = 0; i < KBC_MAX_GPIO; i++) {
466
		const struct tegra_kbc_pin_cfg *pin_cfg = &kbc->pin_cfg[i];
467

468 469
		switch (pin_cfg->type) {
		case PIN_CFG_ROW:
470
			if (pin_cfg->num >= kbc->hw_support->max_rows) {
471
				dev_err(kbc->dev,
472 473 474 475 476
					"pin_cfg[%d]: invalid row number %d\n",
					i, pin_cfg->num);
				return false;
			}
			(*num_rows)++;
477 478 479
			break;

		case PIN_CFG_COL:
480
			if (pin_cfg->num >= kbc->hw_support->max_columns) {
481
				dev_err(kbc->dev,
482 483 484 485
					"pin_cfg[%d]: invalid column number %d\n",
					i, pin_cfg->num);
				return false;
			}
486 487 488 489 490 491
			break;

		case PIN_CFG_IGNORE:
			break;

		default:
492
			dev_err(kbc->dev,
493 494 495
				"pin_cfg[%d]: invalid entry type %d\n",
				pin_cfg->type, pin_cfg->num);
			return false;
496 497 498 499 500 501
		}
	}

	return true;
}

502
static int tegra_kbc_parse_dt(struct tegra_kbc *kbc)
503
{
504
	struct device_node *np = kbc->dev->of_node;
505 506
	u32 prop;
	int i;
507 508 509 510 511 512 513
	u32 num_rows = 0;
	u32 num_cols = 0;
	u32 cols_cfg[KBC_MAX_GPIO];
	u32 rows_cfg[KBC_MAX_GPIO];
	int proplen;
	int ret;

514
	if (!of_property_read_u32(np, "nvidia,debounce-delay-ms", &prop))
515
		kbc->debounce_cnt = prop;
516

517
	if (!of_property_read_u32(np, "nvidia,repeat-delay-ms", &prop))
518
		kbc->repeat_cnt = prop;
519

520
	if (of_find_property(np, "nvidia,needs-ghost-filter", NULL))
521
		kbc->use_ghost_filter = true;
522

523 524
	if (of_property_read_bool(np, "wakeup-source") ||
	    of_property_read_bool(np, "nvidia,wakeup-source")) /* legacy */
525
		kbc->wakeup = true;
526

527
	if (!of_get_property(np, "nvidia,kbc-row-pins", &proplen)) {
528 529
		dev_err(kbc->dev, "property nvidia,kbc-row-pins not found\n");
		return -ENOENT;
530 531 532 533
	}
	num_rows = proplen / sizeof(u32);

	if (!of_get_property(np, "nvidia,kbc-col-pins", &proplen)) {
534 535
		dev_err(kbc->dev, "property nvidia,kbc-col-pins not found\n");
		return -ENOENT;
536 537 538
	}
	num_cols = proplen / sizeof(u32);

539 540 541 542 543 544 545 546 547 548 549 550
	if (num_rows > kbc->hw_support->max_rows) {
		dev_err(kbc->dev,
			"Number of rows is more than supported by hardware\n");
		return -EINVAL;
	}

	if (num_cols > kbc->hw_support->max_columns) {
		dev_err(kbc->dev,
			"Number of cols is more than supported by hardware\n");
		return -EINVAL;
	}

551
	if (!of_get_property(np, "linux,keymap", &proplen)) {
552 553
		dev_err(kbc->dev, "property linux,keymap not found\n");
		return -ENOENT;
554 555
	}

556
	if (!num_rows || !num_cols || ((num_rows + num_cols) > KBC_MAX_GPIO)) {
557
		dev_err(kbc->dev,
558
			"keypad rows/columns not properly specified\n");
559
		return -EINVAL;
560 561 562
	}

	/* Set all pins as non-configured */
563
	for (i = 0; i < kbc->num_rows_and_columns; i++)
564
		kbc->pin_cfg[i].type = PIN_CFG_IGNORE;
565 566 567 568

	ret = of_property_read_u32_array(np, "nvidia,kbc-row-pins",
				rows_cfg, num_rows);
	if (ret < 0) {
569 570
		dev_err(kbc->dev, "Rows configurations are not proper\n");
		return -EINVAL;
571 572 573 574 575
	}

	ret = of_property_read_u32_array(np, "nvidia,kbc-col-pins",
				cols_cfg, num_cols);
	if (ret < 0) {
576 577
		dev_err(kbc->dev, "Cols configurations are not proper\n");
		return -EINVAL;
578 579 580
	}

	for (i = 0; i < num_rows; i++) {
581 582
		kbc->pin_cfg[rows_cfg[i]].type = PIN_CFG_ROW;
		kbc->pin_cfg[rows_cfg[i]].num = i;
583 584 585
	}

	for (i = 0; i < num_cols; i++) {
586 587
		kbc->pin_cfg[cols_cfg[i]].type = PIN_CFG_COL;
		kbc->pin_cfg[cols_cfg[i]].num = i;
588 589
	}

590
	return 0;
591 592
}

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
static const struct tegra_kbc_hw_support tegra20_kbc_hw_support = {
	.max_rows	= 16,
	.max_columns	= 8,
};

static const struct tegra_kbc_hw_support tegra11_kbc_hw_support = {
	.max_rows	= 11,
	.max_columns	= 8,
};

static const struct of_device_id tegra_kbc_of_match[] = {
	{ .compatible = "nvidia,tegra114-kbc", .data = &tegra11_kbc_hw_support},
	{ .compatible = "nvidia,tegra30-kbc", .data = &tegra20_kbc_hw_support},
	{ .compatible = "nvidia,tegra20-kbc", .data = &tegra20_kbc_hw_support},
	{ },
};
MODULE_DEVICE_TABLE(of, tegra_kbc_of_match);

B
Bill Pemberton 已提交
611
static int tegra_kbc_probe(struct platform_device *pdev)
612 613 614 615 616 617 618
{
	struct tegra_kbc *kbc;
	struct resource *res;
	int err;
	int num_rows = 0;
	unsigned int debounce_cnt;
	unsigned int scan_time_rows;
619 620 621
	unsigned int keymap_rows;
	const struct of_device_id *match;

622
	match = of_match_device(tegra_kbc_of_match, &pdev->dev);
623

624 625 626 627 628 629 630
	kbc = devm_kzalloc(&pdev->dev, sizeof(*kbc), GFP_KERNEL);
	if (!kbc) {
		dev_err(&pdev->dev, "failed to alloc memory for kbc\n");
		return -ENOMEM;
	}

	kbc->dev = &pdev->dev;
631 632 633 634 635 636
	kbc->hw_support = match->data;
	kbc->max_keys = kbc->hw_support->max_rows *
				kbc->hw_support->max_columns;
	kbc->num_rows_and_columns = kbc->hw_support->max_rows +
					kbc->hw_support->max_columns;
	keymap_rows = kbc->max_keys;
637
	spin_lock_init(&kbc->lock);
638

639 640 641
	err = tegra_kbc_parse_dt(kbc);
	if (err)
		return err;
642

643
	if (!tegra_kbc_check_pin_cfg(kbc, &num_rows))
644 645
		return -EINVAL;

646 647
	kbc->irq = platform_get_irq(pdev, 0);
	if (kbc->irq < 0) {
648
		dev_err(&pdev->dev, "failed to get keyboard IRQ\n");
649
		return -ENXIO;
650 651
	}

652 653
	kbc->idev = devm_input_allocate_device(&pdev->dev);
	if (!kbc->idev) {
654 655
		dev_err(&pdev->dev, "failed to allocate input device\n");
		return -ENOMEM;
656 657
	}

658
	timer_setup(&kbc->timer, tegra_kbc_keypress_timer, 0);
659

660
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
661 662 663
	kbc->mmio = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(kbc->mmio))
		return PTR_ERR(kbc->mmio);
664

665
	kbc->clk = devm_clk_get(&pdev->dev, NULL);
666 667
	if (IS_ERR(kbc->clk)) {
		dev_err(&pdev->dev, "failed to get keyboard clock\n");
668
		return PTR_ERR(kbc->clk);
669 670
	}

671 672 673 674 675 676
	kbc->rst = devm_reset_control_get(&pdev->dev, "kbc");
	if (IS_ERR(kbc->rst)) {
		dev_err(&pdev->dev, "failed to get keyboard reset\n");
		return PTR_ERR(kbc->rst);
	}

677 678 679 680 681 682
	/*
	 * The time delay between two consecutive reads of the FIFO is
	 * the sum of the repeat time and the time taken for scanning
	 * the rows. There is an additional delay before the row scanning
	 * starts. The repoll delay is computed in milliseconds.
	 */
683
	debounce_cnt = min(kbc->debounce_cnt, KBC_MAX_DEBOUNCE_CNT);
684
	scan_time_rows = (KBC_ROW_SCAN_TIME + debounce_cnt) * num_rows;
685
	kbc->repoll_dly = KBC_ROW_SCAN_DLY + scan_time_rows + kbc->repeat_cnt;
686
	kbc->repoll_dly = DIV_ROUND_UP(kbc->repoll_dly, KBC_CYCLE_MS);
687

688 689 690 691 692
	kbc->idev->name = pdev->name;
	kbc->idev->id.bustype = BUS_HOST;
	kbc->idev->dev.parent = &pdev->dev;
	kbc->idev->open = tegra_kbc_open;
	kbc->idev->close = tegra_kbc_close;
693

694
	if (kbc->keymap_data && kbc->use_fn_map)
695 696
		keymap_rows *= 2;

697
	err = matrix_keypad_build_keymap(kbc->keymap_data, NULL,
698 699
					 keymap_rows,
					 kbc->hw_support->max_columns,
700
					 kbc->keycode, kbc->idev);
701
	if (err) {
702
		dev_err(&pdev->dev, "failed to setup keymap\n");
703
		return err;
704 705
	}

706 707
	__set_bit(EV_REP, kbc->idev->evbit);
	input_set_capability(kbc->idev, EV_MSC, MSC_SCAN);
708

709
	input_set_drvdata(kbc->idev, kbc);
710

711
	err = devm_request_irq(&pdev->dev, kbc->irq, tegra_kbc_isr,
712
			       IRQF_TRIGGER_HIGH, pdev->name, kbc);
713 714
	if (err) {
		dev_err(&pdev->dev, "failed to request keyboard IRQ\n");
715
		return err;
716 717 718 719 720 721 722
	}

	disable_irq(kbc->irq);

	err = input_register_device(kbc->idev);
	if (err) {
		dev_err(&pdev->dev, "failed to register input device\n");
723
		return err;
724 725 726
	}

	platform_set_drvdata(pdev, kbc);
727
	device_init_wakeup(&pdev->dev, kbc->wakeup);
728 729 730 731 732

	return 0;
}

#ifdef CONFIG_PM_SLEEP
733 734 735 736 737 738 739 740 741 742 743 744
static void tegra_kbc_set_keypress_interrupt(struct tegra_kbc *kbc, bool enable)
{
	u32 val;

	val = readl(kbc->mmio + KBC_CONTROL_0);
	if (enable)
		val |= KBC_CONTROL_KEYPRESS_INT_EN;
	else
		val &= ~KBC_CONTROL_KEYPRESS_INT_EN;
	writel(val, kbc->mmio + KBC_CONTROL_0);
}

745 746 747 748 749
static int tegra_kbc_suspend(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct tegra_kbc *kbc = platform_get_drvdata(pdev);

750
	mutex_lock(&kbc->idev->mutex);
751
	if (device_may_wakeup(&pdev->dev)) {
752 753 754 755
		disable_irq(kbc->irq);
		del_timer_sync(&kbc->timer);
		tegra_kbc_set_fifo_interrupt(kbc, false);

756 757
		/* Forcefully clear the interrupt status */
		writel(0x7, kbc->mmio + KBC_INT_0);
758 759 760 761 762 763 764 765
		/*
		 * Store the previous resident time of continuous polling mode.
		 * Force the keyboard into interrupt mode.
		 */
		kbc->cp_to_wkup_dly = readl(kbc->mmio + KBC_TO_CNT_0);
		writel(0, kbc->mmio + KBC_TO_CNT_0);

		tegra_kbc_setup_wakekeys(kbc, true);
766
		msleep(30);
767

768
		kbc->keypress_caused_wake = false;
769 770
		/* Enable keypress interrupt before going into suspend. */
		tegra_kbc_set_keypress_interrupt(kbc, true);
771
		enable_irq(kbc->irq);
772
		enable_irq_wake(kbc->irq);
773 774 775 776
	} else {
		if (kbc->idev->users)
			tegra_kbc_stop(kbc);
	}
777
	mutex_unlock(&kbc->idev->mutex);
778 779 780 781 782 783 784 785 786 787

	return 0;
}

static int tegra_kbc_resume(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct tegra_kbc *kbc = platform_get_drvdata(pdev);
	int err = 0;

788
	mutex_lock(&kbc->idev->mutex);
789 790 791
	if (device_may_wakeup(&pdev->dev)) {
		disable_irq_wake(kbc->irq);
		tegra_kbc_setup_wakekeys(kbc, false);
792 793
		/* We will use fifo interrupts for key detection. */
		tegra_kbc_set_keypress_interrupt(kbc, false);
794 795 796 797 798 799

		/* Restore the resident time of continuous polling mode. */
		writel(kbc->cp_to_wkup_dly, kbc->mmio + KBC_TO_CNT_0);

		tegra_kbc_set_fifo_interrupt(kbc, true);

800 801 802 803 804 805 806 807 808 809 810 811 812
		if (kbc->keypress_caused_wake && kbc->wakeup_key) {
			/*
			 * We can't report events directly from the ISR
			 * because timekeeping is stopped when processing
			 * wakeup request and we get a nasty warning when
			 * we try to call do_gettimeofday() in evdev
			 * handler.
			 */
			input_report_key(kbc->idev, kbc->wakeup_key, 1);
			input_sync(kbc->idev);
			input_report_key(kbc->idev, kbc->wakeup_key, 0);
			input_sync(kbc->idev);
		}
813 814 815 816
	} else {
		if (kbc->idev->users)
			err = tegra_kbc_start(kbc);
	}
817
	mutex_unlock(&kbc->idev->mutex);
818 819 820 821 822 823 824 825 826 827 828 829

	return err;
}
#endif

static SIMPLE_DEV_PM_OPS(tegra_kbc_pm_ops, tegra_kbc_suspend, tegra_kbc_resume);

static struct platform_driver tegra_kbc_driver = {
	.probe		= tegra_kbc_probe,
	.driver	= {
		.name	= "tegra-kbc",
		.pm	= &tegra_kbc_pm_ops,
830
		.of_match_table = tegra_kbc_of_match,
831 832
	},
};
833
module_platform_driver(tegra_kbc_driver);
834 835 836 837 838

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Rakesh Iyer <riyer@nvidia.com>");
MODULE_DESCRIPTION("Tegra matrix keyboard controller driver");
MODULE_ALIAS("platform:tegra-kbc");