fuse-tegra.c 8.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5
/*
 * Copyright (c) 2013-2014, NVIDIA CORPORATION.  All rights reserved.
 */

6
#include <linux/clk.h>
7 8
#include <linux/device.h>
#include <linux/kobject.h>
9
#include <linux/init.h>
T
Thierry Reding 已提交
10
#include <linux/io.h>
11 12
#include <linux/of.h>
#include <linux/of_address.h>
T
Thierry Reding 已提交
13 14 15
#include <linux/platform_device.h>
#include <linux/slab.h>
#include <linux/sys_soc.h>
16

17
#include <soc/tegra/common.h>
18 19 20 21 22
#include <soc/tegra/fuse.h>

#include "fuse.h"

struct tegra_sku_info tegra_sku_info;
V
Vince Hsu 已提交
23
EXPORT_SYMBOL(tegra_sku_info);
24 25 26 27 28 29 30 31 32 33

static const char *tegra_revision_name[TEGRA_REVISION_MAX] = {
	[TEGRA_REVISION_UNKNOWN] = "unknown",
	[TEGRA_REVISION_A01]     = "A01",
	[TEGRA_REVISION_A02]     = "A02",
	[TEGRA_REVISION_A03]     = "A03",
	[TEGRA_REVISION_A03p]    = "A03 prime",
	[TEGRA_REVISION_A04]     = "A04",
};

34
static u8 fuse_readb(struct tegra_fuse *fuse, unsigned int offset)
35 36 37
{
	u32 val;

38
	val = fuse->read(fuse, round_down(offset, 4));
39 40 41 42 43 44 45
	val >>= (offset % 4) * 8;
	val &= 0xff;

	return val;
}

static ssize_t fuse_read(struct file *fd, struct kobject *kobj,
46 47
			 struct bin_attribute *attr, char *buf,
			 loff_t pos, size_t size)
48
{
49 50
	struct device *dev = kobj_to_dev(kobj);
	struct tegra_fuse *fuse = dev_get_drvdata(dev);
51 52
	int i;

53
	if (pos < 0 || pos >= attr->size)
54 55
		return 0;

56 57
	if (size > attr->size - pos)
		size = attr->size - pos;
58 59

	for (i = 0; i < size; i++)
60
		buf[i] = fuse_readb(fuse, pos + i);
61 62 63 64 65 66 67 68 69

	return i;
}

static struct bin_attribute fuse_bin_attr = {
	.attr = { .name = "fuse", .mode = S_IRUGO, },
	.read = fuse_read,
};

70 71 72 73 74 75 76 77
static int tegra_fuse_create_sysfs(struct device *dev, unsigned int size,
				   const struct tegra_fuse_info *info)
{
	fuse_bin_attr.size = size;

	return device_create_bin_file(dev, &fuse_bin_attr);
}

78 79 80 81 82
static const struct of_device_id car_match[] __initconst = {
	{ .compatible = "nvidia,tegra20-car", },
	{ .compatible = "nvidia,tegra30-car", },
	{ .compatible = "nvidia,tegra114-car", },
	{ .compatible = "nvidia,tegra124-car", },
83
	{ .compatible = "nvidia,tegra132-car", },
84
	{ .compatible = "nvidia,tegra210-car", },
85 86 87
	{},
};

88 89 90 91 92 93
static struct tegra_fuse *fuse = &(struct tegra_fuse) {
	.base = NULL,
	.soc = NULL,
};

static const struct of_device_id tegra_fuse_match[] = {
T
Timo Alho 已提交
94 95 96
#ifdef CONFIG_ARCH_TEGRA_186_SOC
	{ .compatible = "nvidia,tegra186-efuse", .data = &tegra186_fuse_soc },
#endif
97 98 99
#ifdef CONFIG_ARCH_TEGRA_210_SOC
	{ .compatible = "nvidia,tegra210-efuse", .data = &tegra210_fuse_soc },
#endif
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
#ifdef CONFIG_ARCH_TEGRA_132_SOC
	{ .compatible = "nvidia,tegra132-efuse", .data = &tegra124_fuse_soc },
#endif
#ifdef CONFIG_ARCH_TEGRA_124_SOC
	{ .compatible = "nvidia,tegra124-efuse", .data = &tegra124_fuse_soc },
#endif
#ifdef CONFIG_ARCH_TEGRA_114_SOC
	{ .compatible = "nvidia,tegra114-efuse", .data = &tegra114_fuse_soc },
#endif
#ifdef CONFIG_ARCH_TEGRA_3x_SOC
	{ .compatible = "nvidia,tegra30-efuse", .data = &tegra30_fuse_soc },
#endif
#ifdef CONFIG_ARCH_TEGRA_2x_SOC
	{ .compatible = "nvidia,tegra20-efuse", .data = &tegra20_fuse_soc },
#endif
	{ /* sentinel */ }
};

static int tegra_fuse_probe(struct platform_device *pdev)
119
{
120 121 122 123 124 125
	void __iomem *base = fuse->base;
	struct resource *res;
	int err;

	/* take over the memory region from the early initialization */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
126
	fuse->phys = res->start;
127
	fuse->base = devm_ioremap_resource(&pdev->dev, res);
128 129 130 131 132
	if (IS_ERR(fuse->base)) {
		err = PTR_ERR(fuse->base);
		fuse->base = base;
		return err;
	}
133 134 135

	fuse->clk = devm_clk_get(&pdev->dev, "fuse");
	if (IS_ERR(fuse->clk)) {
136 137 138 139
		if (PTR_ERR(fuse->clk) != -EPROBE_DEFER)
			dev_err(&pdev->dev, "failed to get FUSE clock: %ld",
				PTR_ERR(fuse->clk));

140
		fuse->base = base;
141 142
		return PTR_ERR(fuse->clk);
	}
143

144 145
	platform_set_drvdata(pdev, fuse);
	fuse->dev = &pdev->dev;
146

147 148
	if (fuse->soc->probe) {
		err = fuse->soc->probe(fuse);
149 150
		if (err < 0)
			goto restore;
151 152 153
	}

	if (tegra_fuse_create_sysfs(&pdev->dev, fuse->soc->info->size,
154 155 156 157
				    fuse->soc->info)) {
		err = -ENODEV;
		goto restore;
	}
158 159 160 161 162

	/* release the early I/O memory mapping */
	iounmap(base);

	return 0;
163 164 165 166

restore:
	fuse->base = base;
	return err;
167 168 169 170 171 172 173 174 175 176
}

static struct platform_driver tegra_fuse_driver = {
	.driver = {
		.name = "tegra-fuse",
		.of_match_table = tegra_fuse_match,
		.suppress_bind_attrs = true,
	},
	.probe = tegra_fuse_probe,
};
177
builtin_platform_driver(tegra_fuse_driver);
178 179 180 181 182 183 184 185 186 187 188

bool __init tegra_fuse_read_spare(unsigned int spare)
{
	unsigned int offset = fuse->soc->info->spare + spare * 4;

	return fuse->read_early(fuse, offset) & 1;
}

u32 __init tegra_fuse_read_early(unsigned int offset)
{
	return fuse->read_early(fuse, offset);
189 190 191 192
}

int tegra_fuse_readl(unsigned long offset, u32 *value)
{
193
	if (!fuse->read || !fuse->clk)
194 195
		return -EPROBE_DEFER;

196 197 198
	if (IS_ERR(fuse->clk))
		return PTR_ERR(fuse->clk);

199
	*value = fuse->read(fuse, offset);
200 201 202 203 204

	return 0;
}
EXPORT_SYMBOL(tegra_fuse_readl);

205
static void tegra_enable_fuse_clk(void __iomem *base)
206
{
207
	u32 reg;
208

209 210 211
	reg = readl_relaxed(base + 0x48);
	reg |= 1 << 28;
	writel(reg, base + 0x48);
212

213 214 215 216 217 218 219
	/*
	 * Enable FUSE clock. This needs to be hardcoded because the clock
	 * subsystem is not active during early boot.
	 */
	reg = readl(base + 0x14);
	reg |= 1 << 7;
	writel(reg, base + 0x14);
220 221
}

T
Thierry Reding 已提交
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
struct device * __init tegra_soc_device_register(void)
{
	struct soc_device_attribute *attr;
	struct soc_device *dev;

	attr = kzalloc(sizeof(*attr), GFP_KERNEL);
	if (!attr)
		return NULL;

	attr->family = kasprintf(GFP_KERNEL, "Tegra");
	attr->revision = kasprintf(GFP_KERNEL, "%d", tegra_sku_info.revision);
	attr->soc_id = kasprintf(GFP_KERNEL, "%u", tegra_get_chip_id());

	dev = soc_device_register(attr);
	if (IS_ERR(dev)) {
		kfree(attr->soc_id);
		kfree(attr->revision);
		kfree(attr->family);
		kfree(attr);
		return ERR_CAST(dev);
	}

	return soc_device_to_device(dev);
}

247
static int __init tegra_init_fuse(void)
248
{
249
	const struct of_device_id *match;
250
	struct device_node *np;
251
	struct resource regs;
252

253 254
	tegra_init_apbmisc();

255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
	np = of_find_matching_node_and_match(NULL, tegra_fuse_match, &match);
	if (!np) {
		/*
		 * Fall back to legacy initialization for 32-bit ARM only. All
		 * 64-bit ARM device tree files for Tegra are required to have
		 * a FUSE node.
		 *
		 * This is for backwards-compatibility with old device trees
		 * that didn't contain a FUSE node.
		 */
		if (IS_ENABLED(CONFIG_ARM) && soc_is_tegra()) {
			u8 chip = tegra_get_chip_id();

			regs.start = 0x7000f800;
			regs.end = 0x7000fbff;
			regs.flags = IORESOURCE_MEM;

			switch (chip) {
#ifdef CONFIG_ARCH_TEGRA_2x_SOC
			case TEGRA20:
				fuse->soc = &tegra20_fuse_soc;
				break;
#endif

#ifdef CONFIG_ARCH_TEGRA_3x_SOC
			case TEGRA30:
				fuse->soc = &tegra30_fuse_soc;
				break;
#endif

#ifdef CONFIG_ARCH_TEGRA_114_SOC
			case TEGRA114:
				fuse->soc = &tegra114_fuse_soc;
				break;
#endif

#ifdef CONFIG_ARCH_TEGRA_124_SOC
			case TEGRA124:
				fuse->soc = &tegra124_fuse_soc;
				break;
#endif

			default:
				pr_warn("Unsupported SoC: %02x\n", chip);
				break;
			}
		} else {
			/*
			 * At this point we're not running on Tegra, so play
			 * nice with multi-platform kernels.
			 */
			return 0;
		}
308
	} else {
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
		/*
		 * Extract information from the device tree if we've found a
		 * matching node.
		 */
		if (of_address_to_resource(np, 0, &regs) < 0) {
			pr_err("failed to get FUSE register\n");
			return -ENXIO;
		}

		fuse->soc = match->data;
	}

	np = of_find_matching_node(NULL, car_match);
	if (np) {
		void __iomem *base = of_iomap(np, 0);
		if (base) {
			tegra_enable_fuse_clk(base);
			iounmap(base);
		} else {
			pr_err("failed to map clock registers\n");
			return -ENXIO;
		}
	}

	fuse->base = ioremap_nocache(regs.start, resource_size(&regs));
	if (!fuse->base) {
		pr_err("failed to map FUSE registers\n");
336
		return -ENXIO;
337 338
	}

339
	fuse->soc->init(fuse);
340

341
	pr_info("Tegra Revision: %s SKU: %d CPU Process: %d SoC Process: %d\n",
342 343
		tegra_revision_name[tegra_sku_info.revision],
		tegra_sku_info.sku_id, tegra_sku_info.cpu_process_id,
344 345 346
		tegra_sku_info.soc_process_id);
	pr_debug("Tegra CPU Speedo ID %d, SoC Speedo ID %d\n",
		 tegra_sku_info.cpu_speedo_id, tegra_sku_info.soc_speedo_id);
347

T
Thierry Reding 已提交
348

349
	return 0;
350
}
351
early_initcall(tegra_init_fuse);
T
Thierry Reding 已提交
352 353 354 355

#ifdef CONFIG_ARM64
static int __init tegra_init_soc(void)
{
356
	struct device_node *np;
T
Thierry Reding 已提交
357 358
	struct device *soc;

359 360 361 362 363 364 365
	/* make sure we're running on Tegra */
	np = of_find_matching_node(NULL, tegra_fuse_match);
	if (!np)
		return 0;

	of_node_put(np);

T
Thierry Reding 已提交
366 367 368 369 370 371 372 373
	soc = tegra_soc_device_register();
	if (IS_ERR(soc)) {
		pr_err("failed to register SoC device: %ld\n", PTR_ERR(soc));
		return PTR_ERR(soc);
	}

	return 0;
}
374
device_initcall(tegra_init_soc);
T
Thierry Reding 已提交
375
#endif