hw.c 101.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Copyright (c) 2008 Atheros Communications Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

S
Sujith 已提交
20
#include "ath9k.h"
21 22
#include "initvals.h"

23 24 25 26
static int btcoex_enable;
module_param(btcoex_enable, bool, 0);
MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");

27 28 29
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
30

31 32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
33
			      enum ath9k_ht_macmode macmode);
34
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
35
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
36
			      u32 reg, u32 value);
37 38
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
39

S
Sujith 已提交
40 41 42
/********************/
/* Helper Functions */
/********************/
43

44
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
45
{
46
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
47

48
	if (!ah->curchan) /* should really check for CCK instead */
49 50 51
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
52

53
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
54
}
55

56
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
57
{
58
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
59

60
	if (conf_is_ht40(conf))
S
Sujith 已提交
61 62 63 64
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
65

66
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
67
{
68
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
69

70
	if (!ah->curchan) /* should really check for CCK instead */
71 72 73 74
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
75 76
}

77
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
80

81
	if (conf_is_ht40(conf))
S
Sujith 已提交
82 83 84 85
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
86

S
Sujith 已提交
87
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
88 89 90
{
	int i;

S
Sujith 已提交
91 92 93
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
94 95 96 97 98
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
99 100

	DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
101 102
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
103

S
Sujith 已提交
104
	return false;
105 106 107 108 109 110 111 112 113 114 115 116 117 118
}

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

119
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
120 121
			     u16 flags, u16 *low,
			     u16 *high)
122
{
123
	struct ath9k_hw_capabilities *pCap = &ah->caps;
124

S
Sujith 已提交
125 126 127 128
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
129
	}
S
Sujith 已提交
130 131 132 133 134 135
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
136 137
}

138
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
S
Sujith 已提交
139
			   struct ath_rate_table *rates,
S
Sujith 已提交
140 141
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
142
{
S
Sujith 已提交
143 144
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
145

S
Sujith 已提交
146
	kbps = rates->info[rateix].ratekbps;
147

S
Sujith 已提交
148 149
	if (kbps == 0)
		return 0;
150

S
Sujith 已提交
151
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
152
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
153
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
154
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
155 156 157 158
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
159
	case WLAN_RC_PHY_OFDM:
160
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
161 162 163 164 165 166
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
167 168
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
S
Sujith 已提交
184 185
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
			"Unknown phy %u (rate ix %u)\n",
S
Sujith 已提交
186 187 188 189
			rates->info[rateix].phy, rateix);
		txTime = 0;
		break;
	}
190

S
Sujith 已提交
191 192
	return txTime;
}
193

194
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
195 196
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
197
{
S
Sujith 已提交
198
	int8_t extoff;
199

S
Sujith 已提交
200 201 202 203
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
204 205
	}

S
Sujith 已提交
206 207 208 209 210 211 212 213 214 215
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
216

S
Sujith 已提交
217 218 219 220
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
	centers->ext_center =
		centers->synth_center + (extoff *
221
			 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
S
Sujith 已提交
222
			  HT40_CHANNEL_CENTER_SHIFT : 15));
223 224
}

S
Sujith 已提交
225 226 227 228
/******************/
/* Chip Revisions */
/******************/

229
static void ath9k_hw_read_revisions(struct ath_hw *ah)
230
{
S
Sujith 已提交
231
	u32 val;
232

S
Sujith 已提交
233
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
234

S
Sujith 已提交
235 236
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
237 238 239
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
240
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
241 242
	} else {
		if (!AR_SREV_9100(ah))
243
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
244

245
		ah->hw_version.macRev = val & AR_SREV_REVISION;
246

247
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
248
			ah->is_pciexpress = true;
S
Sujith 已提交
249
	}
250 251
}

252
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
253
{
S
Sujith 已提交
254 255
	u32 val;
	int i;
256

S
Sujith 已提交
257
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
258

S
Sujith 已提交
259 260 261 262
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
263

S
Sujith 已提交
264
	return ath9k_hw_reverse_bits(val, 8);
265 266
}

S
Sujith 已提交
267 268 269 270
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

271
static void ath9k_hw_disablepcie(struct ath_hw *ah)
272
{
273
	if (AR_SREV_9100(ah))
S
Sujith 已提交
274
		return;
275

S
Sujith 已提交
276 277 278 279 280 281 282 283 284
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
285

S
Sujith 已提交
286
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
287 288
}

289
static bool ath9k_hw_chip_test(struct ath_hw *ah)
290
{
S
Sujith 已提交
291 292 293 294 295 296 297
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
298

S
Sujith 已提交
299 300 301
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
302

S
Sujith 已提交
303 304 305 306 307 308 309
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
				DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
310
					"address test failed "
S
Sujith 已提交
311
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
312
					addr, wrData, rdData);
S
Sujith 已提交
313 314 315 316 317 318 319 320 321
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
				DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
322
					"address test failed "
S
Sujith 已提交
323
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
324
					addr, wrData, rdData);
S
Sujith 已提交
325 326
				return false;
			}
327
		}
S
Sujith 已提交
328
		REG_WRITE(ah, regAddr[i], regHold[i]);
329
	}
S
Sujith 已提交
330
	udelay(100);
331

332 333 334
	return true;
}

S
Sujith 已提交
335
static const char *ath9k_hw_devname(u16 devid)
336
{
S
Sujith 已提交
337 338 339
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
340 341
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
342 343
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
344 345
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
346 347 348
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
349 350
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
351 352
	}

S
Sujith 已提交
353 354
	return NULL;
}
355

356
static void ath9k_hw_set_defaults(struct ath_hw *ah)
S
Sujith 已提交
357 358
{
	int i;
359

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_l1skp_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_power_reset = 0x100;
	ah->config.pcie_restore = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
	ah->config.noise_immunity_level = 4;
	ah->config.ofdm_weaksignal_det = 1;
	ah->config.cck_weaksignal_thr = 0;
	ah->config.spur_immunity_level = 2;
	ah->config.firstep_level = 0;
	ah->config.rssi_thr_high = 40;
	ah->config.rssi_thr_low = 7;
	ah->config.diversity_control = 0;
	ah->config.antenna_switch_swap = 0;
387

S
Sujith 已提交
388
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
389 390
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
391 392
	}

393
	ah->config.intr_mitigation = 1;
394 395
}

396 397
static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
					int *status)
398
{
399
	struct ath_hw *ah;
400

401 402
	ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
	if (ah == NULL) {
403
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
404
			"Cannot allocate memory for state block\n");
405 406 407 408 409
		*status = -ENOMEM;
		return NULL;
	}

	ah->ah_sc = sc;
410
	ah->hw_version.magic = AR5416_MAGIC;
411
	ah->regulatory.country_code = CTRY_DEFAULT;
412 413
	ah->hw_version.devid = devid;
	ah->hw_version.subvendorid = 0;
414 415 416

	ah->ah_flags = 0;
	if ((devid == AR5416_AR9100_DEVID))
417
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
418 419 420
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

421 422
	ah->regulatory.power_limit = MAX_RATE_POWER;
	ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
423 424 425 426 427 428 429 430 431 432 433 434 435
	ah->atim_window = 0;
	ah->diversity_control = ah->config.diversity_control;
	ah->antenna_switch_swap =
		ah->config.antenna_switch_swap;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
436

437
	return ah;
438 439
}

440
static int ath9k_hw_rfattach(struct ath_hw *ah)
441
{
S
Sujith 已提交
442 443
	bool rfStatus = false;
	int ecode = 0;
444

S
Sujith 已提交
445 446 447
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
448
			"RF setup failed, status %u\n", ecode);
S
Sujith 已提交
449 450
		return ecode;
	}
451

S
Sujith 已提交
452
	return 0;
453 454
}

455
static int ath9k_hw_rf_claim(struct ath_hw *ah)
456
{
S
Sujith 已提交
457 458 459 460 461 462 463 464 465 466 467 468 469 470
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
471
	default:
S
Sujith 已提交
472
		DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
473
			"5G Radio Chip Rev 0x%02X is not "
S
Sujith 已提交
474
			"supported by this driver\n",
475
			ah->hw_version.analog5GhzRev);
S
Sujith 已提交
476
		return -EOPNOTSUPP;
477 478
	}

479
	ah->hw_version.analog5GhzRev = val;
480

S
Sujith 已提交
481
	return 0;
482 483
}

484
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
485 486 487 488 489 490 491
{
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
492
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
493
		sum += eeval;
S
Sujith 已提交
494 495
		ah->macaddr[2 * i] = eeval >> 8;
		ah->macaddr[2 * i + 1] = eeval & 0xff;
496 497 498
	}
	if (sum == 0 || sum == 0xffff * 3) {
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
499
			"mac address read failed: %pM\n",
S
Sujith 已提交
500
			ah->macaddr);
501 502 503 504 505 506
		return -EADDRNOTAVAIL;
	}

	return 0;
}

507
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
508 509 510
{
	u32 rxgain_type;

S
Sujith 已提交
511 512
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
513 514

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
515
			INIT_INI_ARRAY(&ah->iniModesRxGain,
516 517 518
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
519
			INIT_INI_ARRAY(&ah->iniModesRxGain,
520 521 522
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
523
			INIT_INI_ARRAY(&ah->iniModesRxGain,
524 525
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
526
	} else {
527
		INIT_INI_ARRAY(&ah->iniModesRxGain,
528 529
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
530
	}
531 532
}

533
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
534 535 536
{
	u32 txgain_type;

S
Sujith 已提交
537 538
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
539 540

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
541
			INIT_INI_ARRAY(&ah->iniModesTxGain,
542 543 544
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
545
			INIT_INI_ARRAY(&ah->iniModesTxGain,
546 547
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
548
	} else {
549
		INIT_INI_ARRAY(&ah->iniModesTxGain,
550 551
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
552
	}
553 554
}

555
static int ath9k_hw_post_attach(struct ath_hw *ah)
556
{
S
Sujith 已提交
557
	int ecode;
558

S
Sujith 已提交
559 560
	if (!ath9k_hw_chip_test(ah)) {
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
561
			"hardware self-test failed\n");
S
Sujith 已提交
562
		return -ENODEV;
563 564
	}

S
Sujith 已提交
565 566
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
567 568
		return ecode;

S
Sujith 已提交
569 570 571 572 573 574
	ecode = ath9k_hw_eeprom_attach(ah);
	if (ecode != 0)
		return ecode;
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
575

S
Sujith 已提交
576 577 578
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
		ath9k_hw_ani_attach(ah);
579 580 581 582 583
	}

	return 0;
}

584 585
static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
					 int *status)
586
{
587
	struct ath_hw *ah;
S
Sujith 已提交
588
	int ecode;
589
	u32 i, j;
590

591 592
	ah = ath9k_hw_newstate(devid, sc, status);
	if (ah == NULL)
S
Sujith 已提交
593
		return NULL;
594

S
Sujith 已提交
595
	ath9k_hw_set_defaults(ah);
596

597 598
	if (ah->config.intr_mitigation != 0)
		ah->intr_mitigation = true;
599

S
Sujith 已提交
600
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
601
		DPRINTF(sc, ATH_DBG_RESET, "Couldn't reset chip\n");
S
Sujith 已提交
602 603 604
		ecode = -EIO;
		goto bad;
	}
605

S
Sujith 已提交
606
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
607
		DPRINTF(sc, ATH_DBG_RESET, "Couldn't wakeup chip\n");
S
Sujith 已提交
608 609 610
		ecode = -EIO;
		goto bad;
	}
611

612
	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
613
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) {
614
			ah->config.serialize_regmode =
S
Sujith 已提交
615
				SER_REG_MODE_ON;
616
		} else {
617
			ah->config.serialize_regmode =
S
Sujith 已提交
618
				SER_REG_MODE_OFF;
619 620 621
		}
	}

622
	DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
623
		ah->config.serialize_regmode);
624

625 626 627
	if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
	    (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
	    (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
628
	    (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
629
		DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
630
			"Mac Chip Rev 0x%02x.%x is not supported by "
631 632
			"this driver\n", ah->hw_version.macVersion,
			ah->hw_version.macRev);
S
Sujith 已提交
633 634 635
		ecode = -EOPNOTSUPP;
		goto bad;
	}
636

S
Sujith 已提交
637
	if (AR_SREV_9100(ah)) {
638 639 640
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
S
Sujith 已提交
641
	}
642
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
643

S
Sujith 已提交
644 645
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
646 647
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
648
				&adc_gain_cal_single_sample;
649
			ah->adcdc_caldata.calData =
S
Sujith 已提交
650
				&adc_dc_cal_single_sample;
651
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
652 653
				&adc_init_dc_cal;
		} else {
654 655
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
656
				&adc_gain_cal_multi_sample;
657
			ah->adcdc_caldata.calData =
S
Sujith 已提交
658
				&adc_dc_cal_multi_sample;
659
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
660 661
				&adc_init_dc_cal;
		}
662
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
663
	}
664

S
Sujith 已提交
665 666 667
	ah->ani_function = ATH9K_ANI_ALL;
	if (AR_SREV_9280_10_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
668

669
	DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
670
		"This Mac Chip Rev 0x%02x.%x is \n",
671
		ah->hw_version.macVersion, ah->hw_version.macRev);
672

673
	if (AR_SREV_9285_12_OR_LATER(ah)) {
674

675
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
676
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
677
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
678 679
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

680 681
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
682 683 684
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
685
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
686 687 688 689 690
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
691
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
692
			       ARRAY_SIZE(ar9285Modes_9285), 6);
693
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
694 695
			       ARRAY_SIZE(ar9285Common_9285), 2);

696 697
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
698 699 700
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
701
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
702 703 704 705
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
706
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
707
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
708
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
709
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
710

711 712
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
713 714 715
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
716
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
717 718 719
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
720
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
721 722 723
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
724
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
725
			       ARRAY_SIZE(ar9280Modes_9280), 6);
726
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
727 728
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
729
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
730
			       ARRAY_SIZE(ar5416Modes_9160), 6);
731
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
732
			       ARRAY_SIZE(ar5416Common_9160), 2);
733
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
734
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
735
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
736
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
737
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
738
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
739
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
740
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
741
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
742
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
743
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
745
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
747
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
748 749
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
750
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
751 752 753
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
754
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
755 756 757
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
758
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
759
			       ARRAY_SIZE(ar5416Modes_9100), 6);
760
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
761
			       ARRAY_SIZE(ar5416Common_9100), 2);
762
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
764
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
766
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
768
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
770
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
772
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
774
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
776
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
778
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
779 780
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
781
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Modes), 6);
783
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Common), 2);
785
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
786
			       ARRAY_SIZE(ar5416Bank0), 2);
787
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
788
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
789
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
790
			       ARRAY_SIZE(ar5416Bank1), 2);
791
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
792
			       ARRAY_SIZE(ar5416Bank2), 2);
793
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
794
			       ARRAY_SIZE(ar5416Bank3), 3);
795
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
796
			       ARRAY_SIZE(ar5416Bank6), 3);
797
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
798
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
799
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
800
			       ARRAY_SIZE(ar5416Bank7), 2);
801
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
802
			       ARRAY_SIZE(ar5416Addac), 2);
803 804
	}

805
	if (ah->is_pciexpress)
S
Sujith 已提交
806 807 808
		ath9k_hw_configpcipowersave(ah, 0);
	else
		ath9k_hw_disablepcie(ah);
809

S
Sujith 已提交
810 811 812
	ecode = ath9k_hw_post_attach(ah);
	if (ecode != 0)
		goto bad;
813

814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
	if (AR_SREV_9285_12_OR_LATER(ah)) {
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}

830
	/* rxgain table */
831
	if (AR_SREV_9280_20(ah))
832 833 834
		ath9k_hw_init_rxgain_ini(ah);

	/* txgain table */
835
	if (AR_SREV_9280_20(ah))
836 837
		ath9k_hw_init_txgain_ini(ah);

S
Sujith 已提交
838 839 840 841 842 843 844 845 846 847
	if (!ath9k_hw_fill_cap_info(ah)) {
		DPRINTF(sc, ATH_DBG_RESET, "failed ath9k_hw_fill_cap_info\n");
		ecode = -EINVAL;
		goto bad;
	}

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
848 849
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
850

851 852
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
853

854
				INI_RA(&ah->iniModes, i, j) =
855
					ath9k_hw_ini_fixup(ah,
856
							   &ah->eeprom.def,
S
Sujith 已提交
857 858
							   reg, val);
			}
859
		}
S
Sujith 已提交
860
	}
861

S
Sujith 已提交
862 863
	ecode = ath9k_hw_init_macaddr(ah);
	if (ecode != 0) {
864
		DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
865
			"failed initializing mac address\n");
S
Sujith 已提交
866
		goto bad;
867 868
	}

S
Sujith 已提交
869
	if (AR_SREV_9285(ah))
870
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
871
	else
872
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
873

S
Sujith 已提交
874
	ath9k_init_nfcal_hist_buffer(ah);
875

S
Sujith 已提交
876 877
	return ah;
bad:
878 879
	if (ah)
		ath9k_hw_detach(ah);
S
Sujith 已提交
880 881
	if (status)
		*status = ecode;
882

S
Sujith 已提交
883
	return NULL;
884 885
}

886
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
887
			     struct ath9k_channel *chan)
888
{
S
Sujith 已提交
889
	u32 synthDelay;
890

S
Sujith 已提交
891
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
892
	if (IS_CHAN_B(chan))
S
Sujith 已提交
893 894 895
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
896

S
Sujith 已提交
897
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
898

S
Sujith 已提交
899
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
900 901
}

902
static void ath9k_hw_init_qos(struct ath_hw *ah)
903
{
S
Sujith 已提交
904 905
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
906

S
Sujith 已提交
907 908 909 910 911 912 913 914 915 916
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
917 918
}

919
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
920
			      struct ath9k_channel *chan)
921
{
S
Sujith 已提交
922
	u32 pll;
923

S
Sujith 已提交
924 925 926
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
927
		else
S
Sujith 已提交
928 929 930 931
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
932

S
Sujith 已提交
933 934 935 936
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
937

S
Sujith 已提交
938 939
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
940 941


S
Sujith 已提交
942 943 944 945 946 947 948 949 950 951
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
952

S
Sujith 已提交
953
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
954

S
Sujith 已提交
955
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
956

S
Sujith 已提交
957 958 959 960
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
961

S
Sujith 已提交
962 963 964 965 966 967
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
968

S
Sujith 已提交
969 970 971 972
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
973

S
Sujith 已提交
974 975 976 977 978 979
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
980
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
981

S
Sujith 已提交
982 983 984
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
985 986
}

987
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
988 989 990
{
	int rx_chainmask, tx_chainmask;

991 992
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
993 994 995 996 997 998

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
999
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1024
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1025
					  enum nl80211_iftype opmode)
1026
{
1027
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1028 1029 1030 1031
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1032

1033 1034
	if (ah->intr_mitigation)
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1035
	else
1036
		ah->mask_reg |= AR_IMR_RXOK;
1037

1038
	ah->mask_reg |= AR_IMR_TXOK;
1039

1040
	if (opmode == NL80211_IFTYPE_AP)
1041
		ah->mask_reg |= AR_IMR_MIB;
1042

1043
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1044
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1045

S
Sujith 已提交
1046 1047 1048 1049 1050
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1051 1052
}

1053
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1054 1055
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
S
Sujith 已提交
1056
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
1057
		ah->acktimeout = (u32) -1;
1058 1059 1060 1061
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1062
		ah->acktimeout = us;
1063 1064 1065 1066
		return true;
	}
}

1067
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1068 1069
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
S
Sujith 已提交
1070
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
1071
		ah->ctstimeout = (u32) -1;
1072 1073 1074 1075
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1076
		ah->ctstimeout = us;
1077 1078 1079
		return true;
	}
}
S
Sujith 已提交
1080

1081
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1082 1083 1084
{
	if (tu > 0xFFFF) {
		DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
S
Sujith 已提交
1085
			"bad global tx timeout %u\n", tu);
1086
		ah->globaltxtimeout = (u32) -1;
1087 1088 1089
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1090
		ah->globaltxtimeout = tu;
1091 1092 1093 1094
		return true;
	}
}

1095
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1096
{
1097 1098
	DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
1099

1100
	if (ah->misc_mode != 0)
S
Sujith 已提交
1101
		REG_WRITE(ah, AR_PCU_MISC,
1102 1103 1104 1105 1106 1107 1108 1109 1110
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1111 1112 1113 1114 1115 1116 1117 1118
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1119
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1120 1121 1122 1123 1124 1125 1126 1127 1128
{
	if (!AR_SREV_9100(ah))
		ath9k_hw_ani_detach(ah);

	ath9k_hw_rfdetach(ah);
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
	kfree(ah);
}

1129
struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
S
Sujith 已提交
1130
{
1131
	struct ath_hw *ah = NULL;
S
Sujith 已提交
1132 1133 1134 1135

	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
G
Gabor Juhos 已提交
1136
	case AR5416_AR9100_DEVID:
S
Sujith 已提交
1137 1138 1139
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
1140
	case AR9285_DEVID_PCIE:
1141
		ah = ath9k_hw_do_attach(devid, sc, error);
S
Sujith 已提交
1142 1143 1144 1145
		break;
	default:
		*error = -ENXIO;
		break;
1146
	}
S
Sujith 已提交
1147 1148 1149 1150 1151 1152 1153 1154

	return ah;
}

/*******/
/* INI */
/*******/

1155
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1156 1157
				  struct ath9k_channel *chan)
{
1158 1159 1160 1161 1162 1163 1164 1165
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));


1166
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1167 1168 1169 1170
	    AR_SREV_9280_10_OR_LATER(ah))
		return;

	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1171 1172
}

1173
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1174
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1175
			      u32 reg, u32 value)
1176
{
S
Sujith 已提交
1177
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1178

1179
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
					"PWDCLKIND: %d\n",
					pBase->pwdclkind);
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
					"PWDCLKIND Earlier Rev\n");
			}

			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
				"final ini VAL: %x\n", value);
		}
		break;
	}

	return value;
1205 1206
}

1207
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1208 1209 1210
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1211
	if (ah->eep_map == EEP_MAP_4KBITS)
1212 1213 1214 1215 1216
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

	for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
		ah->originalGain[i] =
			MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
					AR_PHY_TX_GAIN);
	ah->PDADCdelta = 0;
}

1228
static int ath9k_hw_process_ini(struct ath_hw *ah,
S
Sujith 已提交
1229 1230
				struct ath9k_channel *chan,
				enum ath9k_ht_macmode macmode)
1231 1232
{
	int i, regWrites = 0;
1233
	struct ieee80211_channel *channel = chan->chan;
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	u32 modesIndex, freqIndex;
	int status;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1266
	ah->eep_ops->set_addac(ah, chan);
1267

1268
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1269
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1270 1271 1272
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1273 1274
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1275

1276 1277
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1278

1279
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1280

1281 1282 1283
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1284 1285
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1286

1287 1288
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1289 1290 1291
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1292 1293 1294 1295

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1296
		    && ah->config.analog_shiftreg) {
1297 1298 1299 1300 1301 1302
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1303
	if (AR_SREV_9280(ah))
1304
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1305

1306 1307
	if (AR_SREV_9280(ah) || (AR_SREV_9285(ah) &&
	    AR_SREV_9285_12_OR_LATER(ah)))
1308
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1309

1310 1311 1312
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1313 1314 1315 1316

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1317
		    && ah->config.analog_shiftreg) {
1318 1319 1320 1321 1322 1323 1324 1325 1326
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1327
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1328 1329 1330 1331 1332 1333 1334
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
	ath9k_hw_set_regs(ah, chan, macmode);
	ath9k_hw_init_chain_masks(ah);

1335 1336 1337
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

S
Sujith 已提交
1338 1339 1340 1341 1342 1343
	status = ah->eep_ops->set_txpower(ah, chan,
				  ath9k_regd_get_ctl(ah, chan),
				  channel->max_antenna_gain * 2,
				  channel->max_power * 2,
				  min((u32) MAX_RATE_POWER,
				      (u32) ah->regulatory.power_limit));
1344 1345
	if (status != 0) {
		DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
1346
			"error init'ing transmit power\n");
1347 1348 1349 1350 1351
		return -EIO;
	}

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
1352
			"ar5416SetRfRegs failed\n");
1353 1354 1355 1356 1357 1358
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1359 1360 1361 1362
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1363
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1364
{
S
Sujith 已提交
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1383
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1384 1385 1386 1387
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1388
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1389 1390 1391 1392 1393 1394 1395 1396 1397
{
	u32 regval;

	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1398
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413

	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

	if (AR_SREV_9285(ah)) {
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
	} else {
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1414
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1415 1416 1417 1418 1419 1420
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1421
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1422 1423 1424
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1425
		break;
1426
	case NL80211_IFTYPE_ADHOC:
S
Sujith 已提交
1427 1428 1429
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1430
		break;
1431 1432
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1433
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1434
		break;
S
Sujith 已提交
1435 1436 1437
	}
}

1438
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1457
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1491
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1492 1493 1494 1495
{
	u32 rst_flags;
	u32 tmpReg;

1496 1497 1498 1499 1500 1501 1502 1503
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1526
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1527 1528
	udelay(50);

1529
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1530
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1531
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
1532
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	ath9k_hw_init_pll(ah, NULL);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1547
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1548 1549 1550 1551
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1552
	REG_WRITE(ah, AR_RTC_RESET, 0);
1553
	udelay(2);
1554
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1555 1556 1557 1558

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1559 1560
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1561
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
S
Sujith 已提交
1562
		return false;
1563 1564
	}

S
Sujith 已提交
1565 1566 1567 1568 1569
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1570
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
		break;
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
		break;
	default:
		return false;
	}
1586 1587
}

1588
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
1589
			      enum ath9k_ht_macmode macmode)
1590
{
S
Sujith 已提交
1591
	u32 phymode;
1592
	u32 enableDacFifo = 0;
1593

1594 1595 1596 1597
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1598
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1599
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1600 1601 1602

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1603

S
Sujith 已提交
1604 1605 1606
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1607

1608
		if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
S
Sujith 已提交
1609
			phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1610
	}
S
Sujith 已提交
1611 1612 1613
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

	ath9k_hw_set11nmac2040(ah, macmode);
1614

S
Sujith 已提交
1615 1616
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1617 1618
}

1619
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1620
				struct ath9k_channel *chan)
1621
{
1622 1623 1624 1625
	if (OLC_FOR_AR9280_20_LATER) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1626
		return false;
1627

S
Sujith 已提交
1628 1629
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
1630

1631
	ah->chip_fullsleep = false;
S
Sujith 已提交
1632 1633
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1634

S
Sujith 已提交
1635
	return true;
1636 1637
}

1638
static bool ath9k_hw_channel_change(struct ath_hw *ah,
S
Sujith 已提交
1639 1640
				    struct ath9k_channel *chan,
				    enum ath9k_ht_macmode macmode)
1641
{
1642
	struct ieee80211_channel *channel = chan->chan;
1643 1644 1645 1646 1647
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
			DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
S
Sujith 已提交
1648
				"Transmit frames pending on queue %d\n", qnum);
1649 1650 1651 1652 1653 1654
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1655
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1656 1657
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
			"Could not kill baseband RX\n");
1658 1659 1660 1661 1662 1663 1664 1665
		return false;
	}

	ath9k_hw_set_regs(ah, chan, macmode);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
		if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
			DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
1666
				"failed to set channel\n");
1667 1668 1669 1670 1671
			return false;
		}
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
			DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
1672
				"failed to set channel\n");
1673 1674 1675 1676
			return false;
		}
	}

S
Sujith 已提交
1677 1678 1679 1680 1681 1682
	if (ah->eep_ops->set_txpower(ah, chan,
			     ath9k_regd_get_ctl(ah, chan),
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
				 (u32) ah->regulatory.power_limit)) != 0) {
1683
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
1684
			"error init'ing transmit power\n");
1685 1686 1687 1688
		return false;
	}

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1689
	if (IS_CHAN_B(chan))
1690 1691 1692 1693 1694 1695 1696 1697
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1712
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1746
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1747
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1748
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
1859
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
1860

L
Luis R. Rodriguez 已提交
1861
			if (tmp_v < 75)
S
Sujith 已提交
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
1927

S
Sujith 已提交
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
1938

S
Sujith 已提交
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
1949

S
Sujith 已提交
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
1960 1961
}

1962
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
1963
{
S
Sujith 已提交
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
1979

S
Sujith 已提交
1980 1981 1982 1983 1984 1985
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
1986

S
Sujith 已提交
1987 1988
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
1989

S
Sujith 已提交
1990
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1991
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1992 1993 1994 1995 1996 1997 1998 1999
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2000

S
Sujith 已提交
2001 2002
	if (AR_NO_SPUR == bb_spur)
		return;
2003

S
Sujith 已提交
2004
	bin = bb_spur * 32;
2005

S
Sujith 已提交
2006 2007 2008 2009 2010
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2011

S
Sujith 已提交
2012
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2013

S
Sujith 已提交
2014 2015 2016 2017 2018 2019
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2020

S
Sujith 已提交
2021 2022
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2023

S
Sujith 已提交
2024 2025
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2026

S
Sujith 已提交
2027 2028 2029 2030
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2031

S
Sujith 已提交
2032 2033 2034
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2035

S
Sujith 已提交
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2050 2051
	}

S
Sujith 已提交
2052 2053 2054
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2055

S
Sujith 已提交
2056 2057
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2058

S
Sujith 已提交
2059
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2060
			volatile int tmp_v = abs(cur_vit_mask - bin);
2061

L
Luis R. Rodriguez 已提交
2062
			if (tmp_v < 75)
S
Sujith 已提交
2063 2064 2065 2066 2067 2068 2069 2070 2071
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2072 2073
	}

S
Sujith 已提交
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2084

S
Sujith 已提交
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2095

S
Sujith 已提交
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2106

S
Sujith 已提交
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2117

S
Sujith 已提交
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2128

S
Sujith 已提交
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2139

S
Sujith 已提交
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2150

S
Sujith 已提交
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2161 2162
}

2163
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2164
		    bool bChannelChange)
2165 2166
{
	u32 saveLedState;
2167
	struct ath_softc *sc = ah->ah_sc;
2168
	struct ath9k_channel *curchan = ah->curchan;
2169 2170
	u32 saveDefAntenna;
	u32 macStaId1;
2171
	int i, rx_chainmask, r;
2172

2173 2174 2175
	ah->extprotspacing = sc->ht_extprotspacing;
	ah->txchainmask = sc->tx_chainmask;
	ah->rxchainmask = sc->rx_chainmask;
2176

2177
	if (AR_SREV_9285(ah)) {
2178 2179
		ah->txchainmask &= 0x1;
		ah->rxchainmask &= 0x1;
2180
	} else if (AR_SREV_9280(ah)) {
2181 2182
		ah->txchainmask &= 0x3;
		ah->rxchainmask &= 0x3;
2183 2184
	}

2185 2186
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return -EIO;
2187 2188 2189 2190 2191

	if (curchan)
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2192 2193 2194
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2195
	    ((chan->channelFlags & CHANNEL_ALL) ==
2196
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2197
	    (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
2198
				   !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
2199

2200
		if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
2201
			ath9k_hw_loadnf(ah, ah->curchan);
2202
			ath9k_hw_start_nfcal(ah);
2203
			return 0;
2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

	if (!ath9k_hw_chip_reset(ah, chan)) {
S
Sujith 已提交
2220
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "chip reset failed\n");
2221
		return -EINVAL;
2222 2223
	}

2224 2225
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2226

2227 2228 2229
	r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
	if (r)
		return r;
2230

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2248 2249 2250 2251 2252 2253 2254 2255
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

S
Sujith 已提交
2256
	if (!ah->eep_ops->set_board_values(ah, chan)) {
2257
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
2258
			"error setting board options\n");
2259
		return -EIO;
2260 2261 2262 2263
	}

	ath9k_hw_decrease_chain_power(ah, chan);

S
Sujith 已提交
2264 2265
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
2266 2267
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2268
		  | (ah->config.
2269
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2270 2271
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2272

S
Sujith 已提交
2273 2274
	REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
2275 2276 2277

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

S
Sujith 已提交
2278 2279 2280
	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2281 2282 2283 2284 2285 2286

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
2287 2288
		if (!(ath9k_hw_ar9280_set_channel(ah, chan)))
			return -EIO;
2289
	} else {
2290 2291
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2292 2293 2294 2295 2296
	}

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2297 2298
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2299 2300
		ath9k_hw_resettxqueue(ah, i);

2301
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2302 2303
	ath9k_hw_init_qos(ah);

2304
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2305
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2306 2307
		ath9k_enable_rfkill(ah);
#endif
2308 2309 2310 2311 2312 2313 2314 2315 2316
	ath9k_hw_init_user_settings(ah);

	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2317
	if (ah->intr_mitigation) {
2318 2319 2320 2321 2322 2323 2324

		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2325 2326
	if (!ath9k_hw_init_cal(ah, chan))
		return -EIO;;
2327

2328
	rx_chainmask = ah->rxchainmask;
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2341
				"CFG Byte Swap Set 0x%x\n", mask);
2342 2343 2344 2345 2346
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2347
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2348 2349 2350 2351 2352 2353 2354
		}
	} else {
#ifdef __BIG_ENDIAN
		REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}

2355
	return 0;
2356 2357
}

S
Sujith 已提交
2358 2359 2360
/************************/
/* Key Cache Management */
/************************/
2361

2362
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2363
{
S
Sujith 已提交
2364
	u32 keyType;
2365

2366
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2367
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2368
			"entry %u out of range\n", entry);
2369 2370 2371
		return false;
	}

S
Sujith 已提交
2372
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2373

S
Sujith 已提交
2374 2375 2376 2377 2378 2379 2380 2381
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2382

S
Sujith 已提交
2383 2384
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2385

S
Sujith 已提交
2386 2387 2388 2389
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2390 2391 2392

	}

2393
	if (ah->curchan == NULL)
S
Sujith 已提交
2394
		return true;
2395 2396 2397 2398

	return true;
}

2399
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2400
{
S
Sujith 已提交
2401
	u32 macHi, macLo;
2402

2403
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2404
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2405
			"entry %u out of range\n", entry);
S
Sujith 已提交
2406
		return false;
2407 2408
	}

S
Sujith 已提交
2409 2410 2411 2412 2413 2414 2415 2416 2417
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2418
	} else {
S
Sujith 已提交
2419
		macLo = macHi = 0;
2420
	}
S
Sujith 已提交
2421 2422
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2423

S
Sujith 已提交
2424
	return true;
2425 2426
}

2427
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2428
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2429
				 const u8 *mac)
2430
{
2431
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
2432 2433
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2434

S
Sujith 已提交
2435 2436
	if (entry >= pCap->keycache_size) {
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2437
			"entry %u out of range\n", entry);
S
Sujith 已提交
2438
		return false;
2439 2440
	}

S
Sujith 已提交
2441 2442 2443 2444 2445 2446 2447
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2448
				"AES-CCM not supported by mac rev 0x%x\n",
2449
				ah->hw_version.macRev);
S
Sujith 已提交
2450 2451 2452 2453 2454 2455 2456 2457 2458
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2459
				"entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2460 2461 2462 2463 2464 2465
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
		if (k->kv_len < LEN_WEP40) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2466
				"WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
			return false;
		}
		if (k->kv_len <= LEN_WEP40)
			keyType = AR_KEYTABLE_TYPE_40;
		else if (k->kv_len <= LEN_WEP104)
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2481
			"cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2482
		return false;
2483 2484
	}

J
Jouni Malinen 已提交
2485 2486 2487 2488 2489
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
S
Sujith 已提交
2490 2491
	if (k->kv_len <= LEN_WEP104)
		key4 &= 0xff;
2492

2493 2494 2495 2496 2497 2498 2499
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2500 2501
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2502

2503 2504 2505 2506 2507 2508
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2509 2510
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2511 2512

		/* Write key[95:48] */
S
Sujith 已提交
2513 2514
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2515 2516

		/* Write key[127:96] and key type */
S
Sujith 已提交
2517 2518
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2519 2520

		/* Write MAC address for the entry */
S
Sujith 已提交
2521
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2522

2523
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2536
			u32 mic0, mic1, mic2, mic3, mic4;
2537

S
Sujith 已提交
2538 2539 2540 2541 2542
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2543 2544

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2545 2546
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2547 2548

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2549 2550
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2551 2552

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2553 2554 2555
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2556

S
Sujith 已提交
2557
		} else {
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2574
			u32 mic0, mic2;
2575

S
Sujith 已提交
2576 2577
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2578 2579

			/* Write MIC key[31:0] */
S
Sujith 已提交
2580 2581
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2582 2583

			/* Write MIC key[63:32] */
S
Sujith 已提交
2584 2585
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2586 2587

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2588 2589 2590 2591
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2592 2593

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2594 2595
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2596 2597 2598 2599 2600 2601

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2602 2603 2604
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2605
		/* Write key[47:0] */
S
Sujith 已提交
2606 2607
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2608 2609

		/* Write key[95:48] */
S
Sujith 已提交
2610 2611
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2612 2613

		/* Write key[127:96] and key type */
S
Sujith 已提交
2614 2615
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2616

2617
		/* Write MAC address for the entry */
S
Sujith 已提交
2618 2619
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2620 2621 2622 2623

	return true;
}

2624
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2625
{
2626
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2627 2628 2629 2630 2631
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2632 2633
}

S
Sujith 已提交
2634 2635 2636 2637
/******************************/
/* Power Management (Chipset) */
/******************************/

2638
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2639
{
S
Sujith 已提交
2640 2641 2642 2643 2644 2645
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2646

2647
		REG_CLR_BIT(ah, (AR_RTC_RESET),
S
Sujith 已提交
2648 2649
			    AR_RTC_RESET_EN);
	}
2650 2651
}

2652
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2653
{
S
Sujith 已提交
2654 2655
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2656
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2657

S
Sujith 已提交
2658 2659 2660 2661 2662 2663
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2664 2665 2666 2667
		}
	}
}

2668
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2669
{
S
Sujith 已提交
2670 2671
	u32 val;
	int i;
2672

S
Sujith 已提交
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2684

S
Sujith 已提交
2685 2686 2687
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2688

S
Sujith 已提交
2689 2690 2691 2692 2693 2694 2695
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2696
		}
S
Sujith 已提交
2697 2698
		if (i == 0) {
			DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
2699
				"Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
S
Sujith 已提交
2700
			return false;
2701 2702 2703
		}
	}

S
Sujith 已提交
2704
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2705

S
Sujith 已提交
2706
	return true;
2707 2708
}

2709
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2710
{
2711
	int status = true, setChip = true;
S
Sujith 已提交
2712 2713 2714 2715 2716 2717 2718
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

S
Sujith 已提交
2719
	DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT, "%s -> %s (%s)\n",
2720
		modes[ah->power_mode], modes[mode],
S
Sujith 已提交
2721 2722 2723 2724 2725 2726 2727 2728
		setChip ? "set chip " : "");

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2729
		ah->chip_fullsleep = true;
S
Sujith 已提交
2730 2731 2732 2733
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2734
	default:
S
Sujith 已提交
2735
		DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
2736
			"Unknown power mode %u\n", mode);
2737 2738
		return false;
	}
2739
	ah->power_mode = mode;
S
Sujith 已提交
2740 2741

	return status;
2742 2743
}

2744 2745 2746 2747 2748 2749 2750 2751 2752
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2753
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
2754
{
S
Sujith 已提交
2755
	u8 i;
2756

2757
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2758
		return;
2759

2760
	/* Do not touch SerDes registers */
2761
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2762 2763
		return;

2764
	/* Nothing to do on restore for 11N */
S
Sujith 已提交
2765 2766 2767 2768
	if (restore)
		return;

	if (AR_SREV_9280_20_OR_LATER(ah)) {
2769 2770 2771 2772 2773
		/*
		 * AR9280 2.0 or later chips use SerDes values from the
		 * initvals.h initialized depending on chipset during
		 * ath9k_hw_do_attach()
		 */
2774 2775 2776
		for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
			REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
				  INI_RA(&ah->iniPcieSerdes, i, 1));
2777
		}
S
Sujith 已提交
2778
	} else if (AR_SREV_9280(ah) &&
2779
		   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
S
Sujith 已提交
2780 2781 2782
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

2783
		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
2784 2785 2786 2787
		REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

2788
		/* Shut off CLKREQ active in L1 */
2789
		if (ah->config.pcie_clock_req)
S
Sujith 已提交
2790 2791 2792 2793 2794 2795 2796 2797
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
		else
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);

		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);

2798
		/* Load the new settings */
S
Sujith 已提交
2799 2800 2801 2802 2803
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);

	} else {
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2804 2805

		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
2806 2807 2808
		REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
2809 2810 2811 2812 2813

		/*
		 * Ignore ah->ah_config.pcie_clock_req setting for
		 * pre-AR9280 11n
		 */
S
Sujith 已提交
2814
		REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2815

S
Sujith 已提交
2816 2817 2818
		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2819 2820

		/* Load the new settings */
S
Sujith 已提交
2821
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2822 2823
	}

2824 2825
	udelay(1000);

2826
	/* set bit 19 to allow forcing of pcie core into L1 state */
S
Sujith 已提交
2827 2828
	REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);

2829
	/* Several PCIe massages to ensure proper behaviour */
2830 2831
	if (ah->config.pcie_waen) {
		REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
S
Sujith 已提交
2832
	} else {
2833 2834
		if (AR_SREV_9285(ah))
			REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
2835 2836 2837 2838
		/*
		 * On AR9280 chips bit 22 of 0x4004 needs to be set to
		 * otherwise card may disappear.
		 */
2839 2840
		else if (AR_SREV_9280(ah))
			REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
S
Sujith 已提交
2841
		else
2842
			REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
S
Sujith 已提交
2843
	}
2844 2845
}

S
Sujith 已提交
2846 2847 2848 2849
/**********************/
/* Interrupt Handling */
/**********************/

2850
bool ath9k_hw_intrpend(struct ath_hw *ah)
2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}

2869
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2870 2871 2872
{
	u32 isr = 0;
	u32 mask2 = 0;
2873
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
	u32 sync_cause = 0;
	bool fatal_int = false;

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2885 2886
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2913 2914
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

2925
		if (ah->intr_mitigation) {
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2940 2941
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2942 2943

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2944 2945
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2946 2947 2948 2949
		}

		if (isr & AR_ISR_RXORN) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2950
				"receive FIFO overrun interrupt\n");
2951 2952 2953
		}

		if (!AR_SREV_9100(ah)) {
2954
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2955 2956 2957 2958 2959 2960 2961 2962
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2963

2964 2965
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2966

2967 2968 2969 2970 2971 2972 2973 2974 2975
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2976
					"received PCI FATAL interrupt\n");
2977 2978 2979
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2980
					"received PCI PERR interrupt\n");
2981 2982 2983 2984
			}
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2985
				"AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2986 2987 2988 2989 2990 2991
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2992
				"AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2993 2994 2995 2996 2997
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2998

2999 3000 3001
	return true;
}

3002
enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
3003
{
3004
	return ah->mask_reg;
3005 3006
}

3007
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3008
{
3009
	u32 omask = ah->mask_reg;
3010
	u32 mask, mask2;
3011
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3012

S
Sujith 已提交
3013
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3014 3015

	if (omask & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
3016
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3032
		if (ah->txok_interrupt_mask)
3033
			mask |= AR_IMR_TXOK;
3034
		if (ah->txdesc_interrupt_mask)
3035
			mask |= AR_IMR_TXDESC;
3036
		if (ah->txerr_interrupt_mask)
3037
			mask |= AR_IMR_TXERR;
3038
		if (ah->txeol_interrupt_mask)
3039 3040 3041 3042
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3043
		if (ah->intr_mitigation)
3044 3045 3046
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3047
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3060 3061 3062
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

S
Sujith 已提交
3073
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3074 3075 3076 3077 3078 3079 3080 3081 3082
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3083
	ah->mask_reg = ints;
3084

3085
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3086 3087 3088 3089 3090 3091 3092
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
3093
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
	}

	return omask;
}

S
Sujith 已提交
3113 3114 3115 3116
/*******************/
/* Beacon Handling */
/*******************/

3117
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3118 3119 3120
{
	int flags = 0;

3121
	ah->beacon_interval = beacon_period;
3122

3123
	switch (ah->opmode) {
3124 3125
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3126 3127 3128 3129 3130
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3131
	case NL80211_IFTYPE_ADHOC:
3132 3133 3134 3135
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3136 3137
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3138
		flags |= AR_NDP_TIMER_EN;
3139
	case NL80211_IFTYPE_AP:
3140 3141 3142
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3143
				     ah->config.
3144
				     dma_beacon_response_time));
3145 3146
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3147
				     ah->config.
3148
				     sw_beacon_response_time));
3149 3150 3151
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3152 3153 3154
	default:
		DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
3155
			__func__, ah->opmode);
3156 3157
		return;
		break;
3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		beacon_period &= ~ATH9K_BEACON_RESET_TSF;
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}

3174
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3175
				    const struct ath9k_beacon_state *bs)
3176 3177
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3178
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

S
Sujith 已提交
3204 3205 3206 3207
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3208

S
Sujith 已提交
3209 3210 3211
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3212

S
Sujith 已提交
3213 3214 3215
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3216

S
Sujith 已提交
3217 3218 3219 3220
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3221

S
Sujith 已提交
3222 3223
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3224

S
Sujith 已提交
3225 3226
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3227

S
Sujith 已提交
3228 3229 3230
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3231

3232 3233
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3234 3235
}

S
Sujith 已提交
3236 3237 3238 3239
/*******************/
/* HW Capabilities */
/*******************/

3240
bool ath9k_hw_fill_cap_info(struct ath_hw *ah)
3241
{
3242
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
3243
	u16 capField = 0, eeval;
3244

S
Sujith 已提交
3245
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3246
	ah->regulatory.current_rd = eeval;
3247

S
Sujith 已提交
3248
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3249 3250
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3251
	ah->regulatory.current_rd_ext = eeval;
3252

S
Sujith 已提交
3253
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3254

3255
	if (ah->opmode != NL80211_IFTYPE_AP &&
3256
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3257 3258 3259 3260 3261
		if (ah->regulatory.current_rd == 0x64 ||
		    ah->regulatory.current_rd == 0x65)
			ah->regulatory.current_rd += 5;
		else if (ah->regulatory.current_rd == 0x41)
			ah->regulatory.current_rd = 0x43;
S
Sujith 已提交
3262
		DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
3263
			"regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
S
Sujith 已提交
3264
	}
3265

S
Sujith 已提交
3266
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3267
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3268

S
Sujith 已提交
3269 3270
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3271
		if (ah->config.ht_enable) {
S
Sujith 已提交
3272 3273 3274 3275 3276 3277 3278 3279 3280
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3281 3282 3283
		}
	}

S
Sujith 已提交
3284 3285 3286
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3287
		if (ah->config.ht_enable) {
S
Sujith 已提交
3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3298
	}
S
Sujith 已提交
3299

S
Sujith 已提交
3300
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3301 3302 3303 3304 3305
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
	    !(eeval & AR5416_OPFLAGS_11A))
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3306

3307
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3308
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3309

S
Sujith 已提交
3310 3311
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3312

S
Sujith 已提交
3313 3314
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3315

S
Sujith 已提交
3316 3317 3318
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3319

S
Sujith 已提交
3320 3321 3322
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3323

S
Sujith 已提交
3324
	pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
3325

3326
	if (ah->config.ht_enable)
S
Sujith 已提交
3327 3328 3329
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3330

S
Sujith 已提交
3331 3332 3333 3334
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3335

S
Sujith 已提交
3336 3337 3338 3339 3340
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3341

S
Sujith 已提交
3342 3343 3344 3345 3346
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3347

S
Sujith 已提交
3348 3349 3350
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->num_mr_retries = 4;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3351

3352 3353 3354
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3355 3356 3357
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3358

S
Sujith 已提交
3359 3360 3361 3362 3363 3364
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_WOW;
		pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
	} else {
		pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
		pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3365 3366
	}

S
Sujith 已提交
3367 3368 3369 3370 3371
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3372 3373
	}

S
Sujith 已提交
3374 3375
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3376
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3377 3378 3379 3380 3381 3382
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3383 3384

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3385
	}
S
Sujith 已提交
3386
#endif
3387

3388 3389 3390 3391 3392
	if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9280))
S
Sujith 已提交
3393
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3394
	else
S
Sujith 已提交
3395
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3396

3397
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3398 3399 3400
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3401

3402
	if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3403 3404 3405 3406 3407
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3408
	} else {
S
Sujith 已提交
3409 3410 3411
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3412 3413
	}

S
Sujith 已提交
3414 3415 3416
	pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3417
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3418
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3419
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3420

3421
	if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
3422
		pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
3423 3424
		ah->btactive_gpio = 6;
		ah->wlanactive_gpio = 5;
3425 3426
	}

S
Sujith 已提交
3427
	return true;
3428 3429
}

3430
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3431
			    u32 capability, u32 *result)
3432
{
S
Sujith 已提交
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3451
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3452 3453 3454 3455
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3456
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3470
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3481
			*result = ah->regulatory.power_limit;
S
Sujith 已提交
3482 3483
			return 0;
		case 2:
3484
			*result = ah->regulatory.max_power_level;
S
Sujith 已提交
3485 3486
			return 0;
		case 3:
3487
			*result = ah->regulatory.tp_scale;
S
Sujith 已提交
3488 3489 3490
			return 0;
		}
		return false;
3491 3492 3493 3494
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3495 3496
	default:
		return false;
3497 3498 3499
	}
}

3500
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3501
			    u32 capability, u32 setting, int *status)
3502
{
S
Sujith 已提交
3503
	u32 v;
3504

S
Sujith 已提交
3505 3506 3507
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3508
			ah->sta_id1_defaults |=
S
Sujith 已提交
3509 3510
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3511
			ah->sta_id1_defaults &=
S
Sujith 已提交
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3524
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3525
		else
3526
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3527 3528 3529
		return true;
	default:
		return false;
3530 3531 3532
	}
}

S
Sujith 已提交
3533 3534 3535
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3536

3537
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3538 3539 3540 3541
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3542

S
Sujith 已提交
3543 3544 3545 3546 3547 3548
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3549

S
Sujith 已提交
3550
	gpio_shift = (gpio % 6) * 5;
3551

S
Sujith 已提交
3552 3553 3554 3555
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3556
	} else {
S
Sujith 已提交
3557 3558 3559 3560 3561
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3562 3563 3564
	}
}

3565
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3566
{
S
Sujith 已提交
3567
	u32 gpio_shift;
3568

3569
	ASSERT(gpio < ah->caps.num_gpio_pins);
3570

S
Sujith 已提交
3571
	gpio_shift = gpio << 1;
3572

S
Sujith 已提交
3573 3574 3575 3576
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3577 3578
}

3579
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3580
{
3581 3582 3583
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3584
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3585
		return 0xffffffff;
3586

3587 3588 3589 3590 3591 3592
	if (AR_SREV_9285_10_OR_LATER(ah))
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3593 3594
}

3595
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3596
			 u32 ah_signal_type)
3597
{
S
Sujith 已提交
3598
	u32 gpio_shift;
3599

S
Sujith 已提交
3600
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3601

S
Sujith 已提交
3602
	gpio_shift = 2 * gpio;
3603

S
Sujith 已提交
3604 3605 3606 3607
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3608 3609
}

3610
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3611
{
S
Sujith 已提交
3612 3613
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3614 3615
}

3616
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3617
void ath9k_enable_rfkill(struct ath_hw *ah)
3618
{
S
Sujith 已提交
3619 3620
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
3621

S
Sujith 已提交
3622 3623 3624
	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

3625
	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
S
Sujith 已提交
3626
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
3627
}
S
Sujith 已提交
3628
#endif
3629

3630
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3631
{
S
Sujith 已提交
3632
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3633 3634
}

3635
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3636
{
S
Sujith 已提交
3637
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3638 3639
}

3640
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3641 3642 3643 3644 3645
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3646
{
S
Sujith 已提交
3647
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3648

S
Sujith 已提交
3649 3650
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3651

S
Sujith 已提交
3652 3653 3654
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3655

S
Sujith 已提交
3656 3657 3658 3659 3660 3661 3662
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3663
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
3679
		ah->diversity_control = settings;
3680 3681
	}

S
Sujith 已提交
3682
	return true;
3683 3684
}

S
Sujith 已提交
3685 3686 3687 3688
/*********************/
/* General Operation */
/*********************/

3689
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3690
{
S
Sujith 已提交
3691 3692
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3693

S
Sujith 已提交
3694 3695 3696 3697
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3698

S
Sujith 已提交
3699
	return bits;
3700 3701
}

3702
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3703
{
S
Sujith 已提交
3704
	u32 phybits;
3705

S
Sujith 已提交
3706 3707 3708 3709 3710 3711 3712
	REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3713

S
Sujith 已提交
3714 3715 3716 3717 3718 3719 3720
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3721

3722
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3723 3724 3725
{
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
}
3726

3727
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3728 3729 3730
{
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
3731

S
Sujith 已提交
3732
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3733 3734
}

3735
bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3736
{
3737
	struct ath9k_channel *chan = ah->curchan;
3738
	struct ieee80211_channel *channel = chan->chan;
3739

3740
	ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
3741

S
Sujith 已提交
3742 3743 3744 3745 3746 3747
	if (ah->eep_ops->set_txpower(ah, chan,
			     ath9k_regd_get_ctl(ah, chan),
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
				 (u32) ah->regulatory.power_limit)) != 0)
3748
		return false;
S
Sujith 已提交
3749

3750 3751 3752
	return true;
}

3753
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3754
{
S
Sujith 已提交
3755
	memcpy(ah->macaddr, mac, ETH_ALEN);
3756 3757
}

3758
void ath9k_hw_setopmode(struct ath_hw *ah)
3759
{
3760
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3761 3762
}

3763
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3764
{
S
Sujith 已提交
3765 3766
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3767 3768
}

S
Sujith 已提交
3769
void ath9k_hw_setbssidmask(struct ath_softc *sc)
3770
{
S
Sujith 已提交
3771 3772
	REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
3773 3774
}

S
Sujith 已提交
3775
void ath9k_hw_write_associd(struct ath_softc *sc)
3776
{
S
Sujith 已提交
3777 3778 3779
	REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3780 3781
}

3782
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3783
{
S
Sujith 已提交
3784
	u64 tsf;
3785

S
Sujith 已提交
3786 3787
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3788

S
Sujith 已提交
3789 3790
	return tsf;
}
3791

3792
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3793 3794
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3795
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3796 3797
}

3798
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3799 3800
{
	int count;
3801

S
Sujith 已提交
3802 3803 3804 3805 3806
	count = 0;
	while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
		count++;
		if (count > 10) {
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
3807
				"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
S
Sujith 已提交
3808
			break;
3809
		}
S
Sujith 已提交
3810 3811 3812 3813
		udelay(10);
	}
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3814

3815
bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3816 3817
{
	if (setting)
3818
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3819
	else
3820
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
3821

S
Sujith 已提交
3822 3823
	return true;
}
3824

3825
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
3826 3827
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
S
Sujith 已提交
3828
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
3829
		ah->slottime = (u32) -1;
S
Sujith 已提交
3830 3831 3832
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
3833
		ah->slottime = us;
S
Sujith 已提交
3834
		return true;
3835
	}
S
Sujith 已提交
3836 3837
}

3838
void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
S
Sujith 已提交
3839 3840 3841 3842
{
	u32 macmode;

	if (mode == ATH9K_HT_MACMODE_2040 &&
3843
	    !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3844 3845 3846
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3847

S
Sujith 已提交
3848
	REG_WRITE(ah, AR_2040_MODE, macmode);
3849
}
3850 3851 3852 3853 3854

/***************************/
/*  Bluetooth Coexistence  */
/***************************/

3855
void ath9k_hw_btcoex_enable(struct ath_hw *ah)
3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867
{
	/* connect bt_active to baseband */
	REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
			(AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
			 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));

	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
			AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);

	/* Set input mux for bt_active to gpio pin */
	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
			AR_GPIO_INPUT_MUX1_BT_ACTIVE,
3868
			ah->btactive_gpio);
3869 3870

	/* Configure the desired gpio port for input */
3871
	ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
3872 3873

	/* Configure the desired GPIO port for TX_FRAME output */
3874
	ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
3875 3876
			    AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
}