intel_audio.c 29.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

#include <linux/kernel.h>
I
Imre Deak 已提交
25 26
#include <linux/component.h>
#include <drm/i915_component.h>
27
#include <drm/intel_lpe_audio.h>
I
Imre Deak 已提交
28
#include "intel_drv.h"
29 30 31 32 33

#include <drm/drmP.h>
#include <drm/drm_edid.h>
#include "i915_drv.h"

34 35 36 37 38 39 40 41 42 43 44
/**
 * DOC: High Definition Audio over HDMI and Display Port
 *
 * The graphics and audio drivers together support High Definition Audio over
 * HDMI and Display Port. The audio programming sequences are divided into audio
 * codec and controller enable and disable sequences. The graphics driver
 * handles the audio codec sequences, while the audio driver handles the audio
 * controller sequences.
 *
 * The disable sequences must be performed before disabling the transcoder or
 * port. The enable sequences may only be performed after enabling the
45 46
 * transcoder and port, and after completed link training. Therefore the audio
 * enable/disable sequences are part of the modeset sequence.
47 48 49 50 51 52 53
 *
 * The codec and controller sequences could be done either parallel or serial,
 * but generally the ELDV/PD change in the codec sequence indicates to the audio
 * driver that the controller sequence should start. Indeed, most of the
 * co-operation between the graphics and audio drivers is handled via audio
 * related registers. (The notable exception is the power management, not
 * covered here.)
54
 *
55 56
 * The struct &i915_audio_component is used to interact between the graphics
 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
57
 * defined in graphics driver and called in audio driver. The
58
 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
59 60
 */

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
/* DP N/M table */
#define LC_540M	540000
#define LC_270M	270000
#define LC_162M	162000

struct dp_aud_n_m {
	int sample_rate;
	int clock;
	u16 m;
	u16 n;
};

/* Values according to DP 1.4 Table 2-104 */
static const struct dp_aud_n_m dp_aud_n_m[] = {
	{ 32000, LC_162M, 1024, 10125 },
	{ 44100, LC_162M, 784, 5625 },
	{ 48000, LC_162M, 512, 3375 },
	{ 64000, LC_162M, 2048, 10125 },
	{ 88200, LC_162M, 1568, 5625 },
	{ 96000, LC_162M, 1024, 3375 },
	{ 128000, LC_162M, 4096, 10125 },
	{ 176400, LC_162M, 3136, 5625 },
	{ 192000, LC_162M, 2048, 3375 },
	{ 32000, LC_270M, 1024, 16875 },
	{ 44100, LC_270M, 784, 9375 },
	{ 48000, LC_270M, 512, 5625 },
	{ 64000, LC_270M, 2048, 16875 },
	{ 88200, LC_270M, 1568, 9375 },
	{ 96000, LC_270M, 1024, 5625 },
	{ 128000, LC_270M, 4096, 16875 },
	{ 176400, LC_270M, 3136, 9375 },
	{ 192000, LC_270M, 2048, 5625 },
	{ 32000, LC_540M, 1024, 33750 },
	{ 44100, LC_540M, 784, 18750 },
	{ 48000, LC_540M, 512, 11250 },
	{ 64000, LC_540M, 2048, 33750 },
	{ 88200, LC_540M, 1568, 18750 },
	{ 96000, LC_540M, 1024, 11250 },
	{ 128000, LC_540M, 4096, 33750 },
	{ 176400, LC_540M, 3136, 18750 },
	{ 192000, LC_540M, 2048, 11250 },
};

static const struct dp_aud_n_m *
105
audio_config_dp_get_n_m(const struct intel_crtc_state *crtc_state, int rate)
106 107 108 109 110
{
	int i;

	for (i = 0; i < ARRAY_SIZE(dp_aud_n_m); i++) {
		if (rate == dp_aud_n_m[i].sample_rate &&
111
		    crtc_state->port_clock == dp_aud_n_m[i].clock)
112 113 114 115 116 117
			return &dp_aud_n_m[i];
	}

	return NULL;
}

118
static const struct {
119 120 121
	int clock;
	u32 config;
} hdmi_audio_clock[] = {
122
	{ 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
123 124
	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
125
	{ 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
126
	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
127 128
	{ 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
	{ 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
129
	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
130
	{ 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
131 132 133
	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
};

134 135
/* HDMI N/CTS table */
#define TMDS_297M 297000
136
#define TMDS_296M 296703
137 138 139 140 141
static const struct {
	int sample_rate;
	int clock;
	int n;
	int cts;
142
} hdmi_aud_ncts[] = {
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
	{ 44100, TMDS_296M, 4459, 234375 },
	{ 44100, TMDS_297M, 4704, 247500 },
	{ 48000, TMDS_296M, 5824, 281250 },
	{ 48000, TMDS_297M, 5120, 247500 },
	{ 32000, TMDS_296M, 5824, 421875 },
	{ 32000, TMDS_297M, 3072, 222750 },
	{ 88200, TMDS_296M, 8918, 234375 },
	{ 88200, TMDS_297M, 9408, 247500 },
	{ 96000, TMDS_296M, 11648, 281250 },
	{ 96000, TMDS_297M, 10240, 247500 },
	{ 176400, TMDS_296M, 17836, 234375 },
	{ 176400, TMDS_297M, 18816, 247500 },
	{ 192000, TMDS_296M, 23296, 281250 },
	{ 192000, TMDS_297M, 20480, 247500 },
};

159
/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
160
static u32 audio_config_hdmi_pixel_clock(const struct intel_crtc_state *crtc_state)
161
{
162 163
	const struct drm_display_mode *adjusted_mode =
		&crtc_state->base.adjusted_mode;
164 165 166
	int i;

	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
167
		if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
168 169 170 171
			break;
	}

	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
172
		DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
173
			      adjusted_mode->crtc_clock);
174 175 176 177 178 179 180 181 182 183
		i = 1;
	}

	DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
		      hdmi_audio_clock[i].clock,
		      hdmi_audio_clock[i].config);

	return hdmi_audio_clock[i].config;
}

184
static int audio_config_hdmi_get_n(const struct intel_crtc_state *crtc_state,
185
				   int rate)
186
{
187 188
	const struct drm_display_mode *adjusted_mode =
		&crtc_state->base.adjusted_mode;
189 190
	int i;

191 192 193 194
	for (i = 0; i < ARRAY_SIZE(hdmi_aud_ncts); i++) {
		if (rate == hdmi_aud_ncts[i].sample_rate &&
		    adjusted_mode->crtc_clock == hdmi_aud_ncts[i].clock) {
			return hdmi_aud_ncts[i].n;
195 196 197 198 199
		}
	}
	return 0;
}

200
static bool intel_eld_uptodate(struct drm_connector *connector,
201 202 203
			       i915_reg_t reg_eldv, uint32_t bits_eldv,
			       i915_reg_t reg_elda, uint32_t bits_elda,
			       i915_reg_t reg_edid)
204
{
205
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
206
	uint8_t *eld = connector->eld;
207 208
	uint32_t tmp;
	int i;
209

210 211
	tmp = I915_READ(reg_eldv);
	tmp &= bits_eldv;
212

213
	if (!tmp)
214 215
		return false;

216 217 218
	tmp = I915_READ(reg_elda);
	tmp &= ~bits_elda;
	I915_WRITE(reg_elda, tmp);
219

220
	for (i = 0; i < drm_eld_size(eld) / 4; i++)
221 222 223 224 225 226
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

227 228 229
static void g4x_audio_codec_disable(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
230
{
231
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
	uint32_t eldv, tmp;

	DRM_DEBUG_KMS("Disable audio codec\n");

	tmp = I915_READ(G4X_AUD_VID_DID);
	if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

	/* Invalidate ELD */
	tmp = I915_READ(G4X_AUD_CNTL_ST);
	tmp &= ~eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
}

248 249 250
static void g4x_audio_codec_enable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state)
251
{
252 253
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct drm_connector *connector = conn_state->connector;
254 255
	uint8_t *eld = connector->eld;
	uint32_t eldv;
256 257
	uint32_t tmp;
	int len, i;
258

259 260
	DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);

261 262
	tmp = I915_READ(G4X_AUD_VID_DID);
	if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
263 264 265 266 267 268
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
269
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
270 271 272
			       G4X_HDMIW_HDMIEDID))
		return;

273
	tmp = I915_READ(G4X_AUD_CNTL_ST);
274
	tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
275 276
	len = (tmp >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
277

278
	len = min(drm_eld_size(eld) / 4, len);
279 280 281 282
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

283 284 285
	tmp = I915_READ(G4X_AUD_CNTL_ST);
	tmp |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
286 287
}

288
static void
289 290
hsw_dp_audio_config_update(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state)
291
{
292
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
293
	struct i915_audio_component *acomp = dev_priv->audio_component;
294 295 296 297 298
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	enum port port = encoder->port;
	enum pipe pipe = crtc->pipe;
	const struct dp_aud_n_m *nm;
	int rate;
299 300
	u32 tmp;

301 302
	rate = acomp ? acomp->aud_sample_rate[port] : 0;
	nm = audio_config_dp_get_n_m(crtc_state, rate);
303 304 305 306 307
	if (nm)
		DRM_DEBUG_KMS("using Maud %u, Naud %u\n", nm->m, nm->n);
	else
		DRM_DEBUG_KMS("using automatic Maud, Naud\n");

308 309 310 311 312 313
	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
	tmp |= AUD_CONFIG_N_VALUE_INDEX;

314 315 316 317 318 319
	if (nm) {
		tmp &= ~AUD_CONFIG_N_MASK;
		tmp |= AUD_CONFIG_N(nm->n);
		tmp |= AUD_CONFIG_N_PROG_ENABLE;
	}

320
	I915_WRITE(HSW_AUD_CFG(pipe), tmp);
321 322 323 324 325 326 327 328 329 330 331 332 333

	tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
	tmp &= ~AUD_CONFIG_M_MASK;
	tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
	tmp &= ~AUD_M_CTS_M_PROG_ENABLE;

	if (nm) {
		tmp |= nm->m;
		tmp |= AUD_M_CTS_M_VALUE_INDEX;
		tmp |= AUD_M_CTS_M_PROG_ENABLE;
	}

	I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
334 335 336
}

static void
337 338
hsw_hdmi_audio_config_update(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state)
339
{
340
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
341
	struct i915_audio_component *acomp = dev_priv->audio_component;
342 343 344 345
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	enum port port = encoder->port;
	enum pipe pipe = crtc->pipe;
	int n, rate;
346 347
	u32 tmp;

348 349
	rate = acomp ? acomp->aud_sample_rate[port] : 0;

350 351 352 353
	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
354
	tmp |= audio_config_hdmi_pixel_clock(crtc_state);
355

356
	n = audio_config_hdmi_get_n(crtc_state, rate);
357 358 359 360 361 362 363 364
	if (n != 0) {
		DRM_DEBUG_KMS("using N %d\n", n);

		tmp &= ~AUD_CONFIG_N_MASK;
		tmp |= AUD_CONFIG_N(n);
		tmp |= AUD_CONFIG_N_PROG_ENABLE;
	} else {
		DRM_DEBUG_KMS("using automatic N\n");
365 366 367
	}

	I915_WRITE(HSW_AUD_CFG(pipe), tmp);
368

369 370 371 372
	/*
	 * Let's disable "Enable CTS or M Prog bit"
	 * and let HW calculate the value
	 */
373
	tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
374
	tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
375 376
	tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
	I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
377 378
}

379
static void
380 381
hsw_audio_config_update(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state)
382
{
383 384
	if (intel_crtc_has_dp_encoder(crtc_state))
		hsw_dp_audio_config_update(encoder, crtc_state);
385
	else
386
		hsw_hdmi_audio_config_update(encoder, crtc_state);
387 388
}

389 390 391
static void hsw_audio_codec_disable(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
392
{
393
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
394 395
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum pipe pipe = crtc->pipe;
396 397
	uint32_t tmp;

398 399
	DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));

400 401
	mutex_lock(&dev_priv->av_mutex);

402 403 404 405 406 407
	/* Disable timestamps */
	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp |= AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_UPPER_N_MASK;
	tmp &= ~AUD_CONFIG_LOWER_N_MASK;
408
	if (intel_crtc_has_dp_encoder(old_crtc_state))
409 410 411 412
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	I915_WRITE(HSW_AUD_CFG(pipe), tmp);

	/* Invalidate ELD */
413
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
414
	tmp &= ~AUDIO_ELD_VALID(pipe);
415
	tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
416
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
417 418

	mutex_unlock(&dev_priv->av_mutex);
419 420
}

421 422 423
static void hsw_audio_codec_enable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state)
424
{
425 426 427 428
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_connector *connector = conn_state->connector;
	enum pipe pipe = crtc->pipe;
429
	const uint8_t *eld = connector->eld;
430 431
	uint32_t tmp;
	int len, i;
432

433
	DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
434
		      pipe_name(pipe), drm_eld_size(eld));
435

436 437
	mutex_lock(&dev_priv->av_mutex);

438 439
	/* Enable audio presence detect, invalidate ELD */
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
440 441
	tmp |= AUDIO_OUTPUT_ENABLE(pipe);
	tmp &= ~AUDIO_ELD_VALID(pipe);
442
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
443

444 445 446 447 448 449
	/*
	 * FIXME: We're supposed to wait for vblank here, but we have vblanks
	 * disabled during the mode set. The proper fix would be to push the
	 * rest of the setup into a vblank work item, queued here, but the
	 * infrastructure is not there yet.
	 */
450

451 452
	/* Reset ELD write address */
	tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
453
	tmp &= ~IBX_ELD_ADDRESS_MASK;
454
	I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
455

456
	/* Up to 84 bytes of hw ELD buffer */
457 458
	len = min(drm_eld_size(eld), 84);
	for (i = 0; i < len / 4; i++)
459
		I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
460

461
	/* ELD valid */
462
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
463
	tmp |= AUDIO_ELD_VALID(pipe);
464
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
465 466

	/* Enable timestamps */
467
	hsw_audio_config_update(encoder, crtc_state);
468 469

	mutex_unlock(&dev_priv->av_mutex);
470 471
}

472 473 474
static void ilk_audio_codec_disable(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
475
{
476 477 478 479
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum pipe pipe = crtc->pipe;
	enum port port = encoder->port;
480
	uint32_t tmp, eldv;
481
	i915_reg_t aud_config, aud_cntrl_st2;
482 483 484 485

	DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
		      port_name(port), pipe_name(pipe));

486 487 488
	if (WARN_ON(port == PORT_A))
		return;

489
	if (HAS_PCH_IBX(dev_priv)) {
490 491
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
492
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
493 494 495 496 497 498 499 500 501 502 503 504 505
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
	} else {
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
	}

	/* Disable timestamps */
	tmp = I915_READ(aud_config);
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp |= AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_UPPER_N_MASK;
	tmp &= ~AUD_CONFIG_LOWER_N_MASK;
506
	if (intel_crtc_has_dp_encoder(old_crtc_state))
507 508 509
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	I915_WRITE(aud_config, tmp);

510
	eldv = IBX_ELD_VALID(port);
511 512 513 514 515 516 517

	/* Invalidate ELD */
	tmp = I915_READ(aud_cntrl_st2);
	tmp &= ~eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
}

518 519 520
static void ilk_audio_codec_enable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state)
521
{
522 523 524 525 526
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_connector *connector = conn_state->connector;
	enum pipe pipe = crtc->pipe;
	enum port port = encoder->port;
527
	uint8_t *eld = connector->eld;
528
	uint32_t tmp, eldv;
529
	int len, i;
530
	i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
531 532

	DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
533
		      port_name(port), pipe_name(pipe), drm_eld_size(eld));
534

535 536 537
	if (WARN_ON(port == PORT_A))
		return;

538 539 540 541 542 543
	/*
	 * FIXME: We're supposed to wait for vblank here, but we have vblanks
	 * disabled during the mode set. The proper fix would be to push the
	 * rest of the setup into a vblank work item, queued here, but the
	 * infrastructure is not there yet.
	 */
544

545
	if (HAS_PCH_IBX(dev_priv)) {
546 547 548 549
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
550 551
	} else if (IS_VALLEYVIEW(dev_priv) ||
		   IS_CHERRYVIEW(dev_priv)) {
552 553 554 555 556 557 558 559 560 561 562
		hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
	} else {
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
	}

563
	eldv = IBX_ELD_VALID(port);
564

565
	/* Invalidate ELD */
566 567 568
	tmp = I915_READ(aud_cntrl_st2);
	tmp &= ~eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
569

570
	/* Reset ELD write address */
571
	tmp = I915_READ(aud_cntl_st);
572
	tmp &= ~IBX_ELD_ADDRESS_MASK;
573
	I915_WRITE(aud_cntl_st, tmp);
574

575
	/* Up to 84 bytes of hw ELD buffer */
576 577
	len = min(drm_eld_size(eld), 84);
	for (i = 0; i < len / 4; i++)
578 579
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

580
	/* ELD valid */
581 582 583
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
584 585 586 587 588 589

	/* Enable timestamps */
	tmp = I915_READ(aud_config);
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
590
	if (intel_crtc_has_dp_encoder(crtc_state))
591 592
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	else
593
		tmp |= audio_config_hdmi_pixel_clock(crtc_state);
594
	I915_WRITE(aud_config, tmp);
595 596
}

597 598
/**
 * intel_audio_codec_enable - Enable the audio codec for HD audio
599
 * @encoder: encoder on which to enable audio
600 601
 * @crtc_state: pointer to the current crtc state.
 * @conn_state: pointer to the current connector state.
602 603 604 605
 *
 * The enable sequences may only be performed after enabling the transcoder and
 * port, and after completed link training.
 */
606
void intel_audio_codec_enable(struct intel_encoder *encoder,
607 608
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state)
609
{
610
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
611
	struct i915_audio_component *acomp = dev_priv->audio_component;
612 613 614 615 616 617
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_connector *connector = conn_state->connector;
	const struct drm_display_mode *adjusted_mode =
		&crtc_state->base.adjusted_mode;
	enum port port = encoder->port;
	enum pipe pipe = crtc->pipe;
618

619
	if (!connector->eld[0])
620 621 622 623 624 625 626 627
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 connector->name,
			 connector->encoder->base.id,
			 connector->encoder->name);

628
	connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
629

630
	if (dev_priv->display.audio_codec_enable)
631 632 633
		dev_priv->display.audio_codec_enable(encoder,
						     crtc_state,
						     conn_state);
634

635
	mutex_lock(&dev_priv->av_mutex);
636
	encoder->audio_connector = connector;
637

638
	/* referred in audio callbacks */
639
	dev_priv->av_enc_map[pipe] = encoder;
640 641
	mutex_unlock(&dev_priv->av_mutex);

642 643
	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		/* audio drivers expect pipe = -1 to indicate Non-MST cases */
644
		if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
645
			pipe = -1;
646 647
		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 (int) port, (int) pipe);
648 649
	}

650
	intel_lpe_audio_notify(dev_priv, pipe, port, connector->eld,
651
			       crtc_state->port_clock,
652
			       intel_crtc_has_dp_encoder(crtc_state));
653 654 655 656
}

/**
 * intel_audio_codec_disable - Disable the audio codec for HD audio
657
 * @encoder: encoder on which to disable audio
658 659
 * @old_crtc_state: pointer to the old crtc state.
 * @old_conn_state: pointer to the old connector state.
660 661 662 663
 *
 * The disable sequences must be performed before disabling the transcoder or
 * port.
 */
664 665 666
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state)
667
{
668
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
669
	struct i915_audio_component *acomp = dev_priv->audio_component;
670 671
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
672
	enum pipe pipe = crtc->pipe;
673 674

	if (dev_priv->display.audio_codec_disable)
675 676 677
		dev_priv->display.audio_codec_disable(encoder,
						      old_crtc_state,
						      old_conn_state);
678

679
	mutex_lock(&dev_priv->av_mutex);
680
	encoder->audio_connector = NULL;
681
	dev_priv->av_enc_map[pipe] = NULL;
682 683
	mutex_unlock(&dev_priv->av_mutex);

684 685
	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
		/* audio drivers expect pipe = -1 to indicate Non-MST cases */
686
		if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
687
			pipe = -1;
688 689
		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 (int) port, (int) pipe);
690
	}
691

692
	intel_lpe_audio_notify(dev_priv, pipe, port, NULL, 0, false);
693 694 695
}

/**
696 697
 * intel_init_audio_hooks - Set up chip specific audio hooks
 * @dev_priv: device private
698
 */
699
void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
700
{
701
	if (IS_G4X(dev_priv)) {
702
		dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
703
		dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
704
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
705
		dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
706
		dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
707
	} else if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8) {
708 709
		dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
		dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
710
	} else if (HAS_PCH_SPLIT(dev_priv)) {
711
		dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
712
		dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
713
	}
714
}
I
Imre Deak 已提交
715

716
static void i915_audio_component_get_power(struct device *kdev)
I
Imre Deak 已提交
717
{
718
	intel_display_power_get(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
I
Imre Deak 已提交
719 720
}

721
static void i915_audio_component_put_power(struct device *kdev)
I
Imre Deak 已提交
722
{
723
	intel_display_power_put(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
I
Imre Deak 已提交
724 725
}

726
static void i915_audio_component_codec_wake_override(struct device *kdev,
727 728
						     bool enable)
{
729
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
730 731
	u32 tmp;

732
	if (!IS_GEN9(dev_priv))
733 734
		return;

735
	i915_audio_component_get_power(kdev);
736

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
	/*
	 * Enable/disable generating the codec wake signal, overriding the
	 * internal logic to generate the codec wake to controller.
	 */
	tmp = I915_READ(HSW_AUD_CHICKENBIT);
	tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
	I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
	usleep_range(1000, 1500);

	if (enable) {
		tmp = I915_READ(HSW_AUD_CHICKENBIT);
		tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
		I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
		usleep_range(1000, 1500);
	}
752

753
	i915_audio_component_put_power(kdev);
754 755
}

I
Imre Deak 已提交
756
/* Get CDCLK in kHz  */
757
static int i915_audio_component_get_cdclk_freq(struct device *kdev)
I
Imre Deak 已提交
758
{
759
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
I
Imre Deak 已提交
760 761 762 763

	if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
		return -ENODEV;

764
	return dev_priv->cdclk.hw.cdclk;
I
Imre Deak 已提交
765 766
}

767 768 769 770 771 772 773 774 775 776
/*
 * get the intel_encoder according to the parameter port and pipe
 * intel_encoder is saved by the index of pipe
 * MST & (pipe >= 0): return the av_enc_map[pipe],
 *   when port is matched
 * MST & (pipe < 0): this is invalid
 * Non-MST & (pipe >= 0): only pipe = 0 (the first device entry)
 *   will get the right intel_encoder with port matched
 * Non-MST & (pipe < 0): get the right intel_encoder with port matched
 */
777 778 779
static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv,
					       int port, int pipe)
{
780
	struct intel_encoder *encoder;
781 782

	/* MST */
783
	if (pipe >= 0) {
784 785 786
		if (WARN_ON(pipe >= ARRAY_SIZE(dev_priv->av_enc_map)))
			return NULL;

787 788 789 790 791 792 793 794 795 796
		encoder = dev_priv->av_enc_map[pipe];
		/*
		 * when bootup, audio driver may not know it is
		 * MST or not. So it will poll all the port & pipe
		 * combinations
		 */
		if (encoder != NULL && encoder->port == port &&
		    encoder->type == INTEL_OUTPUT_DP_MST)
			return encoder;
	}
797 798

	/* Non-MST */
799 800
	if (pipe > 0)
		return NULL;
801

802
	for_each_pipe(dev_priv, pipe) {
803 804 805 806
		encoder = dev_priv->av_enc_map[pipe];
		if (encoder == NULL)
			continue;

807 808 809
		if (encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

810 811 812 813 814 815 816 817 818
		if (port == encoder->port)
			return encoder;
	}

	return NULL;
}

static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
						int pipe, int rate)
819
{
820
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
821
	struct i915_audio_component *acomp = dev_priv->audio_component;
822 823
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
824
	int err = 0;
825

826
	if (!HAS_DDI(dev_priv))
827 828
		return 0;

829
	i915_audio_component_get_power(kdev);
830
	mutex_lock(&dev_priv->av_mutex);
831

832
	/* 1. get the pipe */
833 834
	encoder = get_saved_enc(dev_priv, port, pipe);
	if (!encoder || !encoder->base.crtc) {
835
		DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
836 837
		err = -ENODEV;
		goto unlock;
838
	}
839

840
	crtc = to_intel_crtc(encoder->base.crtc);
841

842 843 844
	/* port must be valid now, otherwise the pipe will be invalid */
	acomp->aud_sample_rate[port] = rate;

845
	hsw_audio_config_update(encoder, crtc->config);
846

847
 unlock:
848
	mutex_unlock(&dev_priv->av_mutex);
849
	i915_audio_component_put_power(kdev);
850
	return err;
851 852
}

853
static int i915_audio_component_get_eld(struct device *kdev, int port,
854
					int pipe, bool *enabled,
855 856
					unsigned char *buf, int max_bytes)
{
857
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
858 859 860 861 862
	struct intel_encoder *intel_encoder;
	const u8 *eld;
	int ret = -EINVAL;

	mutex_lock(&dev_priv->av_mutex);
863 864 865 866 867 868 869 870 871 872 873 874 875 876

	intel_encoder = get_saved_enc(dev_priv, port, pipe);
	if (!intel_encoder) {
		DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
		mutex_unlock(&dev_priv->av_mutex);
		return ret;
	}

	ret = 0;
	*enabled = intel_encoder->audio_connector != NULL;
	if (*enabled) {
		eld = intel_encoder->audio_connector->eld;
		ret = drm_eld_size(eld);
		memcpy(buf, eld, min(max_bytes, ret));
877 878 879 880
	}

	mutex_unlock(&dev_priv->av_mutex);
	return ret;
881 882
}

I
Imre Deak 已提交
883 884 885 886
static const struct i915_audio_component_ops i915_audio_component_ops = {
	.owner		= THIS_MODULE,
	.get_power	= i915_audio_component_get_power,
	.put_power	= i915_audio_component_put_power,
887
	.codec_wake_override = i915_audio_component_codec_wake_override,
I
Imre Deak 已提交
888
	.get_cdclk_freq	= i915_audio_component_get_cdclk_freq,
889
	.sync_audio_rate = i915_audio_component_sync_audio_rate,
890
	.get_eld	= i915_audio_component_get_eld,
I
Imre Deak 已提交
891 892
};

893 894
static int i915_audio_component_bind(struct device *i915_kdev,
				     struct device *hda_kdev, void *data)
I
Imre Deak 已提交
895 896
{
	struct i915_audio_component *acomp = data;
897
	struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
898
	int i;
I
Imre Deak 已提交
899 900 901 902

	if (WARN_ON(acomp->ops || acomp->dev))
		return -EEXIST;

903
	drm_modeset_lock_all(&dev_priv->drm);
I
Imre Deak 已提交
904
	acomp->ops = &i915_audio_component_ops;
905
	acomp->dev = i915_kdev;
906 907 908
	BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
	for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
		acomp->aud_sample_rate[i] = 0;
909
	dev_priv->audio_component = acomp;
910
	drm_modeset_unlock_all(&dev_priv->drm);
I
Imre Deak 已提交
911 912 913 914

	return 0;
}

915 916
static void i915_audio_component_unbind(struct device *i915_kdev,
					struct device *hda_kdev, void *data)
I
Imre Deak 已提交
917 918
{
	struct i915_audio_component *acomp = data;
919
	struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
I
Imre Deak 已提交
920

921
	drm_modeset_lock_all(&dev_priv->drm);
I
Imre Deak 已提交
922 923
	acomp->ops = NULL;
	acomp->dev = NULL;
924
	dev_priv->audio_component = NULL;
925
	drm_modeset_unlock_all(&dev_priv->drm);
I
Imre Deak 已提交
926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
}

static const struct component_ops i915_audio_component_bind_ops = {
	.bind	= i915_audio_component_bind,
	.unbind	= i915_audio_component_unbind,
};

/**
 * i915_audio_component_init - initialize and register the audio component
 * @dev_priv: i915 device instance
 *
 * This will register with the component framework a child component which
 * will bind dynamically to the snd_hda_intel driver's corresponding master
 * component when the latter is registered. During binding the child
 * initializes an instance of struct i915_audio_component which it receives
 * from the master. The master can then start to use the interface defined by
 * this struct. Each side can break the binding at any point by deregistering
 * its own component after which each side's component unbind callback is
 * called.
 *
 * We ignore any error during registration and continue with reduced
 * functionality (i.e. without HDMI audio).
 */
void i915_audio_component_init(struct drm_i915_private *dev_priv)
{
	int ret;

953 954 955
	if (INTEL_INFO(dev_priv)->num_pipes == 0)
		return;

956
	ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops);
I
Imre Deak 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
	if (ret < 0) {
		DRM_ERROR("failed to add audio component (%d)\n", ret);
		/* continue with reduced functionality */
		return;
	}

	dev_priv->audio_component_registered = true;
}

/**
 * i915_audio_component_cleanup - deregister the audio component
 * @dev_priv: i915 device instance
 *
 * Deregisters the audio component, breaking any existing binding to the
 * corresponding snd_hda_intel driver's master component.
 */
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->audio_component_registered)
		return;

978
	component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
I
Imre Deak 已提交
979 980
	dev_priv->audio_component_registered = false;
}
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005

/**
 * intel_audio_init() - Initialize the audio driver either using
 * component framework or using lpe audio bridge
 * @dev_priv: the i915 drm device private data
 *
 */
void intel_audio_init(struct drm_i915_private *dev_priv)
{
	if (intel_lpe_audio_init(dev_priv) < 0)
		i915_audio_component_init(dev_priv);
}

/**
 * intel_audio_deinit() - deinitialize the audio driver
 * @dev_priv: the i915 drm device private data
 *
 */
void intel_audio_deinit(struct drm_i915_private *dev_priv)
{
	if ((dev_priv)->lpe_audio.platdev != NULL)
		intel_lpe_audio_teardown(dev_priv);
	else
		i915_audio_component_cleanup(dev_priv);
}