hwmon-vid.c 9.8 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * hwmon-vid.c - VID/VRM/VRD voltage conversions
 *
 * Copyright (c) 2004 Rudolf Marek <r.marek@assembler.cz>
 *
 * Partly imported from i2c-vid.h of the lm_sensors project
 * Copyright (c) 2002 Mark D. Studebaker <mdsxyz123@yahoo.com>
 * With assistance from Trent Piepho <xyzzy@speakeasy.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */
L
Linus Torvalds 已提交
24

25 26
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

L
Linus Torvalds 已提交
27 28
#include <linux/module.h>
#include <linux/kernel.h>
29
#include <linux/hwmon-vid.h>
L
Linus Torvalds 已提交
30

31
/*
32 33 34 35 36 37 38 39 40 41
 * Common code for decoding VID pins.
 *
 * References:
 *
 * For VRM 8.4 to 9.1, "VRM x.y DC-DC Converter Design Guidelines",
 * available at http://developer.intel.com/.
 *
 * For VRD 10.0 and up, "VRD x.y Design Guide",
 * available at http://developer.intel.com/.
 *
42
 * AMD Athlon 64 and AMD Opteron Processors, AMD Publication 26094,
43
 * http://support.amd.com/us/Processor_TechDocs/26094.PDF
44 45 46 47 48 49 50
 * Table 74. VID Code Voltages
 * This corresponds to an arbitrary VRM code of 24 in the functions below.
 * These CPU models (K8 revision <= E) have 5 VID pins. See also:
 * Revision Guide for AMD Athlon 64 and AMD Opteron Processors, AMD Publication 25759,
 * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/25759.pdf
 *
 * AMD NPT Family 0Fh Processors, AMD Publication 32559,
51 52
 * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/32559.pdf
 * Table 71. VID Code Voltages
53 54 55 56
 * This corresponds to an arbitrary VRM code of 25 in the functions below.
 * These CPU models (K8 revision >= F) have 6 VID pins. See also:
 * Revision Guide for AMD NPT Family 0Fh Processors, AMD Publication 33610,
 * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
 *
 * The 17 specification is in fact Intel Mobile Voltage Positioning -
 * (IMVP-II). You can find more information in the datasheet of Max1718
 * http://www.maxim-ic.com/quick_view2.cfm/qv_pk/2452
 *
 * The 13 specification corresponds to the Intel Pentium M series. There
 * doesn't seem to be any named specification for these. The conversion
 * tables are detailed directly in the various Pentium M datasheets:
 * http://www.intel.com/design/intarch/pentiumm/docs_pentiumm.htm
 *
 * The 14 specification corresponds to Intel Core series. There
 * doesn't seem to be any named specification for these. The conversion
 * tables are detailed directly in the various Pentium Core datasheets:
 * http://www.intel.com/design/mobile/datashts/309221.htm
 *
 * The 110 (VRM 11) specification corresponds to Intel Conroe based series.
 * http://www.intel.com/design/processor/applnots/313214.htm
 */

/*
 * vrm is the VRM/VRD document version multiplied by 10.
 * val is the 4-bit or more VID code.
 * Returned value is in mV to avoid floating point in the kernel.
 * Some VID have some bits in uV scale, this is rounded to mV.
 */
82
int vid_from_reg(int val, u8 vrm)
83 84 85 86 87 88
{
	int vid;

	switch(vrm) {

	case 100:               /* VRD 10.0 */
89
		/* compute in uV, round to mV */
90
		val &= 0x3f;
91 92 93
		if((val & 0x1f) == 0x1f)
			return 0;
		if((val & 0x1f) <= 0x09 || val == 0x0a)
94
			vid = 1087500 - (val & 0x1f) * 25000;
95
		else
96
			vid = 1862500 - (val & 0x1f) * 25000;
97
		if(val & 0x20)
98
			vid -= 12500;
99
		return (vid + 500) / 1000;
100

101 102 103
	case 110:		/* Intel Conroe */
				/* compute in uV, round to mV */
		val &= 0xff;
J
Jean Delvare 已提交
104
		if (val < 0x02 || val > 0xb2)
105
			return 0;
106
		return (1600000 - (val - 2) * 6250 + 500) / 1000;
107

108 109 110 111 112 113
	case 24:		/* Athlon64 & Opteron */
		val &= 0x1f;
		if (val == 0x1f)
			return 0;
				/* fall through */
	case 25:		/* AMD NPT 0Fh */
114 115 116
		val &= 0x3f;
		return (val < 32) ? 1550 - 25 * val
			: 775 - (25 * (val - 31)) / 2;
117 118 119

	case 91:		/* VRM 9.1 */
	case 90:		/* VRM 9.0 */
120
		val &= 0x1f;
121 122
		return val == 0x1f ? 0 :
		                       1850 - val * 25;
123 124

	case 85:		/* VRM 8.5 */
125
		val &= 0x1f;
126
		return (val & 0x10  ? 25 : 0) +
127
		       ((val & 0x0f) > 0x04 ? 2050 : 1250) -
128
		       ((val & 0x0f) * 50);
129 130 131 132

	case 84:		/* VRM 8.4 */
		val &= 0x0f;
				/* fall through */
133
	case 82:		/* VRM 8.2 */
134
		val &= 0x1f;
135
		return val == 0x1f ? 0 :
136
		       val & 0x10  ? 5100 - (val) * 100 :
137
		                     2050 - (val) * 50;
138
	case 17:		/* Intel IMVP-II */
139
		val &= 0x1f;
140 141
		return val & 0x10 ? 975 - (val & 0xF) * 25 :
				    1750 - val * 50;
142
	case 13:
143
	case 131:
144
		val &= 0x3f;
145 146 147
		/* Exception for Eden ULV 500 MHz */
		if (vrm == 131 && val == 0x3f)
			val++;
148
		return 1708 - val * 16;
149 150 151
	case 14:		/* Intel Core */
				/* compute in uV, round to mV */
		val &= 0x7f;
152
		return val > 0x77 ? 0 : (1500000 - (val * 12500) + 500) / 1000;
153
	default:		/* report 0 for unknown */
154
		if (vrm)
155 156
			pr_warn("Requested unsupported VRM version (%u)\n",
				(unsigned int)vrm);
157
		return 0;
158 159 160 161 162
	}
}


/*
163 164 165
 * After this point is the code to automatically determine which
 * VRM/VRD specification should be used depending on the CPU.
 */
166

L
Linus Torvalds 已提交
167 168 169 170
struct vrm_model {
	u8 vendor;
	u8 eff_family;
	u8 eff_model;
171 172
	u8 eff_stepping;
	u8 vrm_type;
L
Linus Torvalds 已提交
173 174 175 176 177 178
};

#define ANY 0xFF

#ifdef CONFIG_X86

179 180 181 182 183
/*
 * The stepping parameter is highest acceptable stepping for current line.
 * The model match must be exact for 4-bit values. For model values 0x10
 * and above (extended model), all models below the parameter will match.
 */
184

L
Linus Torvalds 已提交
185
static struct vrm_model vrm_models[] = {
186
	{X86_VENDOR_AMD, 0x6, ANY, ANY, 90},		/* Athlon Duron etc */
187
	{X86_VENDOR_AMD, 0xF, 0x3F, ANY, 24},		/* Athlon 64, Opteron */
188 189 190 191 192 193
	/*
	 * In theory, all NPT family 0Fh processors have 6 VID pins and should
	 * thus use vrm 25, however in practice not all mainboards route the
	 * 6th VID pin because it is never needed. So we use the 5 VID pin
	 * variant (vrm 24) for the models which exist today.
	 */
194 195
	{X86_VENDOR_AMD, 0xF, 0x7F, ANY, 24},		/* NPT family 0Fh */
	{X86_VENDOR_AMD, 0xF, ANY, ANY, 25},		/* future fam. 0Fh */
196
	{X86_VENDOR_AMD, 0x10, ANY, ANY, 25},		/* NPT family 10h */
197

198
	{X86_VENDOR_INTEL, 0x6, 0x9, ANY, 13},		/* Pentium M (130 nm) */
199
	{X86_VENDOR_INTEL, 0x6, 0xB, ANY, 85},		/* Tualatin */
200
	{X86_VENDOR_INTEL, 0x6, 0xD, ANY, 13},		/* Pentium M (90 nm) */
201 202
	{X86_VENDOR_INTEL, 0x6, 0xE, ANY, 14},		/* Intel Core (65 nm) */
	{X86_VENDOR_INTEL, 0x6, 0xF, ANY, 110},		/* Intel Conroe */
203 204 205 206 207
	{X86_VENDOR_INTEL, 0x6, ANY, ANY, 82},		/* any P6 */
	{X86_VENDOR_INTEL, 0xF, 0x0, ANY, 90},		/* P4 */
	{X86_VENDOR_INTEL, 0xF, 0x1, ANY, 90},		/* P4 Willamette */
	{X86_VENDOR_INTEL, 0xF, 0x2, ANY, 90},		/* P4 Northwood */
	{X86_VENDOR_INTEL, 0xF, ANY, ANY, 100},		/* Prescott and above assume VRD 10 */
208

209 210
	{X86_VENDOR_CENTAUR, 0x6, 0x7, ANY, 85},	/* Eden ESP/Ezra */
	{X86_VENDOR_CENTAUR, 0x6, 0x8, 0x7, 85},	/* Ezra T */
211
	{X86_VENDOR_CENTAUR, 0x6, 0x9, 0x7, 85},	/* Nehemiah */
212 213
	{X86_VENDOR_CENTAUR, 0x6, 0x9, ANY, 17},	/* C3-M, Eden-N */
	{X86_VENDOR_CENTAUR, 0x6, 0xA, 0x7, 0},		/* No information */
214 215
	{X86_VENDOR_CENTAUR, 0x6, 0xA, ANY, 13},	/* C7-M, C7, Eden (Esther) */
	{X86_VENDOR_CENTAUR, 0x6, 0xD, ANY, 134},	/* C7-D, C7-M, C7, Eden (Esther) */
216

217
	{X86_VENDOR_UNKNOWN, ANY, ANY, ANY, 0}		/* stop here */
218
};
L
Linus Torvalds 已提交
219

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
/*
 * Special case for VIA model D: there are two different possible
 * VID tables, so we have to figure out first, which one must be
 * used. This resolves temporary drm value 134 to 14 (Intel Core
 * 7-bit VID), 13 (Pentium M 6-bit VID) or 131 (Pentium M 6-bit VID
 * + quirk for Eden ULV 500 MHz).
 * Note: something similar might be needed for model A, I'm not sure.
 */
static u8 get_via_model_d_vrm(void)
{
	unsigned int vid, brand, dummy;
	static const char *brands[4] = {
		"C7-M", "C7", "Eden", "C7-D"
	};

	rdmsr(0x198, dummy, vid);
	vid &= 0xff;

	rdmsr(0x1154, brand, dummy);
	brand = ((brand >> 4) ^ (brand >> 2)) & 0x03;

	if (vid > 0x3f) {
		pr_info("Using %d-bit VID table for VIA %s CPU\n",
			7, brands[brand]);
		return 14;
	} else {
		pr_info("Using %d-bit VID table for VIA %s CPU\n",
			6, brands[brand]);
		/* Enable quirk for Eden */
		return brand == 2 ? 131 : 13;
	}
}

253
static u8 find_vrm(u8 eff_family, u8 eff_model, u8 eff_stepping, u8 vendor)
L
Linus Torvalds 已提交
254 255 256 257 258
{
	int i = 0;

	while (vrm_models[i].vendor!=X86_VENDOR_UNKNOWN) {
		if (vrm_models[i].vendor==vendor)
259 260
			if ((vrm_models[i].eff_family==eff_family)
			 && ((vrm_models[i].eff_model==eff_model) ||
261 262
			     (vrm_models[i].eff_model >= 0x10 &&
			      eff_model <= vrm_models[i].eff_model) ||
263 264
			     (vrm_models[i].eff_model==ANY)) &&
			     (eff_stepping <= vrm_models[i].eff_stepping))
L
Linus Torvalds 已提交
265 266 267 268 269 270 271
				return vrm_models[i].vrm_type;
		i++;
	}

	return 0;
}

272
u8 vid_which_vrm(void)
L
Linus Torvalds 已提交
273
{
274
	struct cpuinfo_x86 *c = &cpu_data(0);
L
Linus Torvalds 已提交
275
	u32 eax;
276
	u8 eff_family, eff_model, eff_stepping, vrm_ret;
L
Linus Torvalds 已提交
277

278 279 280
	if (c->x86 < 6)		/* Any CPU with family lower than 6 */
		return 0;	/* doesn't have VID and/or CPUID */

L
Linus Torvalds 已提交
281 282 283
	eax = cpuid_eax(1);
	eff_family = ((eax & 0x00000F00)>>8);
	eff_model  = ((eax & 0x000000F0)>>4);
284
	eff_stepping = eax & 0xF;
L
Linus Torvalds 已提交
285 286 287 288
	if (eff_family == 0xF) {	/* use extended model & family */
		eff_family += ((eax & 0x00F00000)>>20);
		eff_model += ((eax & 0x000F0000)>>16)<<4;
	}
289
	vrm_ret = find_vrm(eff_family, eff_model, eff_stepping, c->x86_vendor);
290 291
	if (vrm_ret == 134)
		vrm_ret = get_via_model_d_vrm();
L
Linus Torvalds 已提交
292
	if (vrm_ret == 0)
293
		pr_info("Unknown VRM version of your x86 CPU\n");
L
Linus Torvalds 已提交
294 295 296
	return vrm_ret;
}

297
/* and now for something completely different for the non-x86 world */
L
Linus Torvalds 已提交
298
#else
299
u8 vid_which_vrm(void)
L
Linus Torvalds 已提交
300
{
301
	pr_info("Unknown VRM version of your CPU\n");
L
Linus Torvalds 已提交
302 303 304 305
	return 0;
}
#endif

306
EXPORT_SYMBOL(vid_from_reg);
307
EXPORT_SYMBOL(vid_which_vrm);
308

309
MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>");
310

311
MODULE_DESCRIPTION("hwmon-vid driver");
312
MODULE_LICENSE("GPL");