cache-l2x0.c 8.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
 *
 * Copyright (C) 2007 ARM Limited
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */
#include <linux/init.h>
20
#include <linux/spinlock.h>
21
#include <linux/io.h>
22 23 24 25 26 27 28

#include <asm/cacheflush.h>
#include <asm/hardware/cache-l2x0.h>

#define CACHE_LINE_SIZE		32

static void __iomem *l2x0_base;
29
static DEFINE_SPINLOCK(l2x0_lock);
30
static uint32_t l2x0_way_mask;	/* Bitmask of active ways */
31
static uint32_t l2x0_size;
32

33
static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
34
{
35
	/* wait for cache operation by line or way to complete */
36
	while (readl_relaxed(reg) & mask)
37 38 39
		;
}

40 41 42 43 44 45 46 47 48
#ifdef CONFIG_CACHE_PL310
static inline void cache_wait(void __iomem *reg, unsigned long mask)
{
	/* cache operations by line are atomic on PL310 */
}
#else
#define cache_wait	cache_wait_way
#endif

49 50
static inline void cache_sync(void)
{
51
	void __iomem *base = l2x0_base;
52 53 54 55 56

#ifdef CONFIG_ARM_ERRATA_753970
	/* write to an unmmapped register */
	writel_relaxed(0, base + L2X0_DUMMY_REG);
#else
57
	writel_relaxed(0, base + L2X0_CACHE_SYNC);
58
#endif
59
	cache_wait(base + L2X0_CACHE_SYNC, 1);
60 61
}

62 63 64 65
static inline void l2x0_clean_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
66
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
67 68 69 70 71 72
}

static inline void l2x0_inv_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_INV_LINE_PA, 1);
73
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
74 75
}

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
#ifdef CONFIG_PL310_ERRATA_588369
static void debug_writel(unsigned long val)
{
	extern void omap_smc1(u32 fn, u32 arg);

	/*
	 * Texas Instrument secure monitor api to modify the
	 * PL310 Debug Control Register.
	 */
	omap_smc1(0x100, val);
}

static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;

	/* Clean by PA followed by Invalidate by PA */
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
94
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
95
	cache_wait(base + L2X0_INV_LINE_PA, 1);
96
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
97 98 99 100 101 102 103 104
}
#else

/* Optimised out for non-errata case */
static inline void debug_writel(unsigned long val)
{
}

105 106 107 108
static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
109
	writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
110
}
111
#endif
112

113 114 115 116 117 118 119 120 121
static void l2x0_cache_sync(void)
{
	unsigned long flags;

	spin_lock_irqsave(&l2x0_lock, flags);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

122 123 124 125 126 127 128 129 130 131 132 133
static void l2x0_flush_all(void)
{
	unsigned long flags;

	/* clean all ways */
	spin_lock_irqsave(&l2x0_lock, flags);
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
	cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

134 135 136 137 138 139 140 141 142 143 144 145
static void l2x0_clean_all(void)
{
	unsigned long flags;

	/* clean all ways */
	spin_lock_irqsave(&l2x0_lock, flags);
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
	cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

146
static void l2x0_inv_all(void)
147
{
148 149
	unsigned long flags;

150
	/* invalidate all ways */
151
	spin_lock_irqsave(&l2x0_lock, flags);
152 153
	/* Invalidating when L2 is enabled is a nono */
	BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
154
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
155
	cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
156
	cache_sync();
157
	spin_unlock_irqrestore(&l2x0_lock, flags);
158 159 160 161
}

static void l2x0_inv_range(unsigned long start, unsigned long end)
{
162
	void __iomem *base = l2x0_base;
163
	unsigned long flags;
164

165
	spin_lock_irqsave(&l2x0_lock, flags);
166 167
	if (start & (CACHE_LINE_SIZE - 1)) {
		start &= ~(CACHE_LINE_SIZE - 1);
168
		debug_writel(0x03);
169
		l2x0_flush_line(start);
170
		debug_writel(0x00);
171 172 173 174 175
		start += CACHE_LINE_SIZE;
	}

	if (end & (CACHE_LINE_SIZE - 1)) {
		end &= ~(CACHE_LINE_SIZE - 1);
176
		debug_writel(0x03);
177
		l2x0_flush_line(end);
178
		debug_writel(0x00);
179 180
	}

181 182 183 184
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
185
			l2x0_inv_line(start);
186 187 188 189 190 191 192 193
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
194
	cache_wait(base + L2X0_INV_LINE_PA, 1);
195
	cache_sync();
196
	spin_unlock_irqrestore(&l2x0_lock, flags);
197 198 199 200
}

static void l2x0_clean_range(unsigned long start, unsigned long end)
{
201
	void __iomem *base = l2x0_base;
202
	unsigned long flags;
203

204 205 206 207 208
	if ((end - start) >= l2x0_size) {
		l2x0_clean_all();
		return;
	}

209
	spin_lock_irqsave(&l2x0_lock, flags);
210
	start &= ~(CACHE_LINE_SIZE - 1);
211 212 213 214
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
215
			l2x0_clean_line(start);
216 217 218 219 220 221 222 223
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
224
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
225
	cache_sync();
226
	spin_unlock_irqrestore(&l2x0_lock, flags);
227 228 229 230
}

static void l2x0_flush_range(unsigned long start, unsigned long end)
{
231
	void __iomem *base = l2x0_base;
232
	unsigned long flags;
233

234 235 236 237 238
	if ((end - start) >= l2x0_size) {
		l2x0_flush_all();
		return;
	}

239
	spin_lock_irqsave(&l2x0_lock, flags);
240
	start &= ~(CACHE_LINE_SIZE - 1);
241 242 243
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

244
		debug_writel(0x03);
245
		while (start < blk_end) {
246
			l2x0_flush_line(start);
247 248
			start += CACHE_LINE_SIZE;
		}
249
		debug_writel(0x00);
250 251 252 253 254 255

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
256
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
257
	cache_sync();
258
	spin_unlock_irqrestore(&l2x0_lock, flags);
259 260
}

261 262 263 264 265 266 267 268 269
static void l2x0_disable(void)
{
	unsigned long flags;

	spin_lock_irqsave(&l2x0_lock, flags);
	writel(0, l2x0_base + L2X0_CTRL);
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

270 271 272
void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
{
	__u32 aux;
273
	__u32 cache_id;
274
	__u32 way_size = 0;
275 276
	int ways;
	const char *type;
277 278 279

	l2x0_base = base;

280 281
	cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
282

283 284 285
	aux &= aux_mask;
	aux |= aux_val;

286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
	/* Determine the number of ways */
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
	case L2X0_CACHE_ID_PART_L310:
		if (aux & (1 << 16))
			ways = 16;
		else
			ways = 8;
		type = "L310";
		break;
	case L2X0_CACHE_ID_PART_L210:
		ways = (aux >> 13) & 0xf;
		type = "L210";
		break;
	default:
		/* Assume unknown chips have 8 ways */
		ways = 8;
		type = "L2x0 series";
		break;
	}

	l2x0_way_mask = (1 << ways) - 1;

308 309 310 311 312 313 314
	/*
	 * L2 cache Size =  Way size * Number of ways
	 */
	way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
	way_size = 1 << (way_size + 3);
	l2x0_size = ways * way_size * SZ_1K;

315 316 317 318 319
	/*
	 * Check if l2x0 controller is already enabled.
	 * If you are booting from non-secure mode
	 * accessing the below registers will fault.
	 */
320
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
321

322
		/* l2x0 controller is disabled */
323
		writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
324

325 326 327
		l2x0_inv_all();

		/* enable L2X0 */
328
		writel_relaxed(1, l2x0_base + L2X0_CTRL);
329
	}
330 331 332 333

	outer_cache.inv_range = l2x0_inv_range;
	outer_cache.clean_range = l2x0_clean_range;
	outer_cache.flush_range = l2x0_flush_range;
334
	outer_cache.sync = l2x0_cache_sync;
335 336 337
	outer_cache.flush_all = l2x0_flush_all;
	outer_cache.inv_all = l2x0_inv_all;
	outer_cache.disable = l2x0_disable;
338

339
	printk(KERN_INFO "%s cache controller enabled\n", type);
340 341
	printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
			ways, cache_id, aux, l2x0_size);
342
}