pxa_camera.c 48.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * V4L2 Driver for PXA camera host
 *
 * Copyright (C) 2006, Sascha Hauer, Pengutronix
 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/init.h>
#include <linux/module.h>
15
#include <linux/io.h>
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/errno.h>
#include <linux/fs.h>
#include <linux/interrupt.h>
#include <linux/kernel.h>
#include <linux/mm.h>
#include <linux/moduleparam.h>
#include <linux/time.h>
#include <linux/version.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>

#include <media/v4l2-common.h>
#include <media/v4l2-dev.h>
32
#include <media/videobuf-dma-sg.h>
33 34 35 36
#include <media/soc_camera.h>

#include <linux/videodev2.h>

37
#include <mach/dma.h>
38
#include <mach/camera.h>
39 40 41 42

#define PXA_CAM_VERSION_CODE KERNEL_VERSION(0, 0, 5)
#define PXA_CAM_DRV_NAME "pxa27x-camera"

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
/* Camera Interface */
#define CICR0		0x0000
#define CICR1		0x0004
#define CICR2		0x0008
#define CICR3		0x000C
#define CICR4		0x0010
#define CISR		0x0014
#define CIFR		0x0018
#define CITOR		0x001C
#define CIBR0		0x0028
#define CIBR1		0x0030
#define CIBR2		0x0038

#define CICR0_DMAEN	(1 << 31)	/* DMA request enable */
#define CICR0_PAR_EN	(1 << 30)	/* Parity enable */
#define CICR0_SL_CAP_EN	(1 << 29)	/* Capture enable for slave mode */
#define CICR0_ENB	(1 << 28)	/* Camera interface enable */
#define CICR0_DIS	(1 << 27)	/* Camera interface disable */
#define CICR0_SIM	(0x7 << 24)	/* Sensor interface mode mask */
#define CICR0_TOM	(1 << 9)	/* Time-out mask */
#define CICR0_RDAVM	(1 << 8)	/* Receive-data-available mask */
#define CICR0_FEM	(1 << 7)	/* FIFO-empty mask */
#define CICR0_EOLM	(1 << 6)	/* End-of-line mask */
#define CICR0_PERRM	(1 << 5)	/* Parity-error mask */
#define CICR0_QDM	(1 << 4)	/* Quick-disable mask */
#define CICR0_CDM	(1 << 3)	/* Disable-done mask */
#define CICR0_SOFM	(1 << 2)	/* Start-of-frame mask */
#define CICR0_EOFM	(1 << 1)	/* End-of-frame mask */
#define CICR0_FOM	(1 << 0)	/* FIFO-overrun mask */

#define CICR1_TBIT	(1 << 31)	/* Transparency bit */
#define CICR1_RGBT_CONV	(0x3 << 29)	/* RGBT conversion mask */
#define CICR1_PPL	(0x7ff << 15)	/* Pixels per line mask */
#define CICR1_RGB_CONV	(0x7 << 12)	/* RGB conversion mask */
#define CICR1_RGB_F	(1 << 11)	/* RGB format */
#define CICR1_YCBCR_F	(1 << 10)	/* YCbCr format */
#define CICR1_RGB_BPP	(0x7 << 7)	/* RGB bis per pixel mask */
#define CICR1_RAW_BPP	(0x3 << 5)	/* Raw bis per pixel mask */
#define CICR1_COLOR_SP	(0x3 << 3)	/* Color space mask */
#define CICR1_DW	(0x7 << 0)	/* Data width mask */

#define CICR2_BLW	(0xff << 24)	/* Beginning-of-line pixel clock
					   wait count mask */
#define CICR2_ELW	(0xff << 16)	/* End-of-line pixel clock
					   wait count mask */
#define CICR2_HSW	(0x3f << 10)	/* Horizontal sync pulse width mask */
#define CICR2_BFPW	(0x3f << 3)	/* Beginning-of-frame pixel clock
					   wait count mask */
#define CICR2_FSW	(0x7 << 0)	/* Frame stabilization
					   wait count mask */

#define CICR3_BFW	(0xff << 24)	/* Beginning-of-frame line clock
					   wait count mask */
#define CICR3_EFW	(0xff << 16)	/* End-of-frame line clock
					   wait count mask */
#define CICR3_VSW	(0x3f << 10)	/* Vertical sync pulse width mask */
#define CICR3_BFPW	(0x3f << 3)	/* Beginning-of-frame pixel clock
					   wait count mask */
#define CICR3_LPF	(0x7ff << 0)	/* Lines per frame mask */

#define CICR4_MCLK_DLY	(0x3 << 24)	/* MCLK Data Capture Delay mask */
#define CICR4_PCLK_EN	(1 << 23)	/* Pixel clock enable */
#define CICR4_PCP	(1 << 22)	/* Pixel clock polarity */
#define CICR4_HSP	(1 << 21)	/* Horizontal sync polarity */
#define CICR4_VSP	(1 << 20)	/* Vertical sync polarity */
#define CICR4_MCLK_EN	(1 << 19)	/* MCLK enable */
#define CICR4_FR_RATE	(0x7 << 8)	/* Frame rate mask */
#define CICR4_DIV	(0xff << 0)	/* Clock divisor mask */

#define CISR_FTO	(1 << 15)	/* FIFO time-out */
#define CISR_RDAV_2	(1 << 14)	/* Channel 2 receive data available */
#define CISR_RDAV_1	(1 << 13)	/* Channel 1 receive data available */
#define CISR_RDAV_0	(1 << 12)	/* Channel 0 receive data available */
#define CISR_FEMPTY_2	(1 << 11)	/* Channel 2 FIFO empty */
#define CISR_FEMPTY_1	(1 << 10)	/* Channel 1 FIFO empty */
#define CISR_FEMPTY_0	(1 << 9)	/* Channel 0 FIFO empty */
#define CISR_EOL	(1 << 8)	/* End of line */
#define CISR_PAR_ERR	(1 << 7)	/* Parity error */
#define CISR_CQD	(1 << 6)	/* Camera interface quick disable */
#define CISR_CDD	(1 << 5)	/* Camera interface disable done */
#define CISR_SOF	(1 << 4)	/* Start of frame */
#define CISR_EOF	(1 << 3)	/* End of frame */
#define CISR_IFO_2	(1 << 2)	/* FIFO overrun for Channel 2 */
#define CISR_IFO_1	(1 << 1)	/* FIFO overrun for Channel 1 */
#define CISR_IFO_0	(1 << 0)	/* FIFO overrun for Channel 0 */

#define CIFR_FLVL2	(0x7f << 23)	/* FIFO 2 level mask */
#define CIFR_FLVL1	(0x7f << 16)	/* FIFO 1 level mask */
#define CIFR_FLVL0	(0xff << 8)	/* FIFO 0 level mask */
#define CIFR_THL_0	(0x3 << 4)	/* Threshold Level for Channel 0 FIFO */
#define CIFR_RESET_F	(1 << 3)	/* Reset input FIFOs */
#define CIFR_FEN2	(1 << 2)	/* FIFO enable for channel 2 */
#define CIFR_FEN1	(1 << 1)	/* FIFO enable for channel 1 */
#define CIFR_FEN0	(1 << 0)	/* FIFO enable for channel 0 */

138 139 140 141 142 143 144 145
#define CICR0_SIM_MP	(0 << 24)
#define CICR0_SIM_SP	(1 << 24)
#define CICR0_SIM_MS	(2 << 24)
#define CICR0_SIM_EP	(3 << 24)
#define CICR0_SIM_ES	(4 << 24)

#define CICR1_DW_VAL(x)   ((x) & CICR1_DW)	    /* Data bus width */
#define CICR1_PPL_VAL(x)  (((x) << 15) & CICR1_PPL) /* Pixels per line */
146 147 148
#define CICR1_COLOR_SP_VAL(x)	(((x) << 3) & CICR1_COLOR_SP)	/* color space */
#define CICR1_RGB_BPP_VAL(x)	(((x) << 7) & CICR1_RGB_BPP)	/* bpp for rgb */
#define CICR1_RGBT_CONV_VAL(x)	(((x) << 29) & CICR1_RGBT_CONV)	/* rgbt conv */
149 150 151 152 153 154 155 156 157 158 159 160

#define CICR2_BLW_VAL(x)  (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
#define CICR2_ELW_VAL(x)  (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
#define CICR2_HSW_VAL(x)  (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
#define CICR2_FSW_VAL(x)  (((x) << 0) & CICR2_FSW)  /* Frame stabilization wait count */

#define CICR3_BFW_VAL(x)  (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count  */
#define CICR3_EFW_VAL(x)  (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
#define CICR3_VSW_VAL(x)  (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
#define CICR3_LPF_VAL(x)  (((x) << 0) & CICR3_LPF)  /* Lines per frame */

161 162 163 164 165 166 167
#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
			CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
			CICR0_EOFM | CICR0_FOM)

/*
 * Structures
 */
168 169 170 171 172 173 174 175 176 177 178 179 180
enum pxa_camera_active_dma {
	DMA_Y = 0x1,
	DMA_U = 0x2,
	DMA_V = 0x4,
};

/* descriptor needed for the PXA DMA engine */
struct pxa_cam_dma {
	dma_addr_t		sg_dma;
	struct pxa_dma_desc	*sg_cpu;
	size_t			sg_size;
	int			sglen;
};
181 182 183 184 185 186 187 188

/* buffer for one video frame */
struct pxa_buffer {
	/* common v4l buffer stuff -- must be first */
	struct videobuf_buffer vb;

	const struct soc_camera_data_format        *fmt;

189 190 191
	/* our descriptor lists for Y, U and V channels */
	struct pxa_cam_dma dmas[3];

192
	int			inwork;
193 194

	enum pxa_camera_active_dma active_dma;
195 196 197
};

struct pxa_camera_dev {
198
	struct soc_camera_host	soc_host;
199 200 201 202 203 204 205 206
	/* PXA27x is only supposed to handle one camera on its Quick Capture
	 * interface. If anyone ever builds hardware to enable more than
	 * one camera, they will have to modify this driver too */
	struct soc_camera_device *icd;
	struct clk		*clk;

	unsigned int		irq;
	void __iomem		*base;
207

208
	int			channels;
209
	unsigned int		dma_chans[3];
210 211 212 213

	struct pxacamera_platform_data *pdata;
	struct resource		*res;
	unsigned long		platform_flags;
214 215 216
	unsigned long		ciclk;
	unsigned long		mclk;
	u32			mclk_divisor;
217 218 219 220 221 222

	struct list_head	capture;

	spinlock_t		lock;

	struct pxa_buffer	*active;
223
	struct pxa_dma_desc	*sg_tail[3];
224 225

	u32			save_cicr[5];
226 227 228 229 230 231 232 233 234
};

static const char *pxa_cam_driver_description = "PXA_Camera";

static unsigned int vid_limit = 16;	/* Video memory limit, in Mb */

/*
 *  Videobuf operations
 */
235 236
static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
			      unsigned int *size)
237 238 239 240 241
{
	struct soc_camera_device *icd = vq->priv_data;

	dev_dbg(&icd->dev, "count=%d, size=%d\n", *count, *size);

242 243
	*size = roundup(icd->width * icd->height *
			((icd->current_fmt->depth + 7) >> 3), 8);
244 245 246 247 248 249 250 251 252 253 254 255

	if (0 == *count)
		*count = 32;
	while (*size * *count > vid_limit * 1024 * 1024)
		(*count)--;

	return 0;
}

static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
{
	struct soc_camera_device *icd = vq->priv_data;
256
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
257
	struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
258
	int i;
259 260 261

	BUG_ON(in_interrupt());

262
	dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
263 264 265 266 267 268 269 270
		&buf->vb, buf->vb.baddr, buf->vb.bsize);

	/* This waits until this buffer is out of danger, i.e., until it is no
	 * longer in STATE_QUEUED or STATE_ACTIVE */
	videobuf_waiton(&buf->vb, 0, 0);
	videobuf_dma_unmap(vq, dma);
	videobuf_dma_free(dma);

271 272
	for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
		if (buf->dmas[i].sg_cpu)
273
			dma_free_coherent(ici->v4l2_dev.dev, buf->dmas[i].sg_size,
274 275 276 277
					  buf->dmas[i].sg_cpu,
					  buf->dmas[i].sg_dma);
		buf->dmas[i].sg_cpu = NULL;
	}
278 279 280 281

	buf->vb.state = VIDEOBUF_NEEDS_INIT;
}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
			       int sg_first_ofs, int size)
{
	int i, offset, dma_len, xfer_len;
	struct scatterlist *sg;

	offset = sg_first_ofs;
	for_each_sg(sglist, sg, sglen, i) {
		dma_len = sg_dma_len(sg);

		/* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
		xfer_len = roundup(min(dma_len - offset, size), 8);

		size = max(0, size - xfer_len);
		offset = 0;
		if (size == 0)
			break;
	}

	BUG_ON(size != 0);
	return i + 1;
}

/**
 * pxa_init_dma_channel - init dma descriptors
 * @pcdev: pxa camera device
 * @buf: pxa buffer to find pxa dma channel
 * @dma: dma video buffer
 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
 * @cibr: camera Receive Buffer Register
 * @size: bytes to transfer
 * @sg_first: first element of sg_list
 * @sg_first_ofs: offset in first element of sg_list
 *
 * Prepares the pxa dma descriptors to transfer one camera channel.
 * Beware sg_first and sg_first_ofs are both input and output parameters.
 *
 * Returns 0 or -ENOMEM if no coherent memory is available
 */
321 322 323
static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
				struct pxa_buffer *buf,
				struct videobuf_dmabuf *dma, int channel,
324 325
				int cibr, int size,
				struct scatterlist **sg_first, int *sg_first_ofs)
326 327
{
	struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
328
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
329 330 331
	struct scatterlist *sg;
	int i, offset, sglen;
	int dma_len = 0, xfer_len = 0;
332 333

	if (pxa_dma->sg_cpu)
334
		dma_free_coherent(dev, pxa_dma->sg_size,
335 336
				  pxa_dma->sg_cpu, pxa_dma->sg_dma);

337 338 339
	sglen = calculate_dma_sglen(*sg_first, dma->sglen,
				    *sg_first_ofs, size);

340
	pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
341
	pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
342 343 344 345 346
					     &pxa_dma->sg_dma, GFP_KERNEL);
	if (!pxa_dma->sg_cpu)
		return -ENOMEM;

	pxa_dma->sglen = sglen;
347
	offset = *sg_first_ofs;
348

349
	dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
350
		*sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
351

352 353 354

	for_each_sg(*sg_first, sg, sglen, i) {
		dma_len = sg_dma_len(sg);
355 356

		/* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
357
		xfer_len = roundup(min(dma_len - offset, size), 8);
358

359 360 361 362
		size = max(0, size - xfer_len);

		pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
		pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
363 364
		pxa_dma->sg_cpu[i].dcmd =
			DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
365 366 367 368
#ifdef DEBUG
		if (!i)
			pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
#endif
369 370
		pxa_dma->sg_cpu[i].ddadr =
			pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
371

372
		dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
373 374 375 376 377 378
			 pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
			 sg_dma_address(sg) + offset, xfer_len);
		offset = 0;

		if (size == 0)
			break;
379 380
	}

381 382
	pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
	pxa_dma->sg_cpu[sglen].dcmd  = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
383

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
	/*
	 * Handle 1 special case :
	 *  - in 3 planes (YUV422P format), we might finish with xfer_len equal
	 *    to dma_len (end on PAGE boundary). In this case, the sg element
	 *    for next plane should be the next after the last used to store the
	 *    last scatter gather RAM page
	 */
	if (xfer_len >= dma_len) {
		*sg_first_ofs = xfer_len - dma_len;
		*sg_first = sg_next(sg);
	} else {
		*sg_first_ofs = xfer_len;
		*sg_first = sg;
	}

399 400 401
	return 0;
}

402 403 404 405 406 407 408 409 410 411 412 413 414 415
static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
				    struct pxa_buffer *buf)
{
	buf->active_dma = DMA_Y;
	if (pcdev->channels == 3)
		buf->active_dma |= DMA_U | DMA_V;
}

/*
 * Please check the DMA prepared buffer structure in :
 *   Documentation/video4linux/pxa_camera.txt
 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
 * modification while DMA chain is running will work anyway.
 */
416 417
static int pxa_videobuf_prepare(struct videobuf_queue *vq,
		struct videobuf_buffer *vb, enum v4l2_field field)
418 419
{
	struct soc_camera_device *icd = vq->priv_data;
420
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
421
	struct pxa_camera_dev *pcdev = ici->priv;
422
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
423
	struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
424 425
	int ret;
	int size_y, size_u = 0, size_v = 0;
426

427
	dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
		vb, vb->baddr, vb->bsize);

	/* Added list head initialization on alloc */
	WARN_ON(!list_empty(&vb->queue));

#ifdef DEBUG
	/* This can be useful if you want to see if we actually fill
	 * the buffer with something */
	memset((void *)vb->baddr, 0xaa, vb->bsize);
#endif

	BUG_ON(NULL == icd->current_fmt);

	/* I think, in buf_prepare you only have to protect global data,
	 * the actual buffer is yours */
	buf->inwork = 1;

	if (buf->fmt	!= icd->current_fmt ||
	    vb->width	!= icd->width ||
	    vb->height	!= icd->height ||
	    vb->field	!= field) {
		buf->fmt	= icd->current_fmt;
		vb->width	= icd->width;
		vb->height	= icd->height;
		vb->field	= field;
		vb->state	= VIDEOBUF_NEEDS_INIT;
	}

	vb->size = vb->width * vb->height * ((buf->fmt->depth + 7) >> 3);
	if (0 != vb->baddr && vb->bsize < vb->size) {
		ret = -EINVAL;
		goto out;
	}

	if (vb->state == VIDEOBUF_NEEDS_INIT) {
463 464
		int size = vb->size;
		int next_ofs = 0;
465
		struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
466
		struct scatterlist *sg;
467 468 469 470 471

		ret = videobuf_iolock(vq, vb, NULL);
		if (ret)
			goto fail;

472
		if (pcdev->channels == 3) {
473 474 475 476 477 478
			size_y = size / 2;
			size_u = size_v = size / 4;
		} else {
			size_y = size;
		}

479
		sg = dma->sglist;
480

481 482 483
		/* init DMA for Y channel */
		ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
					   &sg, &next_ofs);
484
		if (ret) {
485
			dev_err(dev, "DMA initialization for Y/RGB failed\n");
486 487 488
			goto fail;
		}

489 490 491 492 493
		/* init DMA for U channel */
		if (size_u)
			ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
						   size_u, &sg, &next_ofs);
		if (ret) {
494
			dev_err(dev, "DMA initialization for U failed\n");
495 496 497 498 499 500 501 502
			goto fail_u;
		}

		/* init DMA for V channel */
		if (size_v)
			ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
						   size_v, &sg, &next_ofs);
		if (ret) {
503
			dev_err(dev, "DMA initialization for V failed\n");
504
			goto fail_v;
505 506 507 508 509 510
		}

		vb->state = VIDEOBUF_PREPARED;
	}

	buf->inwork = 0;
511
	pxa_videobuf_set_actdma(pcdev, buf);
512 513 514

	return 0;

515
fail_v:
516
	dma_free_coherent(dev, buf->dmas[1].sg_size,
517 518
			  buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
fail_u:
519
	dma_free_coherent(dev, buf->dmas[0].sg_size,
520
			  buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
521 522 523 524 525 526 527
fail:
	free_buffer(vq, buf);
out:
	buf->inwork = 0;
	return ret;
}

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
/**
 * pxa_dma_start_channels - start DMA channel for active buffer
 * @pcdev: pxa camera device
 *
 * Initialize DMA channels to the beginning of the active video buffer, and
 * start these channels.
 */
static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
{
	int i;
	struct pxa_buffer *active;

	active = pcdev->active;

	for (i = 0; i < pcdev->channels; i++) {
543
		dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s (channel=%d) ddadr=%08x\n", __func__,
544 545 546 547 548 549 550 551 552 553 554
			i, active->dmas[i].sg_dma);
		DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
		DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
	}
}

static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
{
	int i;

	for (i = 0; i < pcdev->channels; i++) {
555
		dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s (channel=%d)\n", __func__, i);
556 557 558 559 560 561 562 563 564 565 566 567 568 569
		DCSR(pcdev->dma_chans[i]) = 0;
	}
}

static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
				 struct pxa_buffer *buf)
{
	int i;
	struct pxa_dma_desc *buf_last_desc;

	for (i = 0; i < pcdev->channels; i++) {
		buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
		buf_last_desc->ddadr = DDADR_STOP;

570 571 572
		if (pcdev->sg_tail[i])
			/* Link the new buffer to the old tail */
			pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
573

574 575 576
		/* Update the channel tail */
		pcdev->sg_tail[i] = buf_last_desc;
	}
577 578 579 580 581 582 583 584 585 586 587 588 589 590
}

/**
 * pxa_camera_start_capture - start video capturing
 * @pcdev: camera device
 *
 * Launch capturing. DMA channels should not be active yet. They should get
 * activated at the end of frame interrupt, to capture only whole frames, and
 * never begin the capture of a partial frame.
 */
static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
{
	unsigned long cicr0, cifr;

591
	dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
	/* Reset the FIFOs */
	cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
	__raw_writel(cifr, pcdev->base + CIFR);
	/* Enable End-Of-Frame Interrupt */
	cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
	cicr0 &= ~CICR0_EOFM;
	__raw_writel(cicr0, pcdev->base + CICR0);
}

static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
{
	unsigned long cicr0;

	pxa_dma_stop_channels(pcdev);

	cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
	__raw_writel(cicr0, pcdev->base + CICR0);

610
	pcdev->active = NULL;
611
	dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
612 613
}

614
/* Called under spinlock_irqsave(&pcdev->lock, ...) */
615 616
static void pxa_videobuf_queue(struct videobuf_queue *vq,
			       struct videobuf_buffer *vb)
617 618
{
	struct soc_camera_device *icd = vq->priv_data;
619
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
620 621 622
	struct pxa_camera_dev *pcdev = ici->priv;
	struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);

623 624 625
	dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d active=%p\n", __func__,
		vb, vb->baddr, vb->bsize, pcdev->active);

626 627 628
	list_add_tail(&vb->queue, &pcdev->capture);

	vb->state = VIDEOBUF_ACTIVE;
629
	pxa_dma_add_tail_buf(pcdev, buf);
630

631 632
	if (!pcdev->active)
		pxa_camera_start_capture(pcdev);
633 634 635 636 637 638 639 640 641
}

static void pxa_videobuf_release(struct videobuf_queue *vq,
				 struct videobuf_buffer *vb)
{
	struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
#ifdef DEBUG
	struct soc_camera_device *icd = vq->priv_data;

642
	dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
643 644 645 646
		vb, vb->baddr, vb->bsize);

	switch (vb->state) {
	case VIDEOBUF_ACTIVE:
647
		dev_dbg(&icd->dev, "%s (active)\n", __func__);
648 649
		break;
	case VIDEOBUF_QUEUED:
650
		dev_dbg(&icd->dev, "%s (queued)\n", __func__);
651 652
		break;
	case VIDEOBUF_PREPARED:
653
		dev_dbg(&icd->dev, "%s (prepared)\n", __func__);
654 655
		break;
	default:
656
		dev_dbg(&icd->dev, "%s (unknown)\n", __func__);
657 658 659 660 661 662 663
		break;
	}
#endif

	free_buffer(vq, buf);
}

664 665 666 667
static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
			      struct videobuf_buffer *vb,
			      struct pxa_buffer *buf)
{
668
	int i;
669

670 671 672 673 674 675
	/* _init is used to debug races, see comment in pxa_camera_reqbufs() */
	list_del_init(&vb->queue);
	vb->state = VIDEOBUF_DONE;
	do_gettimeofday(&vb->ts);
	vb->field_count++;
	wake_up(&vb->done);
676 677
	dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
		__func__, vb);
678 679

	if (list_empty(&pcdev->capture)) {
680 681 682
		pxa_camera_stop_capture(pcdev);
		for (i = 0; i < pcdev->channels; i++)
			pcdev->sg_tail[i] = NULL;
683 684 685 686 687 688 689
		return;
	}

	pcdev->active = list_entry(pcdev->capture.next,
				   struct pxa_buffer, vb.queue);
}

690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
/**
 * pxa_camera_check_link_miss - check missed DMA linking
 * @pcdev: camera device
 *
 * The DMA chaining is done with DMA running. This means a tiny temporal window
 * remains, where a buffer is queued on the chain, while the chain is already
 * stopped. This means the tailed buffer would never be transfered by DMA.
 * This function restarts the capture for this corner case, where :
 *  - DADR() == DADDR_STOP
 *  - a videobuffer is queued on the pcdev->capture list
 *
 * Please check the "DMA hot chaining timeslice issue" in
 *   Documentation/video4linux/pxa_camera.txt
 *
 * Context: should only be called within the dma irq handler
 */
static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
{
	int i, is_dma_stopped = 1;

	for (i = 0; i < pcdev->channels; i++)
		if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
			is_dma_stopped = 0;
713 714
	dev_dbg(pcdev->soc_host.v4l2_dev.dev,
		"%s : top queued buffer=%p, dma_stopped=%d\n",
715 716 717 718 719
		__func__, pcdev->active, is_dma_stopped);
	if (pcdev->active && is_dma_stopped)
		pxa_camera_start_capture(pcdev);
}

720 721
static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
			       enum pxa_camera_active_dma act_dma)
722
{
723
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
724 725
	struct pxa_buffer *buf;
	unsigned long flags;
726
	u32 status, camera_status, overrun;
727 728 729 730
	struct videobuf_buffer *vb;

	spin_lock_irqsave(&pcdev->lock, flags);

731
	status = DCSR(channel);
732 733 734 735 736 737
	DCSR(channel) = status;

	camera_status = __raw_readl(pcdev->base + CISR);
	overrun = CISR_IFO_0;
	if (pcdev->channels == 3)
		overrun |= CISR_IFO_1 | CISR_IFO_2;
738

739
	if (status & DCSR_BUSERR) {
740
		dev_err(dev, "DMA Bus Error IRQ!\n");
741 742 743
		goto out;
	}

744
	if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
745 746
		dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
			status);
747 748 749
		goto out;
	}

750 751 752 753 754 755 756 757 758 759 760 761 762
	/*
	 * pcdev->active should not be NULL in DMA irq handler.
	 *
	 * But there is one corner case : if capture was stopped due to an
	 * overrun of channel 1, and at that same channel 2 was completed.
	 *
	 * When handling the overrun in DMA irq for channel 1, we'll stop the
	 * capture and restart it (and thus set pcdev->active to NULL). But the
	 * DMA irq handler will already be pending for channel 2. So on entering
	 * the DMA irq handler for channel 2 there will be no active buffer, yet
	 * that is normal.
	 */
	if (!pcdev->active)
763 764 765 766 767 768
		goto out;

	vb = &pcdev->active->vb;
	buf = container_of(vb, struct pxa_buffer, vb);
	WARN_ON(buf->inwork || list_empty(&vb->queue));

769
	dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
770 771 772 773
		__func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
		status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));

	if (status & DCSR_ENDINTR) {
774 775 776 777 778 779
		/*
		 * It's normal if the last frame creates an overrun, as there
		 * are no more DMA descriptors to fetch from QCI fifos
		 */
		if (camera_status & overrun &&
		    !list_is_last(pcdev->capture.next, &pcdev->capture)) {
780
			dev_dbg(dev, "FIFO overrun! CISR: %x\n",
781 782 783 784 785 786 787 788 789 790 791
				camera_status);
			pxa_camera_stop_capture(pcdev);
			pxa_camera_start_capture(pcdev);
			goto out;
		}
		buf->active_dma &= ~act_dma;
		if (!buf->active_dma) {
			pxa_camera_wakeup(pcdev, vb, buf);
			pxa_camera_check_link_miss(pcdev);
		}
	}
792 793 794 795 796

out:
	spin_unlock_irqrestore(&pcdev->lock, flags);
}

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
static void pxa_camera_dma_irq_y(int channel, void *data)
{
	struct pxa_camera_dev *pcdev = data;
	pxa_camera_dma_irq(channel, pcdev, DMA_Y);
}

static void pxa_camera_dma_irq_u(int channel, void *data)
{
	struct pxa_camera_dev *pcdev = data;
	pxa_camera_dma_irq(channel, pcdev, DMA_U);
}

static void pxa_camera_dma_irq_v(int channel, void *data)
{
	struct pxa_camera_dev *pcdev = data;
	pxa_camera_dma_irq(channel, pcdev, DMA_V);
}

815
static struct videobuf_queue_ops pxa_videobuf_ops = {
816 817 818 819 820 821
	.buf_setup      = pxa_videobuf_setup,
	.buf_prepare    = pxa_videobuf_prepare,
	.buf_queue      = pxa_videobuf_queue,
	.buf_release    = pxa_videobuf_release,
};

822
static void pxa_camera_init_videobuf(struct videobuf_queue *q,
823 824
			      struct soc_camera_device *icd)
{
825 826 827
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;

828 829
	/* We must pass NULL as dev pointer, then all pci_* dma operations
	 * transform to normal dma_* ones. */
830
	videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
831 832 833 834
				V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
				sizeof(struct pxa_buffer), icd);
}

835 836
static u32 mclk_get_divisor(struct platform_device *pdev,
			    struct pxa_camera_dev *pcdev)
837
{
838
	unsigned long mclk = pcdev->mclk;
839
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
840
	u32 div;
841 842
	unsigned long lcdclk;

843 844
	lcdclk = clk_get_rate(pcdev->clk);
	pcdev->ciclk = lcdclk;
845

846 847 848
	/* mclk <= ciclk / 4 (27.4.2) */
	if (mclk > lcdclk / 4) {
		mclk = lcdclk / 4;
849
		dev_warn(dev, "Limiting master clock to %lu\n", mclk);
850 851 852 853
	}

	/* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
	div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
854

855 856 857
	/* If we're not supplying MCLK, leave it at 0 */
	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		pcdev->mclk = lcdclk / (2 * (div + 1));
858

859
	dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
860
		lcdclk, mclk, div);
861 862 863 864

	return div;
}

865 866 867 868 869 870 871 872 873
static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
				     unsigned long pclk)
{
	/* We want a timeout > 1 pixel time, not ">=" */
	u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;

	__raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
}

874
static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
875 876
{
	struct pxacamera_platform_data *pdata = pcdev->pdata;
877
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
878 879
	u32 cicr4 = 0;

880
	dev_dbg(dev, "Registered platform device at %p data %p\n",
881 882 883
		pcdev, pdata);

	if (pdata && pdata->init) {
884 885
		dev_dbg(dev, "%s: Init gpios\n", __func__);
		pdata->init(dev);
886 887
	}

888 889
	/* disable all interrupts */
	__raw_writel(0x3ff, pcdev->base + CICR0);
890 891 892 893 894 895 896 897 898 899 900 901

	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
		cicr4 |= CICR4_PCLK_EN;
	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		cicr4 |= CICR4_MCLK_EN;
	if (pcdev->platform_flags & PXA_CAMERA_PCP)
		cicr4 |= CICR4_PCP;
	if (pcdev->platform_flags & PXA_CAMERA_HSP)
		cicr4 |= CICR4_HSP;
	if (pcdev->platform_flags & PXA_CAMERA_VSP)
		cicr4 |= CICR4_VSP;

902 903 904 905 906 907 908 909
	__raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);

	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		/* Initialise the timeout under the assumption pclk = mclk */
		recalculate_fifo_timeout(pcdev, pcdev->mclk);
	else
		/* "Safe default" - 13MHz */
		recalculate_fifo_timeout(pcdev, 13000000);
910 911 912 913

	clk_enable(pcdev->clk);
}

914
static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
915 916 917 918 919 920 921
{
	clk_disable(pcdev->clk);
}

static irqreturn_t pxa_camera_irq(int irq, void *data)
{
	struct pxa_camera_dev *pcdev = data;
922
	unsigned long status, cicr0;
923 924
	struct pxa_buffer *buf;
	struct videobuf_buffer *vb;
925

926
	status = __raw_readl(pcdev->base + CISR);
927
	dev_dbg(pcdev->soc_host.v4l2_dev.dev, "Camera interrupt status 0x%lx\n", status);
928

929 930 931
	if (!status)
		return IRQ_NONE;

932
	__raw_writel(status, pcdev->base + CISR);
933 934

	if (status & CISR_EOF) {
935 936 937 938 939 940 941 942
		pcdev->active = list_first_entry(&pcdev->capture,
					   struct pxa_buffer, vb.queue);
		vb = &pcdev->active->vb;
		buf = container_of(vb, struct pxa_buffer, vb);
		pxa_videobuf_set_actdma(pcdev, buf);

		pxa_dma_start_channels(pcdev);

943 944
		cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
		__raw_writel(cicr0, pcdev->base + CICR0);
945 946
	}

947 948 949
	return IRQ_HANDLED;
}

950 951 952 953 954
/*
 * The following two functions absolutely depend on the fact, that
 * there can be only one camera on PXA quick capture interface
 * Called with .video_lock held
 */
955
static int pxa_camera_add_device(struct soc_camera_device *icd)
956 957 958 959
{
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;

960 961
	if (pcdev->icd)
		return -EBUSY;
962

963
	pxa_camera_activate(pcdev);
964 965

	pcdev->icd = icd;
966

967 968
	dev_info(&icd->dev, "PXA Camera driver attached to camera %d\n",
		 icd->devnum);
969

970
	return 0;
971 972
}

973
/* Called with .video_lock held */
974
static void pxa_camera_remove_device(struct soc_camera_device *icd)
975 976 977 978 979 980 981 982 983 984
{
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;

	BUG_ON(icd != pcdev->icd);

	dev_info(&icd->dev, "PXA Camera driver detached from camera %d\n",
		 icd->devnum);

	/* disable capture, disable interrupts */
985
	__raw_writel(0x3ff, pcdev->base + CICR0);
986

987
	/* Stop DMA engine */
988 989 990
	DCSR(pcdev->dma_chans[0]) = 0;
	DCSR(pcdev->dma_chans[1]) = 0;
	DCSR(pcdev->dma_chans[2]) = 0;
991

992
	pxa_camera_deactivate(pcdev);
993 994 995 996

	pcdev->icd = NULL;
}

997 998
static int test_platform_param(struct pxa_camera_dev *pcdev,
			       unsigned char buswidth, unsigned long *flags)
999
{
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	/*
	 * Platform specified synchronization and pixel clock polarities are
	 * only a recommendation and are only used during probing. The PXA270
	 * quick capture interface supports both.
	 */
	*flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
		  SOCAM_MASTER : SOCAM_SLAVE) |
		SOCAM_HSYNC_ACTIVE_HIGH |
		SOCAM_HSYNC_ACTIVE_LOW |
		SOCAM_VSYNC_ACTIVE_HIGH |
		SOCAM_VSYNC_ACTIVE_LOW |
1011
		SOCAM_DATA_ACTIVE_HIGH |
1012 1013
		SOCAM_PCLK_SAMPLE_RISING |
		SOCAM_PCLK_SAMPLE_FALLING;
1014 1015

	/* If requested data width is supported by the platform, use it */
1016
	switch (buswidth) {
1017
	case 10:
1018 1019 1020
		if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
			return -EINVAL;
		*flags |= SOCAM_DATAWIDTH_10;
1021 1022
		break;
	case 9:
1023 1024 1025
		if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
			return -EINVAL;
		*flags |= SOCAM_DATAWIDTH_9;
1026 1027
		break;
	case 8:
1028 1029 1030
		if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
			return -EINVAL;
		*flags |= SOCAM_DATAWIDTH_8;
1031 1032 1033
		break;
	default:
		return -EINVAL;
1034
	}
1035 1036 1037 1038 1039 1040

	return 0;
}

static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
{
1041
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1042 1043
	struct pxa_camera_dev *pcdev = ici->priv;
	unsigned long dw, bpp, bus_flags, camera_flags, common_flags;
1044
	u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0;
1045 1046 1047 1048 1049 1050 1051 1052 1053
	int ret = test_platform_param(pcdev, icd->buswidth, &bus_flags);

	if (ret < 0)
		return ret;

	camera_flags = icd->ops->query_bus_param(icd);

	common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
	if (!common_flags)
1054 1055
		return -EINVAL;

1056 1057
	pcdev->channels = 1;

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	/* Make choises, based on platform preferences */
	if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
	    (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
		if (pcdev->platform_flags & PXA_CAMERA_HSP)
			common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
		else
			common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
	}

	if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
	    (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
		if (pcdev->platform_flags & PXA_CAMERA_VSP)
			common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
		else
			common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
	}

	if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
	    (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
		if (pcdev->platform_flags & PXA_CAMERA_PCP)
			common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
		else
			common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
	}

	ret = icd->ops->set_bus_param(icd, common_flags);
1084 1085 1086 1087 1088
	if (ret < 0)
		return ret;

	/* Datawidth is now guaranteed to be equal to one of the three values.
	 * We fix bit-per-pixel equal to data-width... */
1089 1090
	switch (common_flags & SOCAM_DATAWIDTH_MASK) {
	case SOCAM_DATAWIDTH_10:
1091 1092 1093
		dw = 4;
		bpp = 0x40;
		break;
1094
	case SOCAM_DATAWIDTH_9:
1095 1096 1097 1098 1099 1100
		dw = 3;
		bpp = 0x20;
		break;
	default:
		/* Actually it can only be 8 now,
		 * default is just to silence compiler warnings */
1101
	case SOCAM_DATAWIDTH_8:
1102 1103 1104 1105 1106 1107 1108 1109
		dw = 2;
		bpp = 0;
	}

	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
		cicr4 |= CICR4_PCLK_EN;
	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		cicr4 |= CICR4_MCLK_EN;
1110
	if (common_flags & SOCAM_PCLK_SAMPLE_FALLING)
1111
		cicr4 |= CICR4_PCP;
1112
	if (common_flags & SOCAM_HSYNC_ACTIVE_LOW)
1113
		cicr4 |= CICR4_HSP;
1114
	if (common_flags & SOCAM_VSYNC_ACTIVE_LOW)
1115 1116
		cicr4 |= CICR4_VSP;

1117
	cicr0 = __raw_readl(pcdev->base + CICR0);
1118
	if (cicr0 & CICR0_ENB)
1119
		__raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
1120 1121 1122 1123 1124

	cicr1 = CICR1_PPL_VAL(icd->width - 1) | bpp | dw;

	switch (pixfmt) {
	case V4L2_PIX_FMT_YUV422P:
1125
		pcdev->channels = 3;
1126
		cicr1 |= CICR1_YCBCR_F;
1127 1128 1129 1130 1131 1132 1133 1134 1135
		/*
		 * Normally, pxa bus wants as input UYVY format. We allow all
		 * reorderings of the YUV422 format, as no processing is done,
		 * and the YUV stream is just passed through without any
		 * transformation. Note that UYVY is the only format that
		 * should be used if pxa framebuffer Overlay2 is used.
		 */
	case V4L2_PIX_FMT_UYVY:
	case V4L2_PIX_FMT_VYUY:
1136
	case V4L2_PIX_FMT_YUYV:
1137
	case V4L2_PIX_FMT_YVYU:
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
		cicr1 |= CICR1_COLOR_SP_VAL(2);
		break;
	case V4L2_PIX_FMT_RGB555:
		cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
			CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
		break;
	case V4L2_PIX_FMT_RGB565:
		cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
		break;
	}

1149 1150
	cicr2 = 0;
	cicr3 = CICR3_LPF_VAL(icd->height - 1) |
1151
		CICR3_BFW_VAL(min((unsigned short)255, icd->y_skip_top));
1152
	cicr4 |= pcdev->mclk_divisor;
1153 1154 1155 1156 1157

	__raw_writel(cicr1, pcdev->base + CICR1);
	__raw_writel(cicr2, pcdev->base + CICR2);
	__raw_writel(cicr3, pcdev->base + CICR3);
	__raw_writel(cicr4, pcdev->base + CICR4);
1158 1159

	/* CIF interrupts are not used, only DMA */
1160 1161 1162 1163
	cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
		CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
	cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
	__raw_writel(cicr0, pcdev->base + CICR0);
1164 1165 1166 1167

	return 0;
}

1168 1169
static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
				    unsigned char buswidth)
1170
{
1171
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1172 1173
	struct pxa_camera_dev *pcdev = ici->priv;
	unsigned long bus_flags, camera_flags;
1174
	int ret = test_platform_param(pcdev, buswidth, &bus_flags);
1175 1176 1177 1178 1179 1180 1181 1182 1183

	if (ret < 0)
		return ret;

	camera_flags = icd->ops->query_bus_param(icd);

	return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
static const struct soc_camera_data_format pxa_camera_formats[] = {
	{
		.name		= "Planar YUV422 16 bit",
		.depth		= 16,
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.colorspace	= V4L2_COLORSPACE_JPEG,
	},
};

static bool buswidth_supported(struct soc_camera_device *icd, int depth)
1194
{
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;

	switch (depth) {
	case 8:
		return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8);
	case 9:
		return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9);
	case 10:
		return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10);
	}
	return false;
1207 1208
}

1209
static int required_buswidth(const struct soc_camera_data_format *fmt)
1210
{
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	switch (fmt->fourcc) {
	case V4L2_PIX_FMT_UYVY:
	case V4L2_PIX_FMT_VYUY:
	case V4L2_PIX_FMT_YUYV:
	case V4L2_PIX_FMT_YVYU:
	case V4L2_PIX_FMT_RGB565:
	case V4L2_PIX_FMT_RGB555:
		return 8;
	default:
		return fmt->depth;
	}
}

static int pxa_camera_get_formats(struct soc_camera_device *icd, int idx,
				  struct soc_camera_format_xlate *xlate)
{
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	int formats = 0, buswidth, ret;

	buswidth = required_buswidth(icd->formats + idx);

	if (!buswidth_supported(icd, buswidth))
		return 0;
1234

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	ret = pxa_camera_try_bus_param(icd, buswidth);
	if (ret < 0)
		return 0;

	switch (icd->formats[idx].fourcc) {
	case V4L2_PIX_FMT_UYVY:
		formats++;
		if (xlate) {
			xlate->host_fmt = &pxa_camera_formats[0];
			xlate->cam_fmt = icd->formats + idx;
			xlate->buswidth = buswidth;
			xlate++;
1247
			dev_dbg(ici->v4l2_dev.dev, "Providing format %s using %s\n",
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
				pxa_camera_formats[0].name,
				icd->formats[idx].name);
		}
	case V4L2_PIX_FMT_VYUY:
	case V4L2_PIX_FMT_YUYV:
	case V4L2_PIX_FMT_YVYU:
	case V4L2_PIX_FMT_RGB565:
	case V4L2_PIX_FMT_RGB555:
		formats++;
		if (xlate) {
			xlate->host_fmt = icd->formats + idx;
			xlate->cam_fmt = icd->formats + idx;
			xlate->buswidth = buswidth;
			xlate++;
1262
			dev_dbg(ici->v4l2_dev.dev, "Providing format %s packed\n",
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
				icd->formats[idx].name);
		}
		break;
	default:
		/* Generic pass-through */
		formats++;
		if (xlate) {
			xlate->host_fmt = icd->formats + idx;
			xlate->cam_fmt = icd->formats + idx;
			xlate->buswidth = icd->formats[idx].depth;
			xlate++;
1274
			dev_dbg(ici->v4l2_dev.dev,
1275 1276 1277 1278 1279 1280 1281 1282
				"Providing format %s in pass-through mode\n",
				icd->formats[idx].name);
		}
	}

	return formats;
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static int pxa_camera_set_crop(struct soc_camera_device *icd,
			       struct v4l2_rect *rect)
{
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;
	struct soc_camera_sense sense = {
		.master_clock = pcdev->mclk,
		.pixel_clock_max = pcdev->ciclk / 4,
	};
	int ret;

	/* If PCLK is used to latch data from the sensor, check sense */
	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
		icd->sense = &sense;

	ret = icd->ops->set_crop(icd, rect);

	icd->sense = NULL;

	if (ret < 0) {
1303
		dev_warn(ici->v4l2_dev.dev, "Failed to crop to %ux%u@%u:%u\n",
1304 1305 1306
			 rect->width, rect->height, rect->left, rect->top);
	} else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
		if (sense.pixel_clock > sense.pixel_clock_max) {
1307
			dev_err(ici->v4l2_dev.dev,
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
				"pixel clock %lu set by the camera too high!",
				sense.pixel_clock);
			return -EIO;
		}
		recalculate_fifo_timeout(pcdev, sense.pixel_clock);
	}

	return ret;
}

1318
static int pxa_camera_set_fmt(struct soc_camera_device *icd,
1319
			      struct v4l2_format *f)
1320
{
1321
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1322
	struct pxa_camera_dev *pcdev = ici->priv;
1323 1324
	const struct soc_camera_data_format *cam_fmt = NULL;
	const struct soc_camera_format_xlate *xlate = NULL;
1325 1326 1327 1328
	struct soc_camera_sense sense = {
		.master_clock = pcdev->mclk,
		.pixel_clock_max = pcdev->ciclk / 4,
	};
1329 1330
	struct v4l2_pix_format *pix = &f->fmt.pix;
	struct v4l2_format cam_f = *f;
1331
	int ret;
1332

1333 1334
	xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
	if (!xlate) {
1335
		dev_warn(ici->v4l2_dev.dev, "Format %x not found\n", pix->pixelformat);
1336
		return -EINVAL;
1337
	}
1338

1339 1340
	cam_fmt = xlate->cam_fmt;

1341 1342 1343 1344
	/* If PCLK is used to latch data from the sensor, check sense */
	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
		icd->sense = &sense;

1345
	cam_f.fmt.pix.pixelformat = cam_fmt->fourcc;
1346
	ret = v4l2_device_call_until_err(&ici->v4l2_dev, 0, video, s_fmt, f);
1347

1348 1349 1350
	icd->sense = NULL;

	if (ret < 0) {
1351
		dev_warn(ici->v4l2_dev.dev, "Failed to configure for format %x\n",
1352
			 pix->pixelformat);
1353 1354
	} else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
		if (sense.pixel_clock > sense.pixel_clock_max) {
1355
			dev_err(ici->v4l2_dev.dev,
1356 1357 1358 1359 1360 1361
				"pixel clock %lu set by the camera too high!",
				sense.pixel_clock);
			return -EIO;
		}
		recalculate_fifo_timeout(pcdev, sense.pixel_clock);
	}
1362

1363
	if (!ret) {
1364 1365
		icd->buswidth = xlate->buswidth;
		icd->current_fmt = xlate->host_fmt;
1366
	}
1367 1368

	return ret;
1369 1370
}

1371 1372
static int pxa_camera_try_fmt(struct soc_camera_device *icd,
			      struct v4l2_format *f)
1373
{
1374 1375 1376 1377
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	const struct soc_camera_format_xlate *xlate;
	struct v4l2_pix_format *pix = &f->fmt.pix;
	__u32 pixfmt = pix->pixelformat;
1378
	enum v4l2_field field;
1379
	int ret;
1380

1381 1382
	xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
	if (!xlate) {
1383
		dev_warn(ici->v4l2_dev.dev, "Format %x not found\n", pixfmt);
1384
		return -EINVAL;
1385
	}
1386

1387
	/*
1388 1389 1390 1391
	 * Limit to pxa hardware capabilities.  YUV422P planar format requires
	 * images size to be a multiple of 16 bytes.  If not, zeros will be
	 * inserted between Y and U planes, and U and V planes, which violates
	 * the YUV422P standard.
1392
	 */
1393 1394 1395
	v4l_bound_align_image(&pix->width, 48, 2048, 1,
			      &pix->height, 32, 2048, 0,
			      xlate->host_fmt->fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
1396

1397 1398 1399
	pix->bytesperline = pix->width *
		DIV_ROUND_UP(xlate->host_fmt->depth, 8);
	pix->sizeimage = pix->height * pix->bytesperline;
1400

1401 1402
	/* camera has to see its format, but the user the original one */
	pix->pixelformat = xlate->cam_fmt->fourcc;
1403
	/* limit to sensor capabilities */
1404
	ret = v4l2_device_call_until_err(&ici->v4l2_dev, 0, video, try_fmt, f);
1405 1406
	pix->pixelformat = xlate->host_fmt->fourcc;

1407 1408 1409 1410 1411 1412 1413 1414 1415
	field = pix->field;

	if (field == V4L2_FIELD_ANY) {
		pix->field = V4L2_FIELD_NONE;
	} else if (field != V4L2_FIELD_NONE) {
		dev_err(&icd->dev, "Field type %d unsupported.\n", field);
		return -EINVAL;
	}

1416
	return ret;
1417 1418
}

1419 1420
static int pxa_camera_reqbufs(struct soc_camera_file *icf,
			      struct v4l2_requestbuffers *p)
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
{
	int i;

	/* This is for locking debugging only. I removed spinlocks and now I
	 * check whether .prepare is ever called on a linked buffer, or whether
	 * a dma IRQ can occur for an in-work or unlinked buffer. Until now
	 * it hadn't triggered */
	for (i = 0; i < p->count; i++) {
		struct pxa_buffer *buf = container_of(icf->vb_vidq.bufs[i],
						      struct pxa_buffer, vb);
		buf->inwork = 0;
		INIT_LIST_HEAD(&buf->vb.queue);
	}

	return 0;
}

1438
static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
{
	struct soc_camera_file *icf = file->private_data;
	struct pxa_buffer *buf;

	buf = list_entry(icf->vb_vidq.stream.next, struct pxa_buffer,
			 vb.stream);

	poll_wait(file, &buf->vb.done, pt);

	if (buf->vb.state == VIDEOBUF_DONE ||
	    buf->vb.state == VIDEOBUF_ERROR)
		return POLLIN|POLLRDNORM;

	return 0;
}

1455 1456
static int pxa_camera_querycap(struct soc_camera_host *ici,
			       struct v4l2_capability *cap)
1457 1458 1459 1460 1461 1462 1463 1464 1465
{
	/* cap->name is set by the firendly caller:-> */
	strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
	cap->version = PXA_CAM_VERSION_CODE;
	cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;

	return 0;
}

1466 1467
static int pxa_camera_suspend(struct soc_camera_device *icd, pm_message_t state)
{
1468
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1469 1470 1471
	struct pxa_camera_dev *pcdev = ici->priv;
	int i = 0, ret = 0;

1472 1473 1474 1475 1476
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
1477 1478 1479 1480 1481 1482 1483 1484 1485

	if ((pcdev->icd) && (pcdev->icd->ops->suspend))
		ret = pcdev->icd->ops->suspend(pcdev->icd, state);

	return ret;
}

static int pxa_camera_resume(struct soc_camera_device *icd)
{
1486
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1487 1488 1489
	struct pxa_camera_dev *pcdev = ici->priv;
	int i = 0, ret = 0;

1490 1491 1492
	DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
	DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
	DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
1493

1494 1495 1496 1497 1498
	__raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
1499 1500 1501 1502 1503

	if ((pcdev->icd) && (pcdev->icd->ops->resume))
		ret = pcdev->icd->ops->resume(pcdev->icd);

	/* Restart frame capture if active buffer exists */
1504 1505
	if (!ret && pcdev->active)
		pxa_camera_start_capture(pcdev);
1506 1507 1508 1509

	return ret;
}

1510 1511 1512 1513
static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
	.owner		= THIS_MODULE,
	.add		= pxa_camera_add_device,
	.remove		= pxa_camera_remove_device,
1514 1515
	.suspend	= pxa_camera_suspend,
	.resume		= pxa_camera_resume,
1516
	.set_crop	= pxa_camera_set_crop,
1517
	.get_formats	= pxa_camera_get_formats,
1518 1519
	.set_fmt	= pxa_camera_set_fmt,
	.try_fmt	= pxa_camera_try_fmt,
1520
	.init_videobuf	= pxa_camera_init_videobuf,
1521 1522 1523 1524 1525 1526
	.reqbufs	= pxa_camera_reqbufs,
	.poll		= pxa_camera_poll,
	.querycap	= pxa_camera_querycap,
	.set_bus_param	= pxa_camera_set_bus_param,
};

1527
static int __devinit pxa_camera_probe(struct platform_device *pdev)
1528 1529 1530 1531
{
	struct pxa_camera_dev *pcdev;
	struct resource *res;
	void __iomem *base;
1532
	int irq;
1533 1534 1535 1536
	int err = 0;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1537
	if (!res || irq < 0) {
1538 1539 1540 1541 1542 1543
		err = -ENODEV;
		goto exit;
	}

	pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
	if (!pcdev) {
1544
		dev_err(&pdev->dev, "Could not allocate pcdev\n");
1545 1546 1547 1548
		err = -ENOMEM;
		goto exit;
	}

1549
	pcdev->clk = clk_get(&pdev->dev, NULL);
1550 1551 1552 1553 1554 1555 1556 1557 1558
	if (IS_ERR(pcdev->clk)) {
		err = PTR_ERR(pcdev->clk);
		goto exit_kfree;
	}

	pcdev->res = res;

	pcdev->pdata = pdev->dev.platform_data;
	pcdev->platform_flags = pcdev->pdata->flags;
1559 1560
	if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
			PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
1561 1562 1563 1564 1565 1566
		/* Platform hasn't set available data widths. This is bad.
		 * Warn and use a default. */
		dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
			 "data widths, using default 10 bit\n");
		pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
	}
1567 1568
	pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
	if (!pcdev->mclk) {
1569
		dev_warn(&pdev->dev,
1570
			 "mclk == 0! Please, fix your platform data. "
1571
			 "Using default 20MHz\n");
1572
		pcdev->mclk = 20000000;
1573 1574
	}

1575
	pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
1576

1577 1578 1579 1580 1581 1582
	INIT_LIST_HEAD(&pcdev->capture);
	spin_lock_init(&pcdev->lock);

	/*
	 * Request the regions.
	 */
1583
	if (!request_mem_region(res->start, resource_size(res),
1584 1585 1586 1587 1588
				PXA_CAM_DRV_NAME)) {
		err = -EBUSY;
		goto exit_clk;
	}

1589
	base = ioremap(res->start, resource_size(res));
1590 1591 1592 1593 1594 1595 1596 1597
	if (!base) {
		err = -ENOMEM;
		goto exit_release;
	}
	pcdev->irq = irq;
	pcdev->base = base;

	/* request dma */
1598 1599 1600
	err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
			      pxa_camera_dma_irq_y, pcdev);
	if (err < 0) {
1601
		dev_err(&pdev->dev, "Can't request DMA for Y\n");
1602 1603
		goto exit_iounmap;
	}
1604
	pcdev->dma_chans[0] = err;
1605
	dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
1606

1607 1608 1609
	err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
			      pxa_camera_dma_irq_u, pcdev);
	if (err < 0) {
1610
		dev_err(&pdev->dev, "Can't request DMA for U\n");
1611 1612
		goto exit_free_dma_y;
	}
1613
	pcdev->dma_chans[1] = err;
1614
	dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
1615

1616 1617 1618
	err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
			      pxa_camera_dma_irq_v, pcdev);
	if (err < 0) {
1619
		dev_err(&pdev->dev, "Can't request DMA for V\n");
1620 1621
		goto exit_free_dma_u;
	}
1622
	pcdev->dma_chans[2] = err;
1623
	dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
1624

1625 1626 1627
	DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
	DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
	DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
1628 1629 1630 1631 1632

	/* request irq */
	err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
			  pcdev);
	if (err) {
1633
		dev_err(&pdev->dev, "Camera interrupt register failed \n");
1634 1635 1636
		goto exit_free_dma;
	}

1637 1638 1639
	pcdev->soc_host.drv_name	= PXA_CAM_DRV_NAME;
	pcdev->soc_host.ops		= &pxa_soc_camera_host_ops;
	pcdev->soc_host.priv		= pcdev;
1640
	pcdev->soc_host.v4l2_dev.dev	= &pdev->dev;
1641
	pcdev->soc_host.nr		= pdev->id;
1642

1643
	err = soc_camera_host_register(&pcdev->soc_host);
1644 1645 1646 1647 1648 1649 1650 1651
	if (err)
		goto exit_free_irq;

	return 0;

exit_free_irq:
	free_irq(pcdev->irq, pcdev);
exit_free_dma:
1652 1653 1654 1655 1656
	pxa_free_dma(pcdev->dma_chans[2]);
exit_free_dma_u:
	pxa_free_dma(pcdev->dma_chans[1]);
exit_free_dma_y:
	pxa_free_dma(pcdev->dma_chans[0]);
1657 1658 1659
exit_iounmap:
	iounmap(base);
exit_release:
1660
	release_mem_region(res->start, resource_size(res));
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
exit_clk:
	clk_put(pcdev->clk);
exit_kfree:
	kfree(pcdev);
exit:
	return err;
}

static int __devexit pxa_camera_remove(struct platform_device *pdev)
{
1671 1672 1673
	struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
	struct pxa_camera_dev *pcdev = container_of(soc_host,
					struct pxa_camera_dev, soc_host);
1674 1675 1676 1677
	struct resource *res;

	clk_put(pcdev->clk);

1678 1679 1680
	pxa_free_dma(pcdev->dma_chans[0]);
	pxa_free_dma(pcdev->dma_chans[1]);
	pxa_free_dma(pcdev->dma_chans[2]);
1681 1682
	free_irq(pcdev->irq, pcdev);

1683
	soc_camera_host_unregister(soc_host);
1684 1685 1686 1687

	iounmap(pcdev->base);

	res = pcdev->res;
1688
	release_mem_region(res->start, resource_size(res));
1689 1690 1691

	kfree(pcdev);

1692
	dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
1693 1694 1695 1696 1697 1698 1699 1700 1701

	return 0;
}

static struct platform_driver pxa_camera_driver = {
	.driver 	= {
		.name	= PXA_CAM_DRV_NAME,
	},
	.probe		= pxa_camera_probe,
1702
	.remove		= __devexit_p(pxa_camera_remove),
1703 1704 1705
};


1706
static int __init pxa_camera_init(void)
1707 1708 1709 1710 1711 1712
{
	return platform_driver_register(&pxa_camera_driver);
}

static void __exit pxa_camera_exit(void)
{
1713
	platform_driver_unregister(&pxa_camera_driver);
1714 1715 1716 1717 1718 1719 1720 1721
}

module_init(pxa_camera_init);
module_exit(pxa_camera_exit);

MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
MODULE_LICENSE("GPL");
1722
MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);