imx53.dtsi 29.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include "skeleton.dtsi"
14
#include "imx53-pinfunc.h"
15 16 17

/ {
	aliases {
S
Shawn Guo 已提交
18 19 20 21 22 23 24
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
		gpio5 = &gpio6;
		gpio6 = &gpio7;
P
Philipp Zabel 已提交
25 26 27
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
28 29 30 31 32 33 34 35
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		spi0 = &ecspi1;
		spi1 = &ecspi2;
		spi2 = &cspi;
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
	};

	tzic: tz-interrupt-controller@0fffc000 {
		compatible = "fsl,imx53-tzic", "fsl,tzic";
		interrupt-controller;
		#interrupt-cells = <1>;
		reg = <0x0fffc000 0x4000>;
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fsl,imx-ckil", "fixed-clock";
			clock-frequency = <32768>;
		};

		ckih1 {
			compatible = "fsl,imx-ckih1", "fixed-clock";
			clock-frequency = <22579200>;
		};

		ckih2 {
			compatible = "fsl,imx-ckih2", "fixed-clock";
			clock-frequency = <0>;
		};

		osc {
			compatible = "fsl,imx-osc", "fixed-clock";
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		interrupt-parent = <&tzic>;
		ranges;

S
Sascha Hauer 已提交
77 78 79 80 81
		ipu: ipu@18000000 {
			#crtc-cells = <1>;
			compatible = "fsl,imx53-ipu";
			reg = <0x18000000 0x080000000>;
			interrupts = <11 10>;
82 83
			clocks = <&clks 59>, <&clks 110>, <&clks 61>;
			clock-names = "bus", "di0", "di1";
84
			resets = <&src 2>;
S
Sascha Hauer 已提交
85 86
		};

87 88 89 90 91 92 93 94 95 96 97 98 99 100
		aips@50000000 { /* AIPS1 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x50000000 0x10000000>;
			ranges;

			spba@50000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x50000000 0x40000>;
				ranges;

101
				esdhc1: esdhc@50004000 {
102 103 104
					compatible = "fsl,imx53-esdhc";
					reg = <0x50004000 0x4000>;
					interrupts = <1>;
105 106
					clocks = <&clks 44>, <&clks 0>, <&clks 71>;
					clock-names = "ipg", "ahb", "per";
107
					bus-width = <4>;
108 109 110
					status = "disabled";
				};

111
				esdhc2: esdhc@50008000 {
112 113 114
					compatible = "fsl,imx53-esdhc";
					reg = <0x50008000 0x4000>;
					interrupts = <2>;
115 116
					clocks = <&clks 45>, <&clks 0>, <&clks 72>;
					clock-names = "ipg", "ahb", "per";
117
					bus-width = <4>;
118 119 120
					status = "disabled";
				};

121
				uart3: serial@5000c000 {
122 123 124
					compatible = "fsl,imx53-uart", "fsl,imx21-uart";
					reg = <0x5000c000 0x4000>;
					interrupts = <33>;
125 126
					clocks = <&clks 32>, <&clks 33>;
					clock-names = "ipg", "per";
127 128 129
					status = "disabled";
				};

130
				ecspi1: ecspi@50010000 {
131 132 133 134 135
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
					reg = <0x50010000 0x4000>;
					interrupts = <36>;
136 137
					clocks = <&clks 51>, <&clks 52>;
					clock-names = "ipg", "per";
138 139 140
					status = "disabled";
				};

141 142 143 144
				ssi2: ssi@50014000 {
					compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
					reg = <0x50014000 0x4000>;
					interrupts = <30>;
145
					clocks = <&clks 49>;
146 147 148 149 150
					fsl,fifo-depth = <15>;
					fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
					status = "disabled";
				};

151
				esdhc3: esdhc@50020000 {
152 153 154
					compatible = "fsl,imx53-esdhc";
					reg = <0x50020000 0x4000>;
					interrupts = <3>;
155 156
					clocks = <&clks 46>, <&clks 0>, <&clks 73>;
					clock-names = "ipg", "ahb", "per";
157
					bus-width = <4>;
158 159 160
					status = "disabled";
				};

161
				esdhc4: esdhc@50024000 {
162 163 164
					compatible = "fsl,imx53-esdhc";
					reg = <0x50024000 0x4000>;
					interrupts = <4>;
165 166
					clocks = <&clks 47>, <&clks 0>, <&clks 74>;
					clock-names = "ipg", "ahb", "per";
167
					bus-width = <4>;
168 169 170 171
					status = "disabled";
				};
			};

172 173 174 175 176 177 178 179 180 181 182 183 184 185
			usbphy0: usbphy@0 {
				compatible = "usb-nop-xceiv";
				clocks = <&clks 124>;
				clock-names = "main_clk";
				status = "okay";
			};

			usbphy1: usbphy@1 {
				compatible = "usb-nop-xceiv";
				clocks = <&clks 125>;
				clock-names = "main_clk";
				status = "okay";
			};

186
			usbotg: usb@53f80000 {
187 188 189
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80000 0x0200>;
				interrupts = <18>;
190
				clocks = <&clks 108>;
191
				fsl,usbmisc = <&usbmisc 0>;
192
				fsl,usbphy = <&usbphy0>;
193 194 195
				status = "disabled";
			};

196
			usbh1: usb@53f80200 {
197 198 199
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80200 0x0200>;
				interrupts = <14>;
200
				clocks = <&clks 108>;
201
				fsl,usbmisc = <&usbmisc 1>;
202
				fsl,usbphy = <&usbphy1>;
203 204 205
				status = "disabled";
			};

206
			usbh2: usb@53f80400 {
207 208 209
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80400 0x0200>;
				interrupts = <16>;
210
				clocks = <&clks 108>;
211
				fsl,usbmisc = <&usbmisc 2>;
212 213 214
				status = "disabled";
			};

215
			usbh3: usb@53f80600 {
216 217 218
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80600 0x0200>;
				interrupts = <17>;
219
				clocks = <&clks 108>;
220
				fsl,usbmisc = <&usbmisc 3>;
221 222 223
				status = "disabled";
			};

224 225 226 227
			usbmisc: usbmisc@53f80800 {
				#index-cells = <1>;
				compatible = "fsl,imx53-usbmisc";
				reg = <0x53f80800 0x200>;
228
				clocks = <&clks 108>;
229 230
			};

231
			gpio1: gpio@53f84000 {
232
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
233 234 235 236 237
				reg = <0x53f84000 0x4000>;
				interrupts = <50 51>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
238
				#interrupt-cells = <2>;
239 240
			};

241
			gpio2: gpio@53f88000 {
242
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
243 244 245 246 247
				reg = <0x53f88000 0x4000>;
				interrupts = <52 53>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
248
				#interrupt-cells = <2>;
249 250
			};

251
			gpio3: gpio@53f8c000 {
252
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
253 254 255 256 257
				reg = <0x53f8c000 0x4000>;
				interrupts = <54 55>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
258
				#interrupt-cells = <2>;
259 260
			};

261
			gpio4: gpio@53f90000 {
262
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
263 264 265 266 267
				reg = <0x53f90000 0x4000>;
				interrupts = <56 57>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
268
				#interrupt-cells = <2>;
269 270
			};

271
			wdog1: wdog@53f98000 {
272 273 274
				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
				reg = <0x53f98000 0x4000>;
				interrupts = <58>;
275
				clocks = <&clks 0>;
276 277
			};

278
			wdog2: wdog@53f9c000 {
279 280 281
				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
				reg = <0x53f9c000 0x4000>;
				interrupts = <59>;
282
				clocks = <&clks 0>;
283 284 285
				status = "disabled";
			};

286 287 288 289 290 291 292 293
			gpt: timer@53fa0000 {
				compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
				reg = <0x53fa0000 0x4000>;
				interrupts = <39>;
				clocks = <&clks 36>, <&clks 41>;
				clock-names = "ipg", "per";
			};

294
			iomuxc: iomuxc@53fa8000 {
295 296 297 298 299 300
				compatible = "fsl,imx53-iomuxc";
				reg = <0x53fa8000 0x4000>;

				audmux {
					pinctrl_audmux_1: audmuxgrp-1 {
						fsl,pins = <
301 302 303 304
							MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC  0x80000000
							MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD  0x80000000
							MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
							MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD  0x80000000
305 306
						>;
					};
M
Marek Vasut 已提交
307 308 309 310 311 312 313 314 315

					pinctrl_audmux_2: audmuxgrp-2 {
						fsl,pins = <
							MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC	0x80000000
							MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD	0x80000000
							MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS	0x80000000
							MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD	0x80000000
						>;
					};
316 317 318 319 320 321 322 323 324

					pinctrl_audmux_3: audmuxgrp-3 {
						fsl,pins = <
							MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC	0x80000000
							MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD	0x80000000
							MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS	0x80000000
							MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD	0x80000000
						>;
					};
325 326 327 328 329
				};

				fec {
					pinctrl_fec_1: fecgrp-1 {
						fsl,pins = <
330 331 332 333 334 335 336 337 338 339
							MX53_PAD_FEC_MDC__FEC_MDC	 0x80000000
							MX53_PAD_FEC_MDIO__FEC_MDIO	 0x80000000
							MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
							MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
							MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
							MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
							MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
							MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
							MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
							MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
340 341
						>;
					};
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364

					pinctrl_fec_2: fecgrp-2 {
						fsl,pins = <
							MX53_PAD_FEC_MDC__FEC_MDC	 0x80000000
							MX53_PAD_FEC_MDIO__FEC_MDIO	 0x80000000
							MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
							MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
							MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
							MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
							MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
							MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
							MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
							MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
							MX53_PAD_KEY_ROW1__FEC_COL	 0x80000000
							MX53_PAD_KEY_COL3__FEC_CRS	 0x80000000
							MX53_PAD_KEY_COL2__FEC_RDATA_2	 0x80000000
							MX53_PAD_KEY_COL0__FEC_RDATA_3	 0x80000000
							MX53_PAD_KEY_COL1__FEC_RX_CLK	 0x80000000
							MX53_PAD_KEY_ROW2__FEC_TDATA_2	 0x80000000
							MX53_PAD_GPIO_19__FEC_TDATA_3	 0x80000000
							MX53_PAD_KEY_ROW0__FEC_TX_ER	 0x80000000
						>;
					};
365 366
				};

367 368 369
				csi {
					pinctrl_csi_1: csigrp-1 {
						fsl,pins = <
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
							MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
							MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5
							MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5
							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
							MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5
							MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5
							MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5
							MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5
							MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5
							MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5
							MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5
							MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5
							MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11      0x1d5
							MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10      0x1d5
							MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9	0x1d5
							MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8	0x1d5
							MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7	0x1d5
							MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6	0x1d5
							MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5	0x1d5
							MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4	0x1d5
							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
391 392
						>;
					};
S
Steffen Trumtrar 已提交
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408

					pinctrl_csi_2: csigrp-2 {
						fsl,pins = <
							MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC	0x1d5
							MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC	0x1d5
							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK	0x1d5
							MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19	0x1d5
							MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18	0x1d5
							MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17	0x1d5
							MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16	0x1d5
							MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15	0x1d5
							MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14	0x1d5
							MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13	0x1d5
							MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12	0x1d5
						>;
					};
409 410 411 412 413
				};

				cspi {
					pinctrl_cspi_1: cspigrp-1 {
						fsl,pins = <
414 415 416
							MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
							MX53_PAD_SD1_CMD__CSPI_MOSI   0x1d5
							MX53_PAD_SD1_CLK__CSPI_SCLK   0x1d5
417 418
						>;
					};
419 420 421 422 423 424 425 426

					pinctrl_cspi_2: cspigrp-2 {
						fsl,pins = <
							MX53_PAD_EIM_D22__CSPI_MISO 0x1d5
							MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5
							MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5
						>;
					};
427 428
				};

429 430 431
				ecspi1 {
					pinctrl_ecspi1_1: ecspi1grp-1 {
						fsl,pins = <
432 433 434
							MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
							MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
							MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
435 436
						>;
					};
437 438 439 440 441 442 443 444 445 446 447

					pinctrl_ecspi1_2: ecspi1grp-2 {
						fsl,pins = <
							MX53_PAD_GPIO_19__ECSPI1_RDY	0x80000000
							MX53_PAD_EIM_EB2__ECSPI1_SS0	0x80000000
							MX53_PAD_EIM_D16__ECSPI1_SCLK	0x80000000
							MX53_PAD_EIM_D17__ECSPI1_MISO	0x80000000
							MX53_PAD_EIM_D18__ECSPI1_MOSI	0x80000000
							MX53_PAD_EIM_D19__ECSPI1_SS1	0x80000000
						>;
					};
448 449
				};

450 451 452 453 454 455 456 457 458 459
				ecspi2 {
					pinctrl_ecspi2_1: ecspi2grp-1 {
						fsl,pins = <
							MX53_PAD_EIM_OE__ECSPI2_MISO  0x80000000
							MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000
							MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000
						>;
					};
				};

460 461 462
				esdhc1 {
					pinctrl_esdhc1_1: esdhc1grp-1 {
						fsl,pins = <
463 464 465 466 467 468
							MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
							MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
							MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
							MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
							MX53_PAD_SD1_CMD__ESDHC1_CMD	0x1d5
							MX53_PAD_SD1_CLK__ESDHC1_CLK	0x1d5
469 470
						>;
					};
471 472 473

					pinctrl_esdhc1_2: esdhc1grp-2 {
						fsl,pins = <
474 475 476 477 478 479 480 481 482 483
							MX53_PAD_SD1_DATA0__ESDHC1_DAT0   0x1d5
							MX53_PAD_SD1_DATA1__ESDHC1_DAT1   0x1d5
							MX53_PAD_SD1_DATA2__ESDHC1_DAT2   0x1d5
							MX53_PAD_SD1_DATA3__ESDHC1_DAT3   0x1d5
							MX53_PAD_PATA_DATA8__ESDHC1_DAT4  0x1d5
							MX53_PAD_PATA_DATA9__ESDHC1_DAT5  0x1d5
							MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
							MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
							MX53_PAD_SD1_CMD__ESDHC1_CMD	  0x1d5
							MX53_PAD_SD1_CLK__ESDHC1_CLK	  0x1d5
484 485
						>;
					};
486 487
				};

488 489 490
				esdhc2 {
					pinctrl_esdhc2_1: esdhc2grp-1 {
						fsl,pins = <
491 492 493 494 495 496
							MX53_PAD_SD2_CMD__ESDHC2_CMD	0x1d5
							MX53_PAD_SD2_CLK__ESDHC2_CLK	0x1d5
							MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
							MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
							MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
							MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
497 498 499 500
						>;
					};
				};

501 502 503
				esdhc3 {
					pinctrl_esdhc3_1: esdhc3grp-1 {
						fsl,pins = <
504 505 506 507 508 509 510 511 512 513
							MX53_PAD_PATA_DATA8__ESDHC3_DAT0  0x1d5
							MX53_PAD_PATA_DATA9__ESDHC3_DAT1  0x1d5
							MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
							MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
							MX53_PAD_PATA_DATA0__ESDHC3_DAT4  0x1d5
							MX53_PAD_PATA_DATA1__ESDHC3_DAT5  0x1d5
							MX53_PAD_PATA_DATA2__ESDHC3_DAT6  0x1d5
							MX53_PAD_PATA_DATA3__ESDHC3_DAT7  0x1d5
							MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
							MX53_PAD_PATA_IORDY__ESDHC3_CLK   0x1d5
514 515 516 517
						>;
					};
				};

R
Roland Stigge 已提交
518 519 520
				can1 {
					pinctrl_can1_1: can1grp-1 {
						fsl,pins = <
521 522
							MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
							MX53_PAD_PATA_DIOR__CAN1_RXCAN  0x80000000
R
Roland Stigge 已提交
523 524
						>;
					};
525 526 527

					pinctrl_can1_2: can1grp-2 {
						fsl,pins = <
528 529
							MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
							MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
530 531
						>;
					};
M
Marek Vasut 已提交
532 533 534 535 536 537 538

					pinctrl_can1_3: can1grp-3 {
						fsl,pins = <
							MX53_PAD_GPIO_7__CAN1_TXCAN	0x80000000
							MX53_PAD_GPIO_8__CAN1_RXCAN	0x80000000
						>;
					};
R
Roland Stigge 已提交
539 540 541 542 543
				};

				can2 {
					pinctrl_can2_1: can2grp-1 {
						fsl,pins = <
544 545
							MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
							MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
R
Roland Stigge 已提交
546 547 548 549
						>;
					};
				};

550 551 552
				i2c1 {
					pinctrl_i2c1_1: i2c1grp-1 {
						fsl,pins = <
553 554
							MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
							MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
555 556
						>;
					};
M
Marek Vasut 已提交
557 558 559 560 561 562 563

					pinctrl_i2c1_2: i2c1grp-2 {
						fsl,pins = <
							MX53_PAD_EIM_D21__I2C1_SCL	0xc0000000
							MX53_PAD_EIM_D28__I2C1_SDA	0xc0000000
						>;
					};
564 565 566 567 568
				};

				i2c2 {
					pinctrl_i2c2_1: i2c2grp-1 {
						fsl,pins = <
569 570
							MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
							MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
571 572
						>;
					};
M
Marek Vasut 已提交
573 574 575 576 577 578 579

					pinctrl_i2c2_2: i2c2grp-2 {
						fsl,pins = <
							MX53_PAD_EIM_D16__I2C2_SDA	0xc0000000
							MX53_PAD_EIM_EB2__I2C2_SCL	0xc0000000
						>;
					};
580 581
				};

R
Roland Stigge 已提交
582 583 584
				i2c3 {
					pinctrl_i2c3_1: i2c3grp-1 {
						fsl,pins = <
585 586
							MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
							MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
R
Roland Stigge 已提交
587 588 589 590
						>;
					};
				};

591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
				ipu_disp0 {
					pinctrl_ipu_disp0_1: ipudisp0grp-1 {
						fsl,pins = <
						MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK	0x5
						MX53_PAD_DI0_PIN15__IPU_DI0_PIN15		0x5
						MX53_PAD_DI0_PIN2__IPU_DI0_PIN2		0x5
						MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 		0x5
						MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0		0x5
						MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1		0x5
						MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2		0x5
						MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3		0x5
						MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4		0x5
						MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5		0x5
						MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6		0x5
						MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7		0x5
						MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8		0x5
						MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9		0x5
						MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10		0x5
						MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11		0x5
						MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12		0x5
						MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13		0x5
						MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14		0x5
						MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15		0x5
						MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16		0x5
						MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17		0x5
						MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18		0x5
						MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19		0x5
						MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20		0x5
						MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21		0x5
						MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22		0x5
						MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23		0x5
						>;
					};
				};

M
Marek Vasut 已提交
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
				ipu_disp1 {
					pinctrl_ipu_disp1_1: ipudisp1grp-1 {
						fsl,pins = <
							MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0	0x5
							MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1	0x5
							MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2	0x5
							MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3	0x5
							MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4	0x5
							MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5	0x5
							MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6	0x5
							MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7	0x5
							MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8	0x5
							MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9	0x5
							MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10	0x5
							MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11	0x5
							MX53_PAD_EIM_A17__IPU_DISP1_DAT_12	0x5
							MX53_PAD_EIM_A18__IPU_DISP1_DAT_13	0x5
							MX53_PAD_EIM_A19__IPU_DISP1_DAT_14	0x5
							MX53_PAD_EIM_A20__IPU_DISP1_DAT_15	0x5
							MX53_PAD_EIM_A21__IPU_DISP1_DAT_16	0x5
							MX53_PAD_EIM_A22__IPU_DISP1_DAT_17	0x5
							MX53_PAD_EIM_A23__IPU_DISP1_DAT_18	0x5
							MX53_PAD_EIM_A24__IPU_DISP1_DAT_19	0x5
							MX53_PAD_EIM_D31__IPU_DISP1_DAT_20	0x5
							MX53_PAD_EIM_D30__IPU_DISP1_DAT_21	0x5
							MX53_PAD_EIM_D26__IPU_DISP1_DAT_22	0x5
							MX53_PAD_EIM_D27__IPU_DISP1_DAT_23	0x5
							MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK	0x5
							MX53_PAD_EIM_DA13__IPU_DI1_D0_CS	0x5
							MX53_PAD_EIM_DA14__IPU_DI1_D1_CS	0x5
							MX53_PAD_EIM_DA15__IPU_DI1_PIN1		0x5
							MX53_PAD_EIM_DA11__IPU_DI1_PIN2		0x5
							MX53_PAD_EIM_DA12__IPU_DI1_PIN3		0x5
							MX53_PAD_EIM_A25__IPU_DI1_PIN12		0x5
							MX53_PAD_EIM_DA10__IPU_DI1_PIN15	0x5
						>;
					};
				};

				ipu_disp2 {
					pinctrl_ipu_disp2_1: ipudisp2grp-1 {
						fsl,pins = <
							MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0	0x80000000
							MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1	0x80000000
							MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2	0x80000000
							MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3	0x80000000
							MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK	0x80000000
							MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0	0x80000000
							MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1	0x80000000
							MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2	0x80000000
							MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3	0x80000000
							MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK	0x80000000
						>;
					};
				};

M
Marek Vasut 已提交
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
				nand {
					pinctrl_nand_1: nandgrp-1 {
						fsl,pins = <
							MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B	0x4
							MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B	0x4
							MX53_PAD_NANDF_CLE__EMI_NANDF_CLE	0x4
							MX53_PAD_NANDF_ALE__EMI_NANDF_ALE	0x4
							MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B	0xe0
							MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0	0xe0
							MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0	0x4
							MX53_PAD_PATA_DATA0__EMI_NANDF_D_0	0xa4
							MX53_PAD_PATA_DATA1__EMI_NANDF_D_1	0xa4
							MX53_PAD_PATA_DATA2__EMI_NANDF_D_2	0xa4
							MX53_PAD_PATA_DATA3__EMI_NANDF_D_3	0xa4
							MX53_PAD_PATA_DATA4__EMI_NANDF_D_4	0xa4
							MX53_PAD_PATA_DATA5__EMI_NANDF_D_5	0xa4
							MX53_PAD_PATA_DATA6__EMI_NANDF_D_6	0xa4
							MX53_PAD_PATA_DATA7__EMI_NANDF_D_7	0xa4
						>;
					};
				};

704 705 706
				owire {
					pinctrl_owire_1: owiregrp-1 {
						fsl,pins = <
707
							MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
708 709 710 711
						>;
					};
				};

M
Marek Vasut 已提交
712 713 714 715 716 717 718 719
				pwm1 {
					pinctrl_pwm1_1: pwm1grp-1 {
						fsl,pins = <
							MX53_PAD_DISP0_DAT8__PWM1_PWMO	0x5
						>;
					};
				};

S
Steffen Trumtrar 已提交
720 721 722 723 724 725 726 727
				pwm2 {
					pinctrl_pwm2_1: pwm2grp-1 {
						fsl,pins = <
							MX53_PAD_GPIO_1__PWM2_PWMO	0x80000000
						>;
					};
				};

728 729 730
				uart1 {
					pinctrl_uart1_1: uart1grp-1 {
						fsl,pins = <
731 732
							MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4
							MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4
733 734
						>;
					};
735 736 737

					pinctrl_uart1_2: uart1grp-2 {
						fsl,pins = <
738 739
							MX53_PAD_PATA_DIOW__UART1_TXD_MUX  0x1e4
							MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
740 741
						>;
					};
742 743 744 745 746 747 748

					pinctrl_uart1_3: uart1grp-3 {
						fsl,pins = <
							MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5
							MX53_PAD_PATA_IORDY__UART1_RTS	 0x1c5
						>;
					};
749
				};
750 751 752 753

				uart2 {
					pinctrl_uart2_1: uart2grp-1 {
						fsl,pins = <
754 755
							MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
							MX53_PAD_PATA_DMARQ__UART2_TXD_MUX     0x1e4
756 757
						>;
					};
758 759 760 761 762 763 764 765 766

					pinctrl_uart2_2: uart2grp-2 {
						fsl,pins = <
							MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX	0x1c5
							MX53_PAD_PATA_DMARQ__UART2_TXD_MUX	0x1c5
							MX53_PAD_PATA_DIOR__UART2_RTS		0x1c5
							MX53_PAD_PATA_INTRQ__UART2_CTS		0x1c5
						>;
					};
767 768 769 770 771
				};

				uart3 {
					pinctrl_uart3_1: uart3grp-1 {
						fsl,pins = <
772 773 774 775
							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
							MX53_PAD_PATA_DA_1__UART3_CTS	  0x1e4
							MX53_PAD_PATA_DA_2__UART3_RTS	  0x1e4
776 777
						>;
					};
778 779 780

					pinctrl_uart3_2: uart3grp-2 {
						fsl,pins = <
781 782
							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
783 784 785
						>;
					};

786
				};
R
Roland Stigge 已提交
787 788 789 790

				uart4 {
					pinctrl_uart4_1: uart4grp-1 {
						fsl,pins = <
791 792
							MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4
							MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4
R
Roland Stigge 已提交
793 794 795 796 797 798 799
						>;
					};
				};

				uart5 {
					pinctrl_uart5_1: uart5grp-1 {
						fsl,pins = <
800 801
							MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4
							MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4
R
Roland Stigge 已提交
802 803 804
						>;
					};
				};
805 806
			};

807 808 809 810 811
			gpr: iomuxc-gpr@53fa8000 {
				compatible = "fsl,imx53-iomuxc-gpr", "syscon";
				reg = <0x53fa8000 0xc>;
			};

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
			ldb: ldb@53fa8008 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-ldb";
				reg = <0x53fa8008 0x4>;
				gpr = <&gpr>;
				clocks = <&clks 122>, <&clks 120>,
					 <&clks 115>, <&clks 116>,
					 <&clks 123>, <&clks 85>;
				clock-names = "di0_pll", "di1_pll",
					      "di0_sel", "di1_sel",
					      "di0", "di1";
				status = "disabled";

				lvds-channel@0 {
					reg = <0>;
					crtcs = <&ipu 0>;
					status = "disabled";
				};

				lvds-channel@1 {
					reg = <1>;
					crtcs = <&ipu 1>;
					status = "disabled";
				};
			};

S
Sascha Hauer 已提交
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
			pwm1: pwm@53fb4000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
				reg = <0x53fb4000 0x4000>;
				clocks = <&clks 37>, <&clks 38>;
				clock-names = "ipg", "per";
				interrupts = <61>;
			};

			pwm2: pwm@53fb8000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
				reg = <0x53fb8000 0x4000>;
				clocks = <&clks 39>, <&clks 40>;
				clock-names = "ipg", "per";
				interrupts = <94>;
			};

857
			uart1: serial@53fbc000 {
858 859 860
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53fbc000 0x4000>;
				interrupts = <31>;
861 862
				clocks = <&clks 28>, <&clks 29>;
				clock-names = "ipg", "per";
863 864 865
				status = "disabled";
			};

866
			uart2: serial@53fc0000 {
867 868 869
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53fc0000 0x4000>;
				interrupts = <32>;
870 871
				clocks = <&clks 30>, <&clks 31>;
				clock-names = "ipg", "per";
872 873 874
				status = "disabled";
			};

875 876 877 878
			can1: can@53fc8000 {
				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
				reg = <0x53fc8000 0x4000>;
				interrupts = <82>;
879 880
				clocks = <&clks 158>, <&clks 157>;
				clock-names = "ipg", "per";
881 882 883 884 885 886 887
				status = "disabled";
			};

			can2: can@53fcc000 {
				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
				reg = <0x53fcc000 0x4000>;
				interrupts = <83>;
M
Marek Vasut 已提交
888
				clocks = <&clks 87>, <&clks 86>;
889
				clock-names = "ipg", "per";
890 891 892
				status = "disabled";
			};

893 894 895 896 897 898
			src: src@53fd0000 {
				compatible = "fsl,imx53-src", "fsl,imx51-src";
				reg = <0x53fd0000 0x4000>;
				#reset-cells = <1>;
			};

899 900 901 902 903 904 905
			clks: ccm@53fd4000{
				compatible = "fsl,imx53-ccm";
				reg = <0x53fd4000 0x4000>;
				interrupts = <0 71 0x04 0 72 0x04>;
				#clock-cells = <1>;
			};

906
			gpio5: gpio@53fdc000 {
907
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
908 909 910 911 912
				reg = <0x53fdc000 0x4000>;
				interrupts = <103 104>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
913
				#interrupt-cells = <2>;
914 915
			};

916
			gpio6: gpio@53fe0000 {
917
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
918 919 920 921 922
				reg = <0x53fe0000 0x4000>;
				interrupts = <105 106>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
923
				#interrupt-cells = <2>;
924 925
			};

926
			gpio7: gpio@53fe4000 {
927
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
928 929 930 931 932
				reg = <0x53fe4000 0x4000>;
				interrupts = <107 108>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
933
				#interrupt-cells = <2>;
934 935
			};

936
			i2c3: i2c@53fec000 {
937 938
				#address-cells = <1>;
				#size-cells = <0>;
939
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
940 941
				reg = <0x53fec000 0x4000>;
				interrupts = <64>;
942
				clocks = <&clks 88>;
943 944 945
				status = "disabled";
			};

946
			uart4: serial@53ff0000 {
947 948 949
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53ff0000 0x4000>;
				interrupts = <13>;
950 951
				clocks = <&clks 65>, <&clks 66>;
				clock-names = "ipg", "per";
952 953 954 955 956 957 958 959 960 961 962
				status = "disabled";
			};
		};

		aips@60000000 {	/* AIPS2 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x60000000 0x10000000>;
			ranges;

S
Sascha Hauer 已提交
963 964 965 966 967 968 969
			iim: iim@63f98000 {
				compatible = "fsl,imx53-iim", "fsl,imx27-iim";
				reg = <0x63f98000 0x4000>;
				interrupts = <69>;
				clocks = <&clks 107>;
			};

970
			uart5: serial@63f90000 {
971 972 973
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x63f90000 0x4000>;
				interrupts = <86>;
974 975
				clocks = <&clks 67>, <&clks 68>;
				clock-names = "ipg", "per";
976 977 978
				status = "disabled";
			};

979 980 981 982 983 984 985
			owire: owire@63fa4000 {
				compatible = "fsl,imx53-owire", "fsl,imx21-owire";
				reg = <0x63fa4000 0x4000>;
				clocks = <&clks 159>;
				status = "disabled";
			};

986
			ecspi2: ecspi@63fac000 {
987 988 989 990 991
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
				reg = <0x63fac000 0x4000>;
				interrupts = <37>;
992 993
				clocks = <&clks 53>, <&clks 54>;
				clock-names = "ipg", "per";
994 995 996
				status = "disabled";
			};

997
			sdma: sdma@63fb0000 {
998 999 1000
				compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
				reg = <0x63fb0000 0x4000>;
				interrupts = <6>;
1001 1002
				clocks = <&clks 56>, <&clks 56>;
				clock-names = "ipg", "ahb";
1003
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
1004 1005
			};

1006
			cspi: cspi@63fc0000 {
1007 1008 1009 1010 1011
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
				reg = <0x63fc0000 0x4000>;
				interrupts = <38>;
1012
				clocks = <&clks 55>, <&clks 55>;
1013
				clock-names = "ipg", "per";
1014 1015 1016
				status = "disabled";
			};

1017
			i2c2: i2c@63fc4000 {
1018 1019
				#address-cells = <1>;
				#size-cells = <0>;
1020
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
1021 1022
				reg = <0x63fc4000 0x4000>;
				interrupts = <63>;
1023
				clocks = <&clks 35>;
1024 1025 1026
				status = "disabled";
			};

1027
			i2c1: i2c@63fc8000 {
1028 1029
				#address-cells = <1>;
				#size-cells = <0>;
1030
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
1031 1032
				reg = <0x63fc8000 0x4000>;
				interrupts = <62>;
1033
				clocks = <&clks 34>;
1034 1035 1036
				status = "disabled";
			};

1037 1038 1039 1040
			ssi1: ssi@63fcc000 {
				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
				reg = <0x63fcc000 0x4000>;
				interrupts = <29>;
1041
				clocks = <&clks 48>;
1042 1043 1044 1045 1046
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

1047
			audmux: audmux@63fd0000 {
1048 1049 1050 1051 1052
				compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
				reg = <0x63fd0000 0x4000>;
				status = "disabled";
			};

1053
			nfc: nand@63fdb000 {
1054 1055 1056
				compatible = "fsl,imx53-nand";
				reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
				interrupts = <8>;
1057
				clocks = <&clks 60>;
1058 1059 1060
				status = "disabled";
			};

1061 1062 1063 1064
			ssi3: ssi@63fe8000 {
				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
				reg = <0x63fe8000 0x4000>;
				interrupts = <96>;
1065
				clocks = <&clks 50>;
1066 1067 1068 1069 1070
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

1071
			fec: ethernet@63fec000 {
1072 1073 1074
				compatible = "fsl,imx53-fec", "fsl,imx25-fec";
				reg = <0x63fec000 0x4000>;
				interrupts = <87>;
1075 1076
				clocks = <&clks 42>, <&clks 42>, <&clks 42>;
				clock-names = "ipg", "ahb", "ptp";
1077 1078
				status = "disabled";
			};
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

			tve: tve@63ff0000 {
				compatible = "fsl,imx53-tve";
				reg = <0x63ff0000 0x1000>;
				interrupts = <92>;
				clocks = <&clks 69>, <&clks 116>;
				clock-names = "tve", "di_sel";
				crtcs = <&ipu 1>;
				status = "disabled";
			};
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

			vpu: vpu@63ff4000 {
				compatible = "fsl,imx53-vpu";
				reg = <0x63ff4000 0x1000>;
				interrupts = <9>;
				clocks = <&clks 63>, <&clks 63>;
				clock-names = "per", "ahb";
				iram = <&ocram>;
				status = "disabled";
			};
1099
		};
1100 1101 1102 1103 1104

		ocram: sram@f8000000 {
			compatible = "mmio-sram";
			reg = <0xf8000000 0x20000>;
		};
1105 1106
	};
};