dma_v2.c 24.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Intel I/OAT DMA Linux driver
 * Copyright(c) 2004 - 2009 Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 */

/*
 * This driver supports an Intel I/OAT DMA engine (versions >= 2), which
 * does asynchronous data movement and checksumming operations.
 */

#include <linux/init.h>
#include <linux/module.h>
30
#include <linux/slab.h>
31 32 33 34 35 36
#include <linux/pci.h>
#include <linux/interrupt.h>
#include <linux/dmaengine.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/workqueue.h>
37
#include <linux/prefetch.h>
38 39 40 41 42 43
#include <linux/i7300_idle.h>
#include "dma.h"
#include "dma_v2.h"
#include "registers.h"
#include "hw.h"

44 45
#include "../dmaengine.h"

46
int ioat_ring_alloc_order = 8;
47 48
module_param(ioat_ring_alloc_order, int, 0644);
MODULE_PARM_DESC(ioat_ring_alloc_order,
D
Dan Williams 已提交
49 50
		 "ioat2+: allocate 2^n descriptors per channel"
		 " (default: 8 max: 16)");
51 52 53
static int ioat_ring_max_alloc_order = IOAT_MAX_ORDER;
module_param(ioat_ring_max_alloc_order, int, 0644);
MODULE_PARM_DESC(ioat_ring_max_alloc_order,
D
Dan Williams 已提交
54
		 "ioat2+: upper limit for ring size (default: 16)");
55

D
Dan Williams 已提交
56
void __ioat2_issue_pending(struct ioat2_dma_chan *ioat)
57
{
D
Dan Williams 已提交
58
	struct ioat_chan_common *chan = &ioat->base;
59

D
Dan Williams 已提交
60
	ioat->dmacount += ioat2_ring_pending(ioat);
61
	ioat->issued = ioat->head;
D
Dan Williams 已提交
62 63
	writew(ioat->dmacount, chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
	dev_dbg(to_dev(chan),
D
Dan Williams 已提交
64 65
		"%s: head: %#x tail: %#x issued: %#x count: %#x\n",
		__func__, ioat->head, ioat->tail, ioat->issued, ioat->dmacount);
66 67
}

D
Dan Williams 已提交
68
void ioat2_issue_pending(struct dma_chan *c)
69
{
D
Dan Williams 已提交
70
	struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
71

D
Dan Williams 已提交
72
	if (ioat2_ring_pending(ioat)) {
73
		spin_lock_bh(&ioat->prep_lock);
74
		__ioat2_issue_pending(ioat);
75
		spin_unlock_bh(&ioat->prep_lock);
D
Dan Williams 已提交
76
	}
77 78 79 80 81 82
}

/**
 * ioat2_update_pending - log pending descriptors
 * @ioat: ioat2+ channel
 *
D
Dan Williams 已提交
83
 * Check if the number of unsubmitted descriptors has exceeded the
84
 * watermark.  Called with prep_lock held
85 86 87
 */
static void ioat2_update_pending(struct ioat2_dma_chan *ioat)
{
D
Dan Williams 已提交
88
	if (ioat2_ring_pending(ioat) > ioat_pending_level)
89 90 91 92 93 94 95 96 97 98 99 100 101 102
		__ioat2_issue_pending(ioat);
}

static void __ioat2_start_null_desc(struct ioat2_dma_chan *ioat)
{
	struct ioat_ring_ent *desc;
	struct ioat_dma_descriptor *hw;

	if (ioat2_ring_space(ioat) < 1) {
		dev_err(to_dev(&ioat->base),
			"Unable to start null desc - ring full\n");
		return;
	}

D
Dan Williams 已提交
103 104
	dev_dbg(to_dev(&ioat->base), "%s: head: %#x tail: %#x issued: %#x\n",
		__func__, ioat->head, ioat->tail, ioat->issued);
105
	desc = ioat2_get_ring_ent(ioat, ioat->head);
106 107 108 109 110 111 112 113 114 115 116

	hw = desc->hw;
	hw->ctl = 0;
	hw->ctl_f.null = 1;
	hw->ctl_f.int_en = 1;
	hw->ctl_f.compl_write = 1;
	/* set size to non-zero value (channel returns error when size is 0) */
	hw->size = NULL_DESC_BUFFER_SIZE;
	hw->src_addr = 0;
	hw->dst_addr = 0;
	async_tx_ack(&desc->txd);
117
	ioat2_set_chainaddr(ioat, desc->txd.phys);
D
Dan Williams 已提交
118
	dump_desc_dbg(ioat, desc);
119 120
	wmb();
	ioat->head += 1;
121 122 123 124 125
	__ioat2_issue_pending(ioat);
}

static void ioat2_start_null_desc(struct ioat2_dma_chan *ioat)
{
126
	spin_lock_bh(&ioat->prep_lock);
127
	__ioat2_start_null_desc(ioat);
128
	spin_unlock_bh(&ioat->prep_lock);
129 130
}

131
static void __cleanup(struct ioat2_dma_chan *ioat, dma_addr_t phys_complete)
132 133
{
	struct ioat_chan_common *chan = &ioat->base;
134
	struct dma_async_tx_descriptor *tx;
135 136 137
	struct ioat_ring_ent *desc;
	bool seen_current = false;
	u16 active;
138
	int idx = ioat->tail, i;
139

D
Dan Williams 已提交
140 141 142
	dev_dbg(to_dev(chan), "%s: head: %#x tail: %#x issued: %#x\n",
		__func__, ioat->head, ioat->tail, ioat->issued);

143 144
	active = ioat2_ring_active(ioat);
	for (i = 0; i < active && !seen_current; i++) {
145 146 147
		smp_read_barrier_depends();
		prefetch(ioat2_get_ring_ent(ioat, idx + i + 1));
		desc = ioat2_get_ring_ent(ioat, idx + i);
148
		tx = &desc->txd;
D
Dan Williams 已提交
149
		dump_desc_dbg(ioat, desc);
150 151
		if (tx->cookie) {
			ioat_dma_unmap(chan, tx->flags, desc->len, desc->hw);
152
			dma_cookie_complete(tx);
153 154 155 156 157 158 159 160 161
			if (tx->callback) {
				tx->callback(tx->callback_param);
				tx->callback = NULL;
			}
		}

		if (tx->phys == phys_complete)
			seen_current = true;
	}
162 163
	smp_mb(); /* finish all descriptor reads before incrementing tail */
	ioat->tail = idx + i;
164
	BUG_ON(active && !seen_current); /* no active descs have written a completion? */
165 166

	chan->last_completion = phys_complete;
167
	if (active - i == 0) {
168 169 170
		dev_dbg(to_dev(chan), "%s: cancel completion timeout\n",
			__func__);
		clear_bit(IOAT_COMPLETION_PENDING, &chan->state);
171
		mod_timer(&chan->timer, jiffies + IDLE_TIMEOUT);
172 173 174 175 176 177 178 179 180 181
	}
}

/**
 * ioat2_cleanup - clean finished descriptors (advance tail pointer)
 * @chan: ioat channel to be cleaned up
 */
static void ioat2_cleanup(struct ioat2_dma_chan *ioat)
{
	struct ioat_chan_common *chan = &ioat->base;
182
	dma_addr_t phys_complete;
183

184 185 186
	spin_lock_bh(&chan->cleanup_lock);
	if (ioat_cleanup_preamble(chan, &phys_complete))
		__cleanup(ioat, phys_complete);
187 188 189
	spin_unlock_bh(&chan->cleanup_lock);
}

190
void ioat2_cleanup_event(unsigned long data)
191
{
192
	struct ioat2_dma_chan *ioat = to_ioat2_chan((void *) data);
193 194

	ioat2_cleanup(ioat);
195
	writew(IOAT_CHANCTRL_RUN, ioat->base.reg_base + IOAT_CHANCTRL_OFFSET);
196 197
}

198
void __ioat2_restart_chan(struct ioat2_dma_chan *ioat)
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
{
	struct ioat_chan_common *chan = &ioat->base;

	/* set the tail to be re-issued */
	ioat->issued = ioat->tail;
	ioat->dmacount = 0;
	set_bit(IOAT_COMPLETION_PENDING, &chan->state);
	mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);

	dev_dbg(to_dev(chan),
		"%s: head: %#x tail: %#x issued: %#x count: %#x\n",
		__func__, ioat->head, ioat->tail, ioat->issued, ioat->dmacount);

	if (ioat2_ring_pending(ioat)) {
		struct ioat_ring_ent *desc;

		desc = ioat2_get_ring_ent(ioat, ioat->tail);
		ioat2_set_chainaddr(ioat, desc->txd.phys);
		__ioat2_issue_pending(ioat);
	} else
		__ioat2_start_null_desc(ioat);
}

222
int ioat2_quiesce(struct ioat_chan_common *chan, unsigned long tmo)
223
{
224 225
	unsigned long end = jiffies + tmo;
	int err = 0;
226 227 228 229 230 231
	u32 status;

	status = ioat_chansts(chan);
	if (is_ioat_active(status) || is_ioat_idle(status))
		ioat_suspend(chan);
	while (is_ioat_active(status) || is_ioat_idle(status)) {
232
		if (tmo && time_after(jiffies, end)) {
233 234 235
			err = -ETIMEDOUT;
			break;
		}
236 237 238 239
		status = ioat_chansts(chan);
		cpu_relax();
	}

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
	return err;
}

int ioat2_reset_sync(struct ioat_chan_common *chan, unsigned long tmo)
{
	unsigned long end = jiffies + tmo;
	int err = 0;

	ioat_reset(chan);
	while (ioat_reset_pending(chan)) {
		if (end && time_after(jiffies, end)) {
			err = -ETIMEDOUT;
			break;
		}
		cpu_relax();
	}

	return err;
}

static void ioat2_restart_channel(struct ioat2_dma_chan *ioat)
{
	struct ioat_chan_common *chan = &ioat->base;
263
	dma_addr_t phys_complete;
264 265

	ioat2_quiesce(chan, 0);
266 267 268
	if (ioat_cleanup_preamble(chan, &phys_complete))
		__cleanup(ioat, phys_complete);

269
	__ioat2_restart_chan(ioat);
270 271
}

D
Dan Williams 已提交
272
void ioat2_timer_event(unsigned long data)
273
{
274
	struct ioat2_dma_chan *ioat = to_ioat2_chan((void *) data);
275 276 277
	struct ioat_chan_common *chan = &ioat->base;

	if (test_bit(IOAT_COMPLETION_PENDING, &chan->state)) {
278
		dma_addr_t phys_complete;
279 280 281 282 283 284 285 286 287 288 289
		u64 status;

		status = ioat_chansts(chan);

		/* when halted due to errors check for channel
		 * programming errors before advancing the completion state
		 */
		if (is_ioat_halted(status)) {
			u32 chanerr;

			chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
290 291
			dev_err(to_dev(chan), "%s: Channel halted (%x)\n",
				__func__, chanerr);
292 293 294 295
			if (test_bit(IOAT_RUN, &chan->state))
				BUG_ON(is_ioat_bug(chanerr));
			else /* we never got off the ground */
				return;
296 297 298 299 300 301
		}

		/* if we haven't made progress and we have already
		 * acknowledged a pending completion once, then be more
		 * forceful with a restart
		 */
302 303
		spin_lock_bh(&chan->cleanup_lock);
		if (ioat_cleanup_preamble(chan, &phys_complete)) {
304
			__cleanup(ioat, phys_complete);
305 306
		} else if (test_bit(IOAT_COMPLETION_ACK, &chan->state)) {
			spin_lock_bh(&ioat->prep_lock);
307
			ioat2_restart_channel(ioat);
308 309
			spin_unlock_bh(&ioat->prep_lock);
		} else {
310 311 312
			set_bit(IOAT_COMPLETION_ACK, &chan->state);
			mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
		}
313
		spin_unlock_bh(&chan->cleanup_lock);
314 315 316 317 318 319
	} else {
		u16 active;

		/* if the ring is idle, empty, and oversized try to step
		 * down the size
		 */
320 321
		spin_lock_bh(&chan->cleanup_lock);
		spin_lock_bh(&ioat->prep_lock);
322 323 324
		active = ioat2_ring_active(ioat);
		if (active == 0 && ioat->alloc_order > ioat_get_alloc_order())
			reshape_ring(ioat, ioat->alloc_order-1);
325 326
		spin_unlock_bh(&ioat->prep_lock);
		spin_unlock_bh(&chan->cleanup_lock);
327 328 329 330 331 332

		/* keep shrinking until we get back to our minimum
		 * default size
		 */
		if (ioat->alloc_order > ioat_get_alloc_order())
			mod_timer(&chan->timer, jiffies + IDLE_TIMEOUT);
333 334 335
	}
}

336 337 338 339 340 341 342 343 344 345 346 347 348
static int ioat2_reset_hw(struct ioat_chan_common *chan)
{
	/* throw away whatever the channel was doing and get it initialized */
	u32 chanerr;

	ioat2_quiesce(chan, msecs_to_jiffies(100));

	chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
	writel(chanerr, chan->reg_base + IOAT_CHANERR_OFFSET);

	return ioat2_reset_sync(chan, msecs_to_jiffies(200));
}

349 350 351 352
/**
 * ioat2_enumerate_channels - find and initialize the device's channels
 * @device: the device to be enumerated
 */
353
int ioat2_enumerate_channels(struct ioatdma_device *device)
354 355 356 357 358 359 360 361 362
{
	struct ioat2_dma_chan *ioat;
	struct device *dev = &device->pdev->dev;
	struct dma_device *dma = &device->common;
	u8 xfercap_log;
	int i;

	INIT_LIST_HEAD(&dma->channels);
	dma->chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
363 364 365 366 367 368
	dma->chancnt &= 0x1f; /* bits [4:0] valid */
	if (dma->chancnt > ARRAY_SIZE(device->idx)) {
		dev_warn(dev, "(%d) exceeds max supported channels (%zu)\n",
			 dma->chancnt, ARRAY_SIZE(device->idx));
		dma->chancnt = ARRAY_SIZE(device->idx);
	}
369
	xfercap_log = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
370
	xfercap_log &= 0x1f; /* bits [4:0] valid */
371 372
	if (xfercap_log == 0)
		return 0;
D
Dan Williams 已提交
373
	dev_dbg(dev, "%s: xfercap = %d\n", __func__, 1 << xfercap_log);
374 375 376 377 378 379 380 381 382 383 384

	/* FIXME which i/oat version is i7300? */
#ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
	if (i7300_idle_platform_probe(NULL, NULL, 1) == 0)
		dma->chancnt--;
#endif
	for (i = 0; i < dma->chancnt; i++) {
		ioat = devm_kzalloc(dev, sizeof(*ioat), GFP_KERNEL);
		if (!ioat)
			break;

385
		ioat_init_channel(device, &ioat->base, i);
386
		ioat->xfercap_log = xfercap_log;
387
		spin_lock_init(&ioat->prep_lock);
388 389 390 391
		if (device->reset_hw(&ioat->base)) {
			i = 0;
			break;
		}
392 393 394 395 396 397 398 399 400
	}
	dma->chancnt = i;
	return i;
}

static dma_cookie_t ioat2_tx_submit_unlock(struct dma_async_tx_descriptor *tx)
{
	struct dma_chan *c = tx->chan;
	struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
401
	struct ioat_chan_common *chan = &ioat->base;
402
	dma_cookie_t cookie;
403

404
	cookie = dma_cookie_assign(tx);
D
Dan Williams 已提交
405 406
	dev_dbg(to_dev(&ioat->base), "%s: cookie: %d\n", __func__, cookie);

407 408
	if (!test_and_set_bit(IOAT_COMPLETION_PENDING, &chan->state))
		mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
409 410 411 412 413 414 415 416 417

	/* make descriptor updates visible before advancing ioat->head,
	 * this is purposefully not smp_wmb() since we are also
	 * publishing the descriptor updates to a dma device
	 */
	wmb();

	ioat->head += ioat->produce;

418
	ioat2_update_pending(ioat);
419
	spin_unlock_bh(&ioat->prep_lock);
420 421 422 423

	return cookie;
}

424
static struct ioat_ring_ent *ioat2_alloc_ring_ent(struct dma_chan *chan, gfp_t flags)
425 426 427 428 429 430 431
{
	struct ioat_dma_descriptor *hw;
	struct ioat_ring_ent *desc;
	struct ioatdma_device *dma;
	dma_addr_t phys;

	dma = to_ioatdma_device(chan->device);
432
	hw = pci_pool_alloc(dma->dma_pool, flags, &phys);
433 434 435 436
	if (!hw)
		return NULL;
	memset(hw, 0, sizeof(*hw));

437
	desc = kmem_cache_alloc(ioat2_cache, flags);
438 439 440 441
	if (!desc) {
		pci_pool_free(dma->dma_pool, hw, phys);
		return NULL;
	}
442
	memset(desc, 0, sizeof(*desc));
443 444 445 446 447 448 449 450 451 452 453 454 455 456

	dma_async_tx_descriptor_init(&desc->txd, chan);
	desc->txd.tx_submit = ioat2_tx_submit_unlock;
	desc->hw = hw;
	desc->txd.phys = phys;
	return desc;
}

static void ioat2_free_ring_ent(struct ioat_ring_ent *desc, struct dma_chan *chan)
{
	struct ioatdma_device *dma;

	dma = to_ioatdma_device(chan->device);
	pci_pool_free(dma->dma_pool, desc->hw, desc->txd.phys);
457
	kmem_cache_free(ioat2_cache, desc);
458 459
}

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
static struct ioat_ring_ent **ioat2_alloc_ring(struct dma_chan *c, int order, gfp_t flags)
{
	struct ioat_ring_ent **ring;
	int descs = 1 << order;
	int i;

	if (order > ioat_get_max_alloc_order())
		return NULL;

	/* allocate the array to hold the software ring */
	ring = kcalloc(descs, sizeof(*ring), flags);
	if (!ring)
		return NULL;
	for (i = 0; i < descs; i++) {
		ring[i] = ioat2_alloc_ring_ent(c, flags);
		if (!ring[i]) {
			while (i--)
				ioat2_free_ring_ent(ring[i], c);
			kfree(ring);
			return NULL;
		}
		set_desc_id(ring[i], i);
	}

	/* link descs */
	for (i = 0; i < descs-1; i++) {
		struct ioat_ring_ent *next = ring[i+1];
		struct ioat_dma_descriptor *hw = ring[i]->hw;

		hw->next = next->txd.phys;
	}
	ring[i]->hw->next = ring[0]->txd.phys;

	return ring;
}

496 497
void ioat2_free_chan_resources(struct dma_chan *c);

498 499 500
/* ioat2_alloc_chan_resources - allocate/initialize ioat2 descriptor ring
 * @chan: channel to be initialized
 */
501
int ioat2_alloc_chan_resources(struct dma_chan *c)
502 503 504 505
{
	struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
	struct ioat_chan_common *chan = &ioat->base;
	struct ioat_ring_ent **ring;
506
	u64 status;
507
	int order;
508
	int i = 0;
509 510 511 512 513 514

	/* have we already been set up? */
	if (ioat->ring)
		return 1 << ioat->alloc_order;

	/* Setup register to interrupt and write completion status on error */
515
	writew(IOAT_CHANCTRL_RUN, chan->reg_base + IOAT_CHANCTRL_OFFSET);
516 517 518

	/* allocate a completion writeback area */
	/* doing 2 32bit writes to mmio since 1 64b write doesn't work */
519 520 521
	chan->completion = pci_pool_alloc(chan->device->completion_pool,
					  GFP_KERNEL, &chan->completion_dma);
	if (!chan->completion)
522 523
		return -ENOMEM;

524 525
	memset(chan->completion, 0, sizeof(*chan->completion));
	writel(((u64) chan->completion_dma) & 0x00000000FFFFFFFF,
526
	       chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
527
	writel(((u64) chan->completion_dma) >> 32,
528 529
	       chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);

530 531
	order = ioat_get_alloc_order();
	ring = ioat2_alloc_ring(c, order, GFP_KERNEL);
532 533 534
	if (!ring)
		return -ENOMEM;

535 536
	spin_lock_bh(&chan->cleanup_lock);
	spin_lock_bh(&ioat->prep_lock);
537 538 539 540
	ioat->ring = ring;
	ioat->head = 0;
	ioat->issued = 0;
	ioat->tail = 0;
541
	ioat->alloc_order = order;
542 543
	spin_unlock_bh(&ioat->prep_lock);
	spin_unlock_bh(&chan->cleanup_lock);
544 545 546 547

	tasklet_enable(&chan->cleanup_task);
	ioat2_start_null_desc(ioat);

548
	/* check that we got off the ground */
549 550 551 552 553
	do {
		udelay(1);
		status = ioat_chansts(chan);
	} while (i++ < 20 && !is_ioat_active(status) && !is_ioat_idle(status));

554 555 556 557 558 559 560 561 562 563 564
	if (is_ioat_active(status) || is_ioat_idle(status)) {
		set_bit(IOAT_RUN, &chan->state);
		return 1 << ioat->alloc_order;
	} else {
		u32 chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);

		dev_WARN(to_dev(chan),
			"failed to start channel chanerr: %#x\n", chanerr);
		ioat2_free_chan_resources(c);
		return -EFAULT;
	}
565 566
}

567
bool reshape_ring(struct ioat2_dma_chan *ioat, int order)
568 569 570 571 572 573 574
{
	/* reshape differs from normal ring allocation in that we want
	 * to allocate a new software ring while only
	 * extending/truncating the hardware ring
	 */
	struct ioat_chan_common *chan = &ioat->base;
	struct dma_chan *c = &chan->common;
575
	const u32 curr_size = ioat2_ring_size(ioat);
576
	const u16 active = ioat2_ring_active(ioat);
577
	const u32 new_size = 1 << order;
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
	struct ioat_ring_ent **ring;
	u16 i;

	if (order > ioat_get_max_alloc_order())
		return false;

	/* double check that we have at least 1 free descriptor */
	if (active == curr_size)
		return false;

	/* when shrinking, verify that we can hold the current active
	 * set in the new ring
	 */
	if (active >= new_size)
		return false;

	/* allocate the array to hold the software ring */
	ring = kcalloc(new_size, sizeof(*ring), GFP_NOWAIT);
	if (!ring)
		return false;

	/* allocate/trim descriptors as needed */
	if (new_size > curr_size) {
		/* copy current descriptors to the new ring */
		for (i = 0; i < curr_size; i++) {
			u16 curr_idx = (ioat->tail+i) & (curr_size-1);
			u16 new_idx = (ioat->tail+i) & (new_size-1);

			ring[new_idx] = ioat->ring[curr_idx];
			set_desc_id(ring[new_idx], new_idx);
		}

		/* add new descriptors to the ring */
		for (i = curr_size; i < new_size; i++) {
			u16 new_idx = (ioat->tail+i) & (new_size-1);

			ring[new_idx] = ioat2_alloc_ring_ent(c, GFP_NOWAIT);
			if (!ring[new_idx]) {
				while (i--) {
					u16 new_idx = (ioat->tail+i) & (new_size-1);

					ioat2_free_ring_ent(ring[new_idx], c);
				}
				kfree(ring);
				return false;
			}
			set_desc_id(ring[new_idx], new_idx);
		}

		/* hw link new descriptors */
		for (i = curr_size-1; i < new_size; i++) {
			u16 new_idx = (ioat->tail+i) & (new_size-1);
			struct ioat_ring_ent *next = ring[(new_idx+1) & (new_size-1)];
			struct ioat_dma_descriptor *hw = ring[new_idx]->hw;

			hw->next = next->txd.phys;
		}
	} else {
		struct ioat_dma_descriptor *hw;
		struct ioat_ring_ent *next;

		/* copy current descriptors to the new ring, dropping the
		 * removed descriptors
		 */
		for (i = 0; i < new_size; i++) {
			u16 curr_idx = (ioat->tail+i) & (curr_size-1);
			u16 new_idx = (ioat->tail+i) & (new_size-1);

			ring[new_idx] = ioat->ring[curr_idx];
			set_desc_id(ring[new_idx], new_idx);
		}

		/* free deleted descriptors */
		for (i = new_size; i < curr_size; i++) {
			struct ioat_ring_ent *ent;

			ent = ioat2_get_ring_ent(ioat, ioat->tail+i);
			ioat2_free_ring_ent(ent, c);
		}

		/* fix up hardware ring */
		hw = ring[(ioat->tail+new_size-1) & (new_size-1)]->hw;
		next = ring[(ioat->tail+new_size) & (new_size-1)];
		hw->next = next->txd.phys;
	}

	dev_dbg(to_dev(chan), "%s: allocated %d descriptors\n",
		__func__, new_size);

	kfree(ioat->ring);
	ioat->ring = ring;
	ioat->alloc_order = order;

	return true;
672 673 674
}

/**
675
 * ioat2_check_space_lock - verify space and grab ring producer lock
676 677 678
 * @ioat: ioat2,3 channel (ring) to operate on
 * @num_descs: allocation length
 */
679
int ioat2_check_space_lock(struct ioat2_dma_chan *ioat, int num_descs)
680 681
{
	struct ioat_chan_common *chan = &ioat->base;
682
	bool retry;
683

684 685
 retry:
	spin_lock_bh(&ioat->prep_lock);
686 687 688 689
	/* never allow the last descriptor to be consumed, we need at
	 * least one free at all times to allow for on-the-fly ring
	 * resizing.
	 */
690 691 692 693 694
	if (likely(ioat2_ring_space(ioat) > num_descs)) {
		dev_dbg(to_dev(chan), "%s: num_descs: %d (%x:%x:%x)\n",
			__func__, num_descs, ioat->head, ioat->tail, ioat->issued);
		ioat->produce = num_descs;
		return 0;  /* with ioat->prep_lock held */
695
	}
696 697
	retry = test_and_set_bit(IOAT_RESHAPE_PENDING, &chan->state);
	spin_unlock_bh(&ioat->prep_lock);
698

699 700 701
	/* is another cpu already trying to expand the ring? */
	if (retry)
		goto retry;
702

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
	spin_lock_bh(&chan->cleanup_lock);
	spin_lock_bh(&ioat->prep_lock);
	retry = reshape_ring(ioat, ioat->alloc_order + 1);
	clear_bit(IOAT_RESHAPE_PENDING, &chan->state);
	spin_unlock_bh(&ioat->prep_lock);
	spin_unlock_bh(&chan->cleanup_lock);

	/* if we were able to expand the ring retry the allocation */
	if (retry)
		goto retry;

	if (printk_ratelimit())
		dev_dbg(to_dev(chan), "%s: ring full! num_descs: %d (%x:%x:%x)\n",
			__func__, num_descs, ioat->head, ioat->tail, ioat->issued);

	/* progress reclaim in the allocation failure case we may be
	 * called under bh_disabled so we need to trigger the timer
	 * event directly
	 */
	if (jiffies > chan->timer.expires && timer_pending(&chan->timer)) {
		struct ioatdma_device *device = chan->device;

		mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
		device->timer_fn((unsigned long) &chan->common);
	}

	return -ENOMEM;
730 731
}

732
struct dma_async_tx_descriptor *
733 734 735 736 737 738 739 740 741
ioat2_dma_prep_memcpy_lock(struct dma_chan *c, dma_addr_t dma_dest,
			   dma_addr_t dma_src, size_t len, unsigned long flags)
{
	struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
	struct ioat_dma_descriptor *hw;
	struct ioat_ring_ent *desc;
	dma_addr_t dst = dma_dest;
	dma_addr_t src = dma_src;
	size_t total_len = len;
742
	int num_descs, idx, i;
743 744

	num_descs = ioat2_xferlen_to_descs(ioat, len);
745 746
	if (likely(num_descs) && ioat2_check_space_lock(ioat, num_descs) == 0)
		idx = ioat->head;
747 748
	else
		return NULL;
749 750
	i = 0;
	do {
751 752 753 754 755 756 757 758 759 760 761 762 763
		size_t copy = min_t(size_t, len, 1 << ioat->xfercap_log);

		desc = ioat2_get_ring_ent(ioat, idx + i);
		hw = desc->hw;

		hw->size = copy;
		hw->ctl = 0;
		hw->src_addr = src;
		hw->dst_addr = dst;

		len -= copy;
		dst += copy;
		src += copy;
D
Dan Williams 已提交
764
		dump_desc_dbg(ioat, desc);
765
	} while (++i < num_descs);
766 767 768 769

	desc->txd.flags = flags;
	desc->len = total_len;
	hw->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
D
Dan Williams 已提交
770
	hw->ctl_f.fence = !!(flags & DMA_PREP_FENCE);
771
	hw->ctl_f.compl_write = 1;
D
Dan Williams 已提交
772
	dump_desc_dbg(ioat, desc);
773 774 775 776 777 778 779 780 781
	/* we leave the channel locked to ensure in order submission */

	return &desc->txd;
}

/**
 * ioat2_free_chan_resources - release all the descriptors
 * @chan: the channel to be cleaned
 */
782
void ioat2_free_chan_resources(struct dma_chan *c)
783 784 785
{
	struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
	struct ioat_chan_common *chan = &ioat->base;
786
	struct ioatdma_device *device = chan->device;
787 788 789 790 791 792 793 794 795 796 797 798
	struct ioat_ring_ent *desc;
	const u16 total_descs = 1 << ioat->alloc_order;
	int descs;
	int i;

	/* Before freeing channel resources first check
	 * if they have been previously allocated for this channel.
	 */
	if (!ioat->ring)
		return;

	tasklet_disable(&chan->cleanup_task);
799
	del_timer_sync(&chan->timer);
800
	device->cleanup_fn((unsigned long) c);
801
	device->reset_hw(chan);
802
	clear_bit(IOAT_RUN, &chan->state);
803

804 805
	spin_lock_bh(&chan->cleanup_lock);
	spin_lock_bh(&ioat->prep_lock);
806
	descs = ioat2_ring_space(ioat);
D
Dan Williams 已提交
807
	dev_dbg(to_dev(chan), "freeing %d idle descriptors\n", descs);
808 809 810 811 812 813 814 815 816 817 818
	for (i = 0; i < descs; i++) {
		desc = ioat2_get_ring_ent(ioat, ioat->head + i);
		ioat2_free_ring_ent(desc, c);
	}

	if (descs < total_descs)
		dev_err(to_dev(chan), "Freeing %d in use descriptors!\n",
			total_descs - descs);

	for (i = 0; i < total_descs - descs; i++) {
		desc = ioat2_get_ring_ent(ioat, ioat->tail + i);
D
Dan Williams 已提交
819
		dump_desc_dbg(ioat, desc);
820 821 822 823 824 825
		ioat2_free_ring_ent(desc, c);
	}

	kfree(ioat->ring);
	ioat->ring = NULL;
	ioat->alloc_order = 0;
826
	pci_pool_free(device->completion_pool, chan->completion,
827
		      chan->completion_dma);
828 829
	spin_unlock_bh(&ioat->prep_lock);
	spin_unlock_bh(&chan->cleanup_lock);
830 831

	chan->last_completion = 0;
832
	chan->completion_dma = 0;
833 834 835
	ioat->dmacount = 0;
}

D
Dan Williams 已提交
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
static ssize_t ring_size_show(struct dma_chan *c, char *page)
{
	struct ioat2_dma_chan *ioat = to_ioat2_chan(c);

	return sprintf(page, "%d\n", (1 << ioat->alloc_order) & ~1);
}
static struct ioat_sysfs_entry ring_size_attr = __ATTR_RO(ring_size);

static ssize_t ring_active_show(struct dma_chan *c, char *page)
{
	struct ioat2_dma_chan *ioat = to_ioat2_chan(c);

	/* ...taken outside the lock, no need to be precise */
	return sprintf(page, "%d\n", ioat2_ring_active(ioat));
}
static struct ioat_sysfs_entry ring_active_attr = __ATTR_RO(ring_active);

static struct attribute *ioat2_attrs[] = {
	&ring_size_attr.attr,
	&ring_active_attr.attr,
	&ioat_cap_attr.attr,
	&ioat_version_attr.attr,
	NULL,
};

struct kobj_type ioat2_ktype = {
	.sysfs_ops = &ioat_sysfs_ops,
	.default_attrs = ioat2_attrs,
};

866
int __devinit ioat2_dma_probe(struct ioatdma_device *device, int dca)
867 868 869 870 871 872 873 874
{
	struct pci_dev *pdev = device->pdev;
	struct dma_device *dma;
	struct dma_chan *c;
	struct ioat_chan_common *chan;
	int err;

	device->enumerate_channels = ioat2_enumerate_channels;
875
	device->reset_hw = ioat2_reset_hw;
876
	device->cleanup_fn = ioat2_cleanup_event;
877
	device->timer_fn = ioat2_timer_event;
D
Dan Williams 已提交
878
	device->self_test = ioat_dma_self_test;
879 880 881 882 883
	dma = &device->common;
	dma->device_prep_dma_memcpy = ioat2_dma_prep_memcpy_lock;
	dma->device_issue_pending = ioat2_issue_pending;
	dma->device_alloc_chan_resources = ioat2_alloc_chan_resources;
	dma->device_free_chan_resources = ioat2_free_chan_resources;
D
Dan Williams 已提交
884
	dma->device_tx_status = ioat_dma_tx_status;
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899

	err = ioat_probe(device);
	if (err)
		return err;
	ioat_set_tcp_copy_break(2048);

	list_for_each_entry(c, &dma->channels, device_node) {
		chan = to_chan_common(c);
		writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE | IOAT_DMA_DCA_ANY_CPU,
		       chan->reg_base + IOAT_DCACTRL_OFFSET);
	}

	err = ioat_register(device);
	if (err)
		return err;
D
Dan Williams 已提交
900 901 902

	ioat_kobject_add(device, &ioat2_ktype);

903 904 905 906 907
	if (dca)
		device->dca = ioat2_dca_init(pdev, device->reg_base);

	return err;
}