processor.h 9.1 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
C
Catalin Marinas 已提交
2 3 4 5 6 7 8 9 10
/*
 * Based on arch/arm/include/asm/processor.h
 *
 * Copyright (C) 1995-1999 Russell King
 * Copyright (C) 2012 ARM Ltd.
 */
#ifndef __ASM_PROCESSOR_H
#define __ASM_PROCESSOR_H

11
#define KERNEL_DS		UL(-1)
12
#define USER_DS			((UL(1) << VA_BITS) - 1)
13

14 15 16 17 18 19 20 21
/*
 * On arm64 systems, unaligned accesses by the CPU are cheap, and so there is
 * no point in shifting all network buffers by 2 bytes just to make some IP
 * header fields appear aligned in memory, potentially sacrificing some DMA
 * performance on some platforms.
 */
#define NET_IP_ALIGN	0

22
#ifndef __ASSEMBLY__
C
Catalin Marinas 已提交
23

24
#include <linux/build_bug.h>
25 26
#include <linux/cache.h>
#include <linux/init.h>
27
#include <linux/stddef.h>
C
Catalin Marinas 已提交
28
#include <linux/string.h>
29
#include <linux/thread_info.h>
C
Catalin Marinas 已提交
30

31
#include <asm/alternative.h>
32
#include <asm/cpufeature.h>
C
Catalin Marinas 已提交
33
#include <asm/hw_breakpoint.h>
34
#include <asm/kasan.h>
35
#include <asm/lse.h>
36
#include <asm/pgtable-hwdef.h>
37
#include <asm/pointer_auth.h>
C
Catalin Marinas 已提交
38 39 40
#include <asm/ptrace.h>
#include <asm/types.h>

41 42 43 44
/*
 * TASK_SIZE - the maximum size of a user space task.
 * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area.
 */
45

S
Steve Capper 已提交
46
#define DEFAULT_MAP_WINDOW_64	(UL(1) << VA_BITS_MIN)
S
Steve Capper 已提交
47
#define TASK_SIZE_64		(UL(1) << vabits_actual)
48

49
#ifdef CONFIG_COMPAT
50
#if defined(CONFIG_ARM64_64K_PAGES) && defined(CONFIG_KUSER_HELPERS)
51 52 53 54
/*
 * With CONFIG_ARM64_64K_PAGES enabled, the last page is occupied
 * by the compat vectors page.
 */
55
#define TASK_SIZE_32		UL(0x100000000)
56 57 58
#else
#define TASK_SIZE_32		(UL(0x100000000) - PAGE_SIZE)
#endif /* CONFIG_ARM64_64K_PAGES */
59 60 61 62
#define TASK_SIZE		(test_thread_flag(TIF_32BIT) ? \
				TASK_SIZE_32 : TASK_SIZE_64)
#define TASK_SIZE_OF(tsk)	(test_tsk_thread_flag(tsk, TIF_32BIT) ? \
				TASK_SIZE_32 : TASK_SIZE_64)
63 64
#define DEFAULT_MAP_WINDOW	(test_thread_flag(TIF_32BIT) ? \
				TASK_SIZE_32 : DEFAULT_MAP_WINDOW_64)
65 66
#else
#define TASK_SIZE		TASK_SIZE_64
67
#define DEFAULT_MAP_WINDOW	DEFAULT_MAP_WINDOW_64
68 69
#endif /* CONFIG_COMPAT */

70 71 72 73
#ifdef CONFIG_ARM64_FORCE_52BIT
#define STACK_TOP_MAX		TASK_SIZE_64
#define TASK_UNMAPPED_BASE	(PAGE_ALIGN(TASK_SIZE / 4))
#else
74
#define STACK_TOP_MAX		DEFAULT_MAP_WINDOW_64
75 76
#define TASK_UNMAPPED_BASE	(PAGE_ALIGN(DEFAULT_MAP_WINDOW / 4))
#endif /* CONFIG_ARM64_FORCE_52BIT */
77

C
Catalin Marinas 已提交
78 79 80 81 82 83 84
#ifdef CONFIG_COMPAT
#define AARCH32_VECTORS_BASE	0xffff0000
#define STACK_TOP		(test_thread_flag(TIF_32BIT) ? \
				AARCH32_VECTORS_BASE : STACK_TOP_MAX)
#else
#define STACK_TOP		STACK_TOP_MAX
#endif /* CONFIG_COMPAT */
85

86
#ifndef CONFIG_ARM64_FORCE_52BIT
87 88 89 90 91 92
#define arch_get_mmap_end(addr) ((addr > DEFAULT_MAP_WINDOW) ? TASK_SIZE :\
				DEFAULT_MAP_WINDOW)

#define arch_get_mmap_base(addr, base) ((addr > DEFAULT_MAP_WINDOW) ? \
					base + TASK_SIZE - DEFAULT_MAP_WINDOW :\
					base)
93
#endif /* CONFIG_ARM64_FORCE_52BIT */
94

95 96
extern phys_addr_t arm64_dma_phys_limit;
#define ARCH_LOW_ADDRESS_LIMIT	(arm64_dma_phys_limit - 1)
C
Catalin Marinas 已提交
97 98

struct debug_info {
99
#ifdef CONFIG_HAVE_HW_BREAKPOINT
C
Catalin Marinas 已提交
100 101 102 103 104 105 106 107
	/* Have we suspended stepping by a debugger? */
	int			suspended_step;
	/* Allow breakpoints and watchpoints to be disabled for this thread. */
	int			bps_disabled;
	int			wps_disabled;
	/* Hardware breakpoints pinned to this task. */
	struct perf_event	*hbp_break[ARM_MAX_BRP];
	struct perf_event	*hbp_watch[ARM_MAX_WRP];
108
#endif
C
Catalin Marinas 已提交
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
};

struct cpu_context {
	unsigned long x19;
	unsigned long x20;
	unsigned long x21;
	unsigned long x22;
	unsigned long x23;
	unsigned long x24;
	unsigned long x25;
	unsigned long x26;
	unsigned long x27;
	unsigned long x28;
	unsigned long fp;
	unsigned long sp;
	unsigned long pc;
};

struct thread_struct {
	struct cpu_context	cpu_context;	/* cpu context */
129 130 131 132 133 134 135 136 137 138 139 140

	/*
	 * Whitelisted fields for hardened usercopy:
	 * Maintainers must ensure manually that this contains no
	 * implicit padding.
	 */
	struct {
		unsigned long	tp_value;	/* TLS register */
		unsigned long	tp2_value;
		struct user_fpsimd_state fpsimd_state;
	} uw;

141
	unsigned int		fpsimd_cpu;
142 143
	void			*sve_state;	/* SVE registers, if any */
	unsigned int		sve_vl;		/* SVE vector length */
144
	unsigned int		sve_vl_onexec;	/* SVE vl after next exec */
C
Catalin Marinas 已提交
145
	unsigned long		fault_address;	/* fault info */
146
	unsigned long		fault_code;	/* ESR_EL1 value */
C
Catalin Marinas 已提交
147
	struct debug_info	debug;		/* debugging */
148 149 150
#ifdef CONFIG_ARM64_PTR_AUTH
	struct ptrauth_keys	keys_user;
#endif
C
Catalin Marinas 已提交
151 152
};

153 154 155
static inline void arch_thread_struct_whitelist(unsigned long *offset,
						unsigned long *size)
{
156 157 158 159 160 161 162 163
	/* Verify that there is no padding among the whitelisted fields: */
	BUILD_BUG_ON(sizeof_field(struct thread_struct, uw) !=
		     sizeof_field(struct thread_struct, uw.tp_value) +
		     sizeof_field(struct thread_struct, uw.tp2_value) +
		     sizeof_field(struct thread_struct, uw.fpsimd_state));

	*offset = offsetof(struct thread_struct, uw);
	*size = sizeof_field(struct thread_struct, uw);
164 165
}

166 167 168 169 170
#ifdef CONFIG_COMPAT
#define task_user_tls(t)						\
({									\
	unsigned long *__tls;						\
	if (is_compat_thread(task_thread_info(t)))			\
171
		__tls = &(t)->thread.uw.tp2_value;			\
172
	else								\
173
		__tls = &(t)->thread.uw.tp_value;			\
174 175 176
	__tls;								\
 })
#else
177
#define task_user_tls(t)	(&(t)->thread.uw.tp_value)
178 179
#endif

180 181 182
/* Sync TPIDR_EL0 back to thread_struct for current */
void tls_preserve_current_state(void);

183 184 185
#define INIT_THREAD {				\
	.fpsimd_cpu = NR_CPUS,			\
}
C
Catalin Marinas 已提交
186 187 188 189

static inline void start_thread_common(struct pt_regs *regs, unsigned long pc)
{
	memset(regs, 0, sizeof(*regs));
190
	forget_syscall(regs);
C
Catalin Marinas 已提交
191
	regs->pc = pc;
192 193 194

	if (system_uses_irq_prio_masking())
		regs->pmr_save = GIC_PRIO_IRQON;
C
Catalin Marinas 已提交
195 196
}

197 198 199 200 201 202 203 204 205 206
static inline void set_ssbs_bit(struct pt_regs *regs)
{
	regs->pstate |= PSR_SSBS_BIT;
}

static inline void set_compat_ssbs_bit(struct pt_regs *regs)
{
	regs->pstate |= PSR_AA32_SSBS_BIT;
}

C
Catalin Marinas 已提交
207 208 209 210 211
static inline void start_thread(struct pt_regs *regs, unsigned long pc,
				unsigned long sp)
{
	start_thread_common(regs, pc);
	regs->pstate = PSR_MODE_EL0t;
212 213

	if (arm64_get_ssbd_state() != ARM64_SSBD_FORCE_ENABLE)
214
		set_ssbs_bit(regs);
215

C
Catalin Marinas 已提交
216 217 218
	regs->sp = sp;
}

219 220 221 222 223 224 225 226 227 228 229 230
static inline bool is_ttbr0_addr(unsigned long addr)
{
	/* entry assembly clears tags for TTBR0 addrs */
	return addr < TASK_SIZE;
}

static inline bool is_ttbr1_addr(unsigned long addr)
{
	/* TTBR1 addresses may have a tag if KASAN_SW_TAGS is in use */
	return arch_kasan_reset_tag(addr) >= PAGE_OFFSET;
}

C
Catalin Marinas 已提交
231 232 233 234 235
#ifdef CONFIG_COMPAT
static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc,
				       unsigned long sp)
{
	start_thread_common(regs, pc);
M
Mark Rutland 已提交
236
	regs->pstate = PSR_AA32_MODE_USR;
C
Catalin Marinas 已提交
237
	if (pc & 1)
M
Mark Rutland 已提交
238
		regs->pstate |= PSR_AA32_T_BIT;
239 240

#ifdef __AARCH64EB__
M
Mark Rutland 已提交
241
	regs->pstate |= PSR_AA32_E_BIT;
242 243
#endif

244
	if (arm64_get_ssbd_state() != ARM64_SSBD_FORCE_ENABLE)
245
		set_compat_ssbs_bit(regs);
246

C
Catalin Marinas 已提交
247 248 249 250 251 252 253 254 255 256 257 258
	regs->compat_sp = sp;
}
#endif

/* Forward declaration, a strange C thing */
struct task_struct;

/* Free all resources held by a thread. */
extern void release_thread(struct task_struct *);

unsigned long get_wchan(struct task_struct *p);

259 260 261 262 263
static inline void cpu_relax(void)
{
	asm volatile("yield" ::: "memory");
}

C
Catalin Marinas 已提交
264 265 266 267 268
/* Thread switching */
extern struct task_struct *cpu_switch_to(struct task_struct *prev,
					 struct task_struct *next);

#define task_pt_regs(p) \
269
	((struct pt_regs *)(THREAD_SIZE + task_stack_page(p)) - 1)
C
Catalin Marinas 已提交
270

271
#define KSTK_EIP(tsk)	((unsigned long)task_pt_regs(tsk)->pc)
272
#define KSTK_ESP(tsk)	user_stack_pointer(task_pt_regs(tsk))
C
Catalin Marinas 已提交
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289

/*
 * Prefetching support
 */
#define ARCH_HAS_PREFETCH
static inline void prefetch(const void *ptr)
{
	asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr));
}

#define ARCH_HAS_PREFETCHW
static inline void prefetchw(const void *ptr)
{
	asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr));
}

#define ARCH_HAS_SPINLOCK_PREFETCH
290
static inline void spin_lock_prefetch(const void *ptr)
C
Catalin Marinas 已提交
291
{
292 293 294
	asm volatile(ARM64_LSE_ATOMIC_INSN(
		     "prfm pstl1strm, %a0",
		     "nop") : : "p" (ptr));
C
Catalin Marinas 已提交
295 296
}

297 298 299
extern unsigned long __ro_after_init signal_minsigstksz; /* sigframe size */
extern void __init minsigstksz_setup(void);

300 301 302 303 304 305 306 307 308 309 310
/*
 * Not at the top of the file due to a direct #include cycle between
 * <asm/fpsimd.h> and <asm/processor.h>.  Deferring this #include
 * ensures that contents of processor.h are visible to fpsimd.h even if
 * processor.h is included first.
 *
 * These prctl helpers are the only things in this file that require
 * fpsimd.h.  The core code expects them to be in this header.
 */
#include <asm/fpsimd.h>

311 312 313 314
/* Userspace interface for PR_SVE_{SET,GET}_VL prctl()s: */
#define SVE_SET_VL(arg)	sve_set_current_vl(arg)
#define SVE_GET_VL()	sve_get_current_vl()

315 316 317
/* PR_PAC_RESET_KEYS prctl */
#define PAC_RESET_KEYS(tsk, arg)	ptrauth_prctl_reset_keys(tsk, arg)

318 319 320 321 322 323 324 325
#ifdef CONFIG_ARM64_TAGGED_ADDR_ABI
/* PR_{SET,GET}_TAGGED_ADDR_CTRL prctl */
long set_tagged_addr_ctrl(unsigned long arg);
long get_tagged_addr_ctrl(void);
#define SET_TAGGED_ADDR_CTRL(arg)	set_tagged_addr_ctrl(arg)
#define GET_TAGGED_ADDR_CTRL()		get_tagged_addr_ctrl()
#endif

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
/*
 * For CONFIG_GCC_PLUGIN_STACKLEAK
 *
 * These need to be macros because otherwise we get stuck in a nightmare
 * of header definitions for the use of task_stack_page.
 */

#define current_top_of_stack()							\
({										\
	struct stack_info _info;						\
	BUG_ON(!on_accessible_stack(current, current_stack_pointer, &_info));	\
	_info.high;								\
})
#define on_thread_stack()	(on_task_stack(current, current_stack_pointer, NULL))

341
#endif /* __ASSEMBLY__ */
C
Catalin Marinas 已提交
342
#endif /* __ASM_PROCESSOR_H */