irq-mxs.c 6.7 KB
Newer Older
S
Shawn Guo 已提交
1 2
/*
 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
3 4
 * Copyright (C) 2014 Oleksij Rempel <linux@rempel-privat.de>
 *	Add Alphascale ASM9260 support.
S
Shawn Guo 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License along
 * with this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/irq.h>
24
#include <linux/irqchip.h>
25
#include <linux/irqdomain.h>
S
Shawn Guo 已提交
26
#include <linux/io.h>
27
#include <linux/of.h>
28
#include <linux/of_address.h>
29
#include <linux/of_irq.h>
30
#include <linux/stmp_device.h>
S
Shawn Guo 已提交
31
#include <asm/exception.h>
S
Shawn Guo 已提交
32

33 34
#include "alphascale_asm9260-icoll.h"

35 36 37 38 39 40 41 42 43 44
/*
 * this device provide 4 offsets for each register:
 * 0x0 - plain read write mode
 * 0x4 - set mode, OR logic.
 * 0x8 - clr mode, XOR logic.
 * 0xc - togle mode.
 */
#define SET_REG 4
#define CLR_REG 8

S
Shawn Guo 已提交
45 46 47
#define HW_ICOLL_VECTOR				0x0000
#define HW_ICOLL_LEVELACK			0x0010
#define HW_ICOLL_CTRL				0x0020
S
Shawn Guo 已提交
48
#define HW_ICOLL_STAT_OFFSET			0x0070
49 50 51
#define HW_ICOLL_INTERRUPT0			0x0120
#define HW_ICOLL_INTERRUPTn(n)			((n) * 0x10)
#define BM_ICOLL_INTR_ENABLE			BIT(2)
S
Shawn Guo 已提交
52 53
#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0	0x1

54 55
#define ICOLL_NUM_IRQS		128

56 57 58 59 60
enum icoll_type {
	ICOLL,
	ASM9260_ICOLL,
};

61 62 63 64 65 66
struct icoll_priv {
	void __iomem *vector;
	void __iomem *levelack;
	void __iomem *ctrl;
	void __iomem *stat;
	void __iomem *intr;
67 68
	void __iomem *clear;
	enum icoll_type type;
69 70 71
};

static struct icoll_priv icoll_priv;
72
static struct irq_domain *icoll_domain;
S
Shawn Guo 已提交
73

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
/* calculate bit offset depending on number of intterupt per register */
static u32 icoll_intr_bitshift(struct irq_data *d, u32 bit)
{
	/*
	 * mask lower part of hwirq to convert it
	 * in 0, 1, 2 or 3 and then multiply it by 8 (or shift by 3)
	 */
	return bit << ((d->hwirq & 3) << 3);
}

/* calculate mem offset depending on number of intterupt per register */
static void __iomem *icoll_intr_reg(struct irq_data *d)
{
	/* offset = hwirq / intr_per_reg * 0x10 */
	return icoll_priv.intr + ((d->hwirq >> 2) * 0x10);
}

91
static void icoll_ack_irq(struct irq_data *d)
S
Shawn Guo 已提交
92 93 94 95 96 97 98
{
	/*
	 * The Interrupt Collector is able to prioritize irqs.
	 * Currently only level 0 is used. So acking can use
	 * BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 unconditionally.
	 */
	__raw_writel(BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0,
99
			icoll_priv.levelack);
S
Shawn Guo 已提交
100 101
}

102
static void icoll_mask_irq(struct irq_data *d)
S
Shawn Guo 已提交
103
{
104 105
	__raw_writel(BM_ICOLL_INTR_ENABLE,
			icoll_priv.intr + CLR_REG + HW_ICOLL_INTERRUPTn(d->hwirq));
S
Shawn Guo 已提交
106 107
}

108
static void icoll_unmask_irq(struct irq_data *d)
S
Shawn Guo 已提交
109
{
110 111
	__raw_writel(BM_ICOLL_INTR_ENABLE,
			icoll_priv.intr + SET_REG + HW_ICOLL_INTERRUPTn(d->hwirq));
S
Shawn Guo 已提交
112 113
}

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static void asm9260_mask_irq(struct irq_data *d)
{
	__raw_writel(icoll_intr_bitshift(d, BM_ICOLL_INTR_ENABLE),
			icoll_intr_reg(d) + CLR_REG);
}

static void asm9260_unmask_irq(struct irq_data *d)
{
	__raw_writel(ASM9260_BM_CLEAR_BIT(d->hwirq),
		     icoll_priv.clear +
		     ASM9260_HW_ICOLL_CLEARn(d->hwirq));

	__raw_writel(icoll_intr_bitshift(d, BM_ICOLL_INTR_ENABLE),
			icoll_intr_reg(d) + SET_REG);
}

S
Shawn Guo 已提交
130
static struct irq_chip mxs_icoll_chip = {
131 132 133
	.irq_ack = icoll_ack_irq,
	.irq_mask = icoll_mask_irq,
	.irq_unmask = icoll_unmask_irq,
134 135
	.flags = IRQCHIP_MASK_ON_SUSPEND |
		 IRQCHIP_SKIP_SET_WAKE,
S
Shawn Guo 已提交
136 137
};

138 139 140 141
static struct irq_chip asm9260_icoll_chip = {
	.irq_ack = icoll_ack_irq,
	.irq_mask = asm9260_mask_irq,
	.irq_unmask = asm9260_unmask_irq,
142 143
	.flags = IRQCHIP_MASK_ON_SUSPEND |
		 IRQCHIP_SKIP_SET_WAKE,
144 145
};

S
Shawn Guo 已提交
146 147 148 149
asmlinkage void __exception_irq_entry icoll_handle_irq(struct pt_regs *regs)
{
	u32 irqnr;

150 151
	irqnr = __raw_readl(icoll_priv.stat);
	__raw_writel(irqnr, icoll_priv.vector);
152
	handle_domain_irq(icoll_domain, irqnr, regs);
S
Shawn Guo 已提交
153 154
}

155 156
static int icoll_irq_domain_map(struct irq_domain *d, unsigned int virq,
				irq_hw_number_t hw)
S
Shawn Guo 已提交
157
{
158 159 160 161 162 163 164 165
	struct irq_chip *chip;

	if (icoll_priv.type == ICOLL)
		chip = &mxs_icoll_chip;
	else
		chip = &asm9260_icoll_chip;

	irq_set_chip_and_handler(virq, chip, handle_level_irq);
166 167 168

	return 0;
}
S
Shawn Guo 已提交
169

170
static const struct irq_domain_ops icoll_irq_domain_ops = {
171 172 173 174
	.map = icoll_irq_domain_map,
	.xlate = irq_domain_xlate_onecell,
};

175 176 177 178 179 180 181
static void __init icoll_add_domain(struct device_node *np,
			  int num)
{
	icoll_domain = irq_domain_add_linear(np, num,
					     &icoll_irq_domain_ops, NULL);

	if (!icoll_domain)
182
		panic("%pOF: unable to create irq domain", np);
183 184 185
}

static void __iomem * __init icoll_init_iobase(struct device_node *np)
186
{
187 188 189
	void __iomem *icoll_base;

	icoll_base = of_io_request_and_map(np, 0, np->name);
190
	if (IS_ERR(icoll_base))
191
		panic("%pOF: unable to map resource", np);
192 193 194 195 196 197 198 199
	return icoll_base;
}

static int __init icoll_of_init(struct device_node *np,
			  struct device_node *interrupt_parent)
{
	void __iomem *icoll_base;

200 201
	icoll_priv.type = ICOLL;

202 203 204 205 206 207
	icoll_base		= icoll_init_iobase(np);
	icoll_priv.vector	= icoll_base + HW_ICOLL_VECTOR;
	icoll_priv.levelack	= icoll_base + HW_ICOLL_LEVELACK;
	icoll_priv.ctrl		= icoll_base + HW_ICOLL_CTRL;
	icoll_priv.stat		= icoll_base + HW_ICOLL_STAT_OFFSET;
	icoll_priv.intr		= icoll_base + HW_ICOLL_INTERRUPT0;
208
	icoll_priv.clear	= NULL;
209

S
Shawn Guo 已提交
210 211 212 213
	/*
	 * Interrupt Collector reset, which initializes the priority
	 * for each irq to level 0.
	 */
214
	stmp_reset_block(icoll_priv.ctrl);
S
Shawn Guo 已提交
215

216
	icoll_add_domain(np, ICOLL_NUM_IRQS);
217 218

	return 0;
219
}
220
IRQCHIP_DECLARE(mxs, "fsl,icoll", icoll_of_init);
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247

static int __init asm9260_of_init(struct device_node *np,
			  struct device_node *interrupt_parent)
{
	void __iomem *icoll_base;
	int i;

	icoll_priv.type = ASM9260_ICOLL;

	icoll_base = icoll_init_iobase(np);
	icoll_priv.vector	= icoll_base + ASM9260_HW_ICOLL_VECTOR;
	icoll_priv.levelack	= icoll_base + ASM9260_HW_ICOLL_LEVELACK;
	icoll_priv.ctrl		= icoll_base + ASM9260_HW_ICOLL_CTRL;
	icoll_priv.stat		= icoll_base + ASM9260_HW_ICOLL_STAT_OFFSET;
	icoll_priv.intr		= icoll_base + ASM9260_HW_ICOLL_INTERRUPT0;
	icoll_priv.clear	= icoll_base + ASM9260_HW_ICOLL_CLEAR0;

	writel_relaxed(ASM9260_BM_CTRL_IRQ_ENABLE,
			icoll_priv.ctrl);
	/*
	 * ASM9260 don't provide reset bit. So, we need to set level 0
	 * manually.
	 */
	for (i = 0; i < 16 * 0x10; i += 0x10)
		writel(0, icoll_priv.intr + i);

	icoll_add_domain(np, ASM9260_NUM_IRQS);
248
	set_handle_irq(icoll_handle_irq);
249 250 251 252

	return 0;
}
IRQCHIP_DECLARE(asm9260, "alphascale,asm9260-icoll", asm9260_of_init);