pch_can.c 33.1 KB
Newer Older
1 2
/*
 * Copyright (C) 1999 - 2010 Intel Corporation.
3
 * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307, USA.
 */

#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/sched.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/netdevice.h>
#include <linux/skbuff.h>
#include <linux/can.h>
#include <linux/can/dev.h>
#include <linux/can/error.h>

T
Tomoya 已提交
35 36 37 38 39 40 41 42
#define PCH_CTRL_INIT		BIT(0) /* The INIT bit of CANCONT register. */
#define PCH_CTRL_IE		BIT(1) /* The IE bit of CAN control register */
#define PCH_CTRL_IE_SIE_EIE	(BIT(3) | BIT(2) | BIT(1))
#define PCH_CTRL_CCE		BIT(6)
#define PCH_CTRL_OPT		BIT(7) /* The OPT bit of CANCONT register. */
#define PCH_OPT_SILENT		BIT(3) /* The Silent bit of CANOPT reg. */
#define PCH_OPT_LBACK		BIT(4) /* The LoopBack bit of CANOPT reg. */

T
Tomoya 已提交
43 44 45
#define PCH_CMASK_RX_TX_SET	0x00f3
#define PCH_CMASK_RX_TX_GET	0x0073
#define PCH_CMASK_ALL		0xff
T
Tomoya 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
#define PCH_CMASK_NEWDAT	BIT(2)
#define PCH_CMASK_CLRINTPND	BIT(3)
#define PCH_CMASK_CTRL		BIT(4)
#define PCH_CMASK_ARB		BIT(5)
#define PCH_CMASK_MASK		BIT(6)
#define PCH_CMASK_RDWR		BIT(7)
#define PCH_IF_MCONT_NEWDAT	BIT(15)
#define PCH_IF_MCONT_MSGLOST	BIT(14)
#define PCH_IF_MCONT_INTPND	BIT(13)
#define PCH_IF_MCONT_UMASK	BIT(12)
#define PCH_IF_MCONT_TXIE	BIT(11)
#define PCH_IF_MCONT_RXIE	BIT(10)
#define PCH_IF_MCONT_RMTEN	BIT(9)
#define PCH_IF_MCONT_TXRQXT	BIT(8)
#define PCH_IF_MCONT_EOB	BIT(7)
#define PCH_IF_MCONT_DLC	(BIT(0) | BIT(1) | BIT(2) | BIT(3))
#define PCH_MASK2_MDIR_MXTD	(BIT(14) | BIT(15))
#define PCH_ID2_DIR		BIT(13)
#define PCH_ID2_XTD		BIT(14)
#define PCH_ID_MSGVAL		BIT(15)
#define PCH_IF_CREQ_BUSY	BIT(15)
T
Tomoya 已提交
67 68 69 70

#define PCH_STATUS_INT		0x8000
#define PCH_REC			0x00007f00
#define PCH_TEC			0x000000ff
71

T
Tomoya 已提交
72 73 74 75 76
#define PCH_TX_OK		BIT(3)
#define PCH_RX_OK		BIT(4)
#define PCH_EPASSIV		BIT(5)
#define PCH_EWARN		BIT(6)
#define PCH_BUS_OFF		BIT(7)
77 78

/* bit position of certain controller bits. */
T
Tomoya 已提交
79 80 81 82 83 84
#define PCH_BIT_BRP_SHIFT	0
#define PCH_BIT_SJW_SHIFT	6
#define PCH_BIT_TSEG1_SHIFT	8
#define PCH_BIT_TSEG2_SHIFT	12
#define PCH_BIT_BRPE_BRPE_SHIFT	6

T
Tomoya 已提交
85 86 87 88
#define PCH_MSK_BITT_BRP	0x3f
#define PCH_MSK_BRPE_BRPE	0x3c0
#define PCH_MSK_CTRL_IE_SIE_EIE	0x07
#define PCH_COUNTER_LIMIT	10
89 90 91

#define PCH_CAN_CLK		50000000	/* 50MHz */

T
Tomoya 已提交
92 93
/*
 * Define the number of message object.
94
 * PCH CAN communications are done via Message RAM.
T
Tomoya 已提交
95 96
 * The Message RAM consists of 32 message objects.
 */
97 98 99 100 101 102
#define PCH_RX_OBJ_NUM		26
#define PCH_TX_OBJ_NUM		6
#define PCH_RX_OBJ_START	1
#define PCH_RX_OBJ_END		PCH_RX_OBJ_NUM
#define PCH_TX_OBJ_START	(PCH_RX_OBJ_END + 1)
#define PCH_TX_OBJ_END		(PCH_RX_OBJ_NUM + PCH_TX_OBJ_NUM)
103 104 105

#define PCH_FIFO_THRESH		16

T
Tomoya 已提交
106 107 108 109
/* TxRqst2 show status of MsgObjNo.17~32 */
#define PCH_TREQ2_TX_MASK	(((1 << PCH_TX_OBJ_NUM) - 1) <<\
							(PCH_RX_OBJ_END - 16))

110 111 112 113 114
enum pch_ifreg {
	PCH_RX_IFREG,
	PCH_TX_IFREG,
};

T
Tomoya 已提交
115 116 117 118 119 120 121 122 123 124
enum pch_can_err {
	PCH_STUF_ERR = 1,
	PCH_FORM_ERR,
	PCH_ACK_ERR,
	PCH_BIT1_ERR,
	PCH_BIT0_ERR,
	PCH_CRC_ERR,
	PCH_LEC_ALL,
};

125 126 127 128 129 130
enum pch_can_mode {
	PCH_CAN_ENABLE,
	PCH_CAN_DISABLE,
	PCH_CAN_ALL,
	PCH_CAN_NONE,
	PCH_CAN_STOP,
T
Tomoya 已提交
131
	PCH_CAN_RUN,
132 133
};

134 135 136 137 138 139 140 141
struct pch_can_if_regs {
	u32 creq;
	u32 cmask;
	u32 mask1;
	u32 mask2;
	u32 id1;
	u32 id2;
	u32 mcont;
T
Tomoya 已提交
142
	u32 data[4];
143 144 145
	u32 rsv[13];
};

146 147 148 149 150 151 152 153
struct pch_can_regs {
	u32 cont;
	u32 stat;
	u32 errc;
	u32 bitt;
	u32 intr;
	u32 opt;
	u32 brpe;
154 155 156
	u32 reserve;
	struct pch_can_if_regs ifregs[2]; /* [0]=if1  [1]=if2 */
	u32 reserve1[8];
157 158
	u32 treq1;
	u32 treq2;
159 160 161 162 163 164 165 166 167 168
	u32 reserve2[6];
	u32 data1;
	u32 data2;
	u32 reserve3[6];
	u32 canipend1;
	u32 canipend2;
	u32 reserve4[6];
	u32 canmval1;
	u32 canmval2;
	u32 reserve5[37];
169 170 171 172 173 174
	u32 srst;
};

struct pch_can_priv {
	struct can_priv can;
	struct pci_dev *dev;
T
Tomoya 已提交
175 176 177 178
	u32 tx_enable[PCH_TX_OBJ_END];
	u32 rx_enable[PCH_TX_OBJ_END];
	u32 rx_link[PCH_TX_OBJ_END];
	u32 int_enables;
179 180 181
	struct net_device *ndev;
	struct pch_can_regs __iomem *regs;
	struct napi_struct napi;
T
Tomoya 已提交
182 183
	int tx_obj;	/* Point next Tx Obj index */
	int use_msi;
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
};

static struct can_bittiming_const pch_can_bittiming_const = {
	.name = KBUILD_MODNAME,
	.tseg1_min = 1,
	.tseg1_max = 16,
	.tseg2_min = 1,
	.tseg2_max = 8,
	.sjw_max = 4,
	.brp_min = 1,
	.brp_max = 1024, /* 6bit + extended 4bit */
	.brp_inc = 1,
};

static DEFINE_PCI_DEVICE_TABLE(pch_pci_tbl) = {
	{PCI_VENDOR_ID_INTEL, 0x8818, PCI_ANY_ID, PCI_ANY_ID,},
	{0,}
};
MODULE_DEVICE_TABLE(pci, pch_pci_tbl);

204
static inline void pch_can_bit_set(void __iomem *addr, u32 mask)
205 206 207 208
{
	iowrite32(ioread32(addr) | mask, addr);
}

209
static inline void pch_can_bit_clear(void __iomem *addr, u32 mask)
210 211 212 213 214 215 216 217 218
{
	iowrite32(ioread32(addr) & ~mask, addr);
}

static void pch_can_set_run_mode(struct pch_can_priv *priv,
				 enum pch_can_mode mode)
{
	switch (mode) {
	case PCH_CAN_RUN:
T
Tomoya 已提交
219
		pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_INIT);
220 221 222
		break;

	case PCH_CAN_STOP:
T
Tomoya 已提交
223
		pch_can_bit_set(&priv->regs->cont, PCH_CTRL_INIT);
224 225 226
		break;

	default:
227
		netdev_err(priv->ndev, "%s -> Invalid Mode.\n", __func__);
228 229 230 231 232 233 234 235 236
		break;
	}
}

static void pch_can_set_optmode(struct pch_can_priv *priv)
{
	u32 reg_val = ioread32(&priv->regs->opt);

	if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
T
Tomoya 已提交
237
		reg_val |= PCH_OPT_SILENT;
238 239

	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
T
Tomoya 已提交
240
		reg_val |= PCH_OPT_LBACK;
241

T
Tomoya 已提交
242
	pch_can_bit_set(&priv->regs->cont, PCH_CTRL_OPT);
243 244 245
	iowrite32(reg_val, &priv->regs->opt);
}

T
Tomoya 已提交
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
static void pch_can_rw_msg_obj(void __iomem *creq_addr, u32 num)
{
	int counter = PCH_COUNTER_LIMIT;
	u32 ifx_creq;

	iowrite32(num, creq_addr);
	while (counter) {
		ifx_creq = ioread32(creq_addr) & PCH_IF_CREQ_BUSY;
		if (!ifx_creq)
			break;
		counter--;
		udelay(1);
	}
	if (!counter)
		pr_err("%s:IF1 BUSY Flag is set forever.\n", __func__);
}

263 264 265 266 267
static void pch_can_set_int_enables(struct pch_can_priv *priv,
				    enum pch_can_mode interrupt_no)
{
	switch (interrupt_no) {
	case PCH_CAN_DISABLE:
T
Tomoya 已提交
268
		pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_IE);
269 270 271
		break;

	case PCH_CAN_ALL:
T
Tomoya 已提交
272
		pch_can_bit_set(&priv->regs->cont, PCH_CTRL_IE_SIE_EIE);
273 274 275
		break;

	case PCH_CAN_NONE:
T
Tomoya 已提交
276
		pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_IE_SIE_EIE);
277 278 279
		break;

	default:
280
		netdev_err(priv->ndev, "Invalid interrupt number.\n");
281 282 283 284
		break;
	}
}

285
static void pch_can_set_rxtx(struct pch_can_priv *priv, u32 buff_num,
T
Tomoya 已提交
286
			     int set, enum pch_ifreg dir)
287
{
288 289 290 291 292 293
	u32 ie;

	if (dir)
		ie = PCH_IF_MCONT_TXIE;
	else
		ie = PCH_IF_MCONT_RXIE;
294

T
Tomoya 已提交
295
	/* Reading the receive buffer data from RAM to Interface1/2 registers */
296
	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[dir].cmask);
T
Tomoya 已提交
297
	pch_can_rw_msg_obj(&priv->regs->ifregs[dir].creq, buff_num);
298

T
Tomoya 已提交
299
	/* Setting the IF1/2MASK1 register to access MsgVal and RxIE bits */
T
Tomoya 已提交
300
	iowrite32(PCH_CMASK_RDWR | PCH_CMASK_ARB | PCH_CMASK_CTRL,
301
		  &priv->regs->ifregs[dir].cmask);
302

T
Tomoya 已提交
303
	if (set) {
T
Tomoya 已提交
304
		/* Setting the MsgVal and RxIE/TxIE bits */
305 306
		pch_can_bit_set(&priv->regs->ifregs[dir].mcont, ie);
		pch_can_bit_set(&priv->regs->ifregs[dir].id2, PCH_ID_MSGVAL);
T
Tomoya 已提交
307
	} else {
T
Tomoya 已提交
308
		/* Clearing the MsgVal and RxIE/TxIE bits */
309 310
		pch_can_bit_clear(&priv->regs->ifregs[dir].mcont, ie);
		pch_can_bit_clear(&priv->regs->ifregs[dir].id2, PCH_ID_MSGVAL);
311 312
	}

T
Tomoya 已提交
313
	pch_can_rw_msg_obj(&priv->regs->ifregs[dir].creq, buff_num);
314 315
}

T
Tomoya 已提交
316
static void pch_can_set_rx_all(struct pch_can_priv *priv, int set)
317 318 319 320
{
	int i;

	/* Traversing to obtain the object configured as receivers. */
321 322
	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++)
		pch_can_set_rxtx(priv, i, set, PCH_RX_IFREG);
323 324
}

T
Tomoya 已提交
325
static void pch_can_set_tx_all(struct pch_can_priv *priv, int set)
326 327 328 329
{
	int i;

	/* Traversing to obtain the object configured as transmit object. */
330 331
	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++)
		pch_can_set_rxtx(priv, i, set, PCH_TX_IFREG);
332 333
}

T
Tomoya 已提交
334
static u32 pch_can_int_pending(struct pch_can_priv *priv)
335 336 337 338
{
	return ioread32(&priv->regs->intr) & 0xffff;
}

T
Tomoya 已提交
339
static void pch_can_clear_if_buffers(struct pch_can_priv *priv)
340
{
T
Tomoya 已提交
341
	int i; /* Msg Obj ID (1~32) */
342

T
Tomoya 已提交
343
	for (i = PCH_RX_OBJ_START; i <= PCH_TX_OBJ_END; i++) {
344 345 346 347 348 349
		iowrite32(PCH_CMASK_RX_TX_SET, &priv->regs->ifregs[0].cmask);
		iowrite32(0xffff, &priv->regs->ifregs[0].mask1);
		iowrite32(0xffff, &priv->regs->ifregs[0].mask2);
		iowrite32(0x0, &priv->regs->ifregs[0].id1);
		iowrite32(0x0, &priv->regs->ifregs[0].id2);
		iowrite32(0x0, &priv->regs->ifregs[0].mcont);
T
Tomoya 已提交
350 351 352 353
		iowrite32(0x0, &priv->regs->ifregs[0].data[0]);
		iowrite32(0x0, &priv->regs->ifregs[0].data[1]);
		iowrite32(0x0, &priv->regs->ifregs[0].data[2]);
		iowrite32(0x0, &priv->regs->ifregs[0].data[3]);
T
Tomoya 已提交
354 355
		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_MASK |
			  PCH_CMASK_ARB | PCH_CMASK_CTRL,
356
			  &priv->regs->ifregs[0].cmask);
T
Tomoya 已提交
357
		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, i);
358 359 360 361 362 363 364
	}
}

static void pch_can_config_rx_tx_buffers(struct pch_can_priv *priv)
{
	int i;

365
	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++) {
T
Tomoya 已提交
366
		iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
T
Tomoya 已提交
367
		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, i);
368

369 370
		iowrite32(0x0, &priv->regs->ifregs[0].id1);
		iowrite32(0x0, &priv->regs->ifregs[0].id2);
371

372 373
		pch_can_bit_set(&priv->regs->ifregs[0].mcont,
				PCH_IF_MCONT_UMASK);
374

375 376 377
		/* In case FIFO mode, Last EoB of Rx Obj must be 1 */
		if (i == PCH_RX_OBJ_END)
			pch_can_bit_set(&priv->regs->ifregs[0].mcont,
T
Tomoya 已提交
378 379 380
					PCH_IF_MCONT_EOB);
		else
			pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
T
Tomoya 已提交
381
					  PCH_IF_MCONT_EOB);
382

383 384 385
		iowrite32(0, &priv->regs->ifregs[0].mask1);
		pch_can_bit_clear(&priv->regs->ifregs[0].mask2,
				  0x1fff | PCH_MASK2_MDIR_MXTD);
386

387
		/* Setting CMASK for writing */
T
Tomoya 已提交
388 389
		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_MASK | PCH_CMASK_ARB |
			  PCH_CMASK_CTRL, &priv->regs->ifregs[0].cmask);
390

T
Tomoya 已提交
391
		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, i);
392
	}
393

394
	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++) {
T
Tomoya 已提交
395
		iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[1].cmask);
T
Tomoya 已提交
396
		pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, i);
397

398 399
		/* Resetting DIR bit for reception */
		iowrite32(0x0, &priv->regs->ifregs[1].id1);
T
Tomoya 已提交
400
		iowrite32(PCH_ID2_DIR, &priv->regs->ifregs[1].id2);
401

402
		/* Setting EOB bit for transmitter */
T
Tomoya 已提交
403 404
		iowrite32(PCH_IF_MCONT_EOB | PCH_IF_MCONT_UMASK,
			  &priv->regs->ifregs[1].mcont);
405 406 407 408 409

		iowrite32(0, &priv->regs->ifregs[1].mask1);
		pch_can_bit_clear(&priv->regs->ifregs[1].mask2, 0x1fff);

		/* Setting CMASK for writing */
T
Tomoya 已提交
410 411
		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_MASK | PCH_CMASK_ARB |
			  PCH_CMASK_CTRL, &priv->regs->ifregs[1].cmask);
412

T
Tomoya 已提交
413
		pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, i);
414 415 416 417 418 419 420 421 422
	}
}

static void pch_can_init(struct pch_can_priv *priv)
{
	/* Stopping the Can device. */
	pch_can_set_run_mode(priv, PCH_CAN_STOP);

	/* Clearing all the message object buffers. */
T
Tomoya 已提交
423
	pch_can_clear_if_buffers(priv);
424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440

	/* Configuring the respective message object as either rx/tx object. */
	pch_can_config_rx_tx_buffers(priv);

	/* Enabling the interrupts. */
	pch_can_set_int_enables(priv, PCH_CAN_ALL);
}

static void pch_can_release(struct pch_can_priv *priv)
{
	/* Stooping the CAN device. */
	pch_can_set_run_mode(priv, PCH_CAN_STOP);

	/* Disabling the interrupts. */
	pch_can_set_int_enables(priv, PCH_CAN_NONE);

	/* Disabling all the receive object. */
441
	pch_can_set_rx_all(priv, 0);
442 443

	/* Disabling all the transmit object. */
444
	pch_can_set_tx_all(priv, 0);
445 446 447 448 449
}

/* This function clears interrupt(s) from the CAN device. */
static void pch_can_int_clr(struct pch_can_priv *priv, u32 mask)
{
T
Tomoya 已提交
450
	if (mask == PCH_STATUS_INT) {
451 452 453 454 455
		ioread32(&priv->regs->stat);
		return;
	}

	/* Clear interrupt for transmit object */
456 457 458 459 460 461 462 463 464 465 466 467
	if ((mask >= PCH_RX_OBJ_START) && (mask <= PCH_RX_OBJ_END)) {
		/* Setting CMASK for clearing the reception interrupts. */
		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL | PCH_CMASK_ARB,
			  &priv->regs->ifregs[0].cmask);

		/* Clearing the Dir bit. */
		pch_can_bit_clear(&priv->regs->ifregs[0].id2, PCH_ID2_DIR);

		/* Clearing NewDat & IntPnd */
		pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
				  PCH_IF_MCONT_NEWDAT | PCH_IF_MCONT_INTPND);

T
Tomoya 已提交
468
		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, mask);
469
	} else if ((mask >= PCH_TX_OBJ_START) && (mask <= PCH_TX_OBJ_END)) {
T
Tomoya 已提交
470 471 472
		/*
		 * Setting CMASK for clearing interrupts for frame transmission.
		 */
T
Tomoya 已提交
473
		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL | PCH_CMASK_ARB,
474
			  &priv->regs->ifregs[1].cmask);
475 476

		/* Resetting the ID registers. */
477
		pch_can_bit_set(&priv->regs->ifregs[1].id2,
T
Tomoya 已提交
478
			       PCH_ID2_DIR | (0x7ff << 2));
479
		iowrite32(0x0, &priv->regs->ifregs[1].id1);
480 481

		/* Claring NewDat, TxRqst & IntPnd */
482
		pch_can_bit_clear(&priv->regs->ifregs[1].mcont,
T
Tomoya 已提交
483 484
				  PCH_IF_MCONT_NEWDAT | PCH_IF_MCONT_INTPND |
				  PCH_IF_MCONT_TXRQXT);
T
Tomoya 已提交
485
		pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, mask);
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
	}
}

static void pch_can_reset(struct pch_can_priv *priv)
{
	/* write to sw reset register */
	iowrite32(1, &priv->regs->srst);
	iowrite32(0, &priv->regs->srst);
}

static void pch_can_error(struct net_device *ndev, u32 status)
{
	struct sk_buff *skb;
	struct pch_can_priv *priv = netdev_priv(ndev);
	struct can_frame *cf;
T
Tomoya 已提交
501
	u32 errc, lec;
502 503 504 505 506 507 508 509
	struct net_device_stats *stats = &(priv->ndev->stats);
	enum can_state state = priv->can.state;

	skb = alloc_can_err_skb(ndev, &cf);
	if (!skb)
		return;

	if (status & PCH_BUS_OFF) {
510 511
		pch_can_set_tx_all(priv, 0);
		pch_can_set_rx_all(priv, 0);
512 513 514 515 516 517 518
		state = CAN_STATE_BUS_OFF;
		cf->can_id |= CAN_ERR_BUSOFF;
		can_bus_off(ndev);
		pch_can_set_run_mode(priv, PCH_CAN_RUN);
		dev_err(&ndev->dev, "%s -> Bus Off occurres.\n", __func__);
	}

T
Tomoya 已提交
519
	errc = ioread32(&priv->regs->errc);
520 521 522 523 524
	/* Warning interrupt. */
	if (status & PCH_EWARN) {
		state = CAN_STATE_ERROR_WARNING;
		priv->can.can_stats.error_warning++;
		cf->can_id |= CAN_ERR_CRTL;
T
Tomoya 已提交
525
		if (((errc & PCH_REC) >> 8) > 96)
526
			cf->data[1] |= CAN_ERR_CRTL_RX_WARNING;
T
Tomoya 已提交
527
		if ((errc & PCH_TEC) > 96)
528
			cf->data[1] |= CAN_ERR_CRTL_TX_WARNING;
529
		netdev_dbg(ndev,
530 531 532 533 534 535 536
			"%s -> Error Counter is more than 96.\n", __func__);
	}
	/* Error passive interrupt. */
	if (status & PCH_EPASSIV) {
		priv->can.can_stats.error_passive++;
		state = CAN_STATE_ERROR_PASSIVE;
		cf->can_id |= CAN_ERR_CRTL;
T
Tomoya 已提交
537
		if (((errc & PCH_REC) >> 8) > 127)
538
			cf->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
T
Tomoya 已提交
539
		if ((errc & PCH_TEC) > 127)
540
			cf->data[1] |= CAN_ERR_CRTL_TX_PASSIVE;
541
		netdev_dbg(ndev,
542 543 544
			"%s -> CAN controller is ERROR PASSIVE .\n", __func__);
	}

T
Tomoya 已提交
545 546 547 548
	lec = status & PCH_LEC_ALL;
	switch (lec) {
	case PCH_STUF_ERR:
		cf->data[2] |= CAN_ERR_PROT_STUFF;
549 550
		priv->can.can_stats.bus_error++;
		stats->rx_errors++;
T
Tomoya 已提交
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
		break;
	case PCH_FORM_ERR:
		cf->data[2] |= CAN_ERR_PROT_FORM;
		priv->can.can_stats.bus_error++;
		stats->rx_errors++;
		break;
	case PCH_ACK_ERR:
		cf->can_id |= CAN_ERR_ACK;
		priv->can.can_stats.bus_error++;
		stats->rx_errors++;
		break;
	case PCH_BIT1_ERR:
	case PCH_BIT0_ERR:
		cf->data[2] |= CAN_ERR_PROT_BIT;
		priv->can.can_stats.bus_error++;
		stats->rx_errors++;
		break;
	case PCH_CRC_ERR:
		cf->data[2] |= CAN_ERR_PROT_LOC_CRC_SEQ |
			       CAN_ERR_PROT_LOC_CRC_DEL;
		priv->can.can_stats.bus_error++;
		stats->rx_errors++;
		break;
	case PCH_LEC_ALL: /* Written by CPU. No error status */
		break;
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	}

	priv->can.state = state;
	netif_rx(skb);

	stats->rx_packets++;
	stats->rx_bytes += cf->can_dlc;
}

static irqreturn_t pch_can_interrupt(int irq, void *dev_id)
{
	struct net_device *ndev = (struct net_device *)dev_id;
	struct pch_can_priv *priv = netdev_priv(ndev);

	pch_can_set_int_enables(priv, PCH_CAN_NONE);
	napi_schedule(&priv->napi);

	return IRQ_HANDLED;
}

T
Tomoya 已提交
596 597 598 599 600 601 602 603 604 605 606 607
static void pch_fifo_thresh(struct pch_can_priv *priv, int obj_id)
{
	if (obj_id < PCH_FIFO_THRESH) {
		iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL |
			  PCH_CMASK_ARB, &priv->regs->ifregs[0].cmask);

		/* Clearing the Dir bit. */
		pch_can_bit_clear(&priv->regs->ifregs[0].id2, PCH_ID2_DIR);

		/* Clearing NewDat & IntPnd */
		pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
				  PCH_IF_MCONT_INTPND);
T
Tomoya 已提交
608
		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, obj_id);
T
Tomoya 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
	} else if (obj_id > PCH_FIFO_THRESH) {
		pch_can_int_clr(priv, obj_id);
	} else if (obj_id == PCH_FIFO_THRESH) {
		int cnt;
		for (cnt = 0; cnt < PCH_FIFO_THRESH; cnt++)
			pch_can_int_clr(priv, cnt + 1);
	}
}

static void pch_can_rx_msg_lost(struct net_device *ndev, int obj_id)
{
	struct pch_can_priv *priv = netdev_priv(ndev);
	struct net_device_stats *stats = &(priv->ndev->stats);
	struct sk_buff *skb;
	struct can_frame *cf;

	netdev_dbg(priv->ndev, "Msg Obj is overwritten.\n");
	pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
			  PCH_IF_MCONT_MSGLOST);
	iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL,
		  &priv->regs->ifregs[0].cmask);
T
Tomoya 已提交
630
	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, obj_id);
T
Tomoya 已提交
631 632 633 634 635 636 637 638 639 640 641 642 643 644

	skb = alloc_can_err_skb(ndev, &cf);
	if (!skb)
		return;

	cf->can_id |= CAN_ERR_CRTL;
	cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
	stats->rx_over_errors++;
	stats->rx_errors++;

	netif_receive_skb(skb);
}

static int pch_can_rx_normal(struct net_device *ndev, u32 obj_num, int quota)
645 646 647 648 649 650 651 652
{
	u32 reg;
	canid_t id;
	int rcv_pkts = 0;
	struct sk_buff *skb;
	struct can_frame *cf;
	struct pch_can_priv *priv = netdev_priv(ndev);
	struct net_device_stats *stats = &(priv->ndev->stats);
T
Tomoya 已提交
653 654
	int i;
	u32 id2;
T
Tomoya 已提交
655
	u16 data_reg;
656

T
Tomoya 已提交
657 658 659
	do {
		/* Reading the messsage object from the Message RAM */
		iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
T
Tomoya 已提交
660
		pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, obj_num);
661

T
Tomoya 已提交
662 663 664 665 666
		/* Reading the MCONT register. */
		reg = ioread32(&priv->regs->ifregs[0].mcont);

		if (reg & PCH_IF_MCONT_EOB)
			break;
667 668

		/* If MsgLost bit set. */
T
Tomoya 已提交
669
		if (reg & PCH_IF_MCONT_MSGLOST) {
T
Tomoya 已提交
670
			pch_can_rx_msg_lost(ndev, obj_num);
671
			rcv_pkts++;
T
Tomoya 已提交
672 673 674 675 676 677
			quota--;
			obj_num++;
			continue;
		} else if (!(reg & PCH_IF_MCONT_NEWDAT)) {
			obj_num++;
			continue;
678 679 680 681 682 683 684
		}

		skb = alloc_can_skb(priv->ndev, &cf);
		if (!skb)
			return -ENOMEM;

		/* Get Received data */
T
Tomoya 已提交
685 686
		id2 = ioread32(&priv->regs->ifregs[0].id2);
		if (id2 & PCH_ID2_XTD) {
687
			id = (ioread32(&priv->regs->ifregs[0].id1) & 0xffff);
T
Tomoya 已提交
688 689
			id |= (((id2) & 0x1fff) << 16);
			cf->can_id = id | CAN_EFF_FLAG;
690
		} else {
T
Tomoya 已提交
691 692
			id = (id2 >> 2) & CAN_SFF_MASK;
			cf->can_id = id;
693 694
		}

T
Tomoya 已提交
695
		if (id2 & PCH_ID2_DIR)
696
			cf->can_id |= CAN_RTR_FLAG;
T
Tomoya 已提交
697 698 699

		cf->can_dlc = get_can_dlc((ioread32(&priv->regs->
						    ifregs[0].mcont)) & 0xF);
700

T
Tomoya 已提交
701 702 703 704
		for (i = 0; i < cf->can_dlc; i += 2) {
			data_reg = ioread16(&priv->regs->ifregs[0].data[i / 2]);
			cf->data[i] = data_reg;
			cf->data[i + 1] = data_reg >> 8;
705 706 707 708 709
		}

		netif_receive_skb(skb);
		rcv_pkts++;
		stats->rx_packets++;
T
Tomoya 已提交
710
		quota--;
711 712
		stats->rx_bytes += cf->can_dlc;

T
Tomoya 已提交
713 714 715
		pch_fifo_thresh(priv, obj_num);
		obj_num++;
	} while (quota > 0);
716 717 718

	return rcv_pkts;
}
T
Tomoya 已提交
719 720

static void pch_can_tx_complete(struct net_device *ndev, u32 int_stat)
721 722 723 724
{
	struct pch_can_priv *priv = netdev_priv(ndev);
	struct net_device_stats *stats = &(priv->ndev->stats);
	u32 dlc;
T
Tomoya 已提交
725 726 727 728

	can_get_echo_skb(ndev, int_stat - PCH_RX_OBJ_END - 1);
	iowrite32(PCH_CMASK_RX_TX_GET | PCH_CMASK_CLRINTPND,
		  &priv->regs->ifregs[1].cmask);
T
Tomoya 已提交
729
	pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, int_stat);
T
Tomoya 已提交
730 731 732 733 734 735 736 737
	dlc = get_can_dlc(ioread32(&priv->regs->ifregs[1].mcont) &
			  PCH_IF_MCONT_DLC);
	stats->tx_bytes += dlc;
	stats->tx_packets++;
	if (int_stat == PCH_TX_OBJ_END)
		netif_wake_queue(ndev);
}

T
Tomoya 已提交
738
static int pch_can_poll(struct napi_struct *napi, int quota)
T
Tomoya 已提交
739 740 741
{
	struct net_device *ndev = napi->dev;
	struct pch_can_priv *priv = netdev_priv(ndev);
742 743 744 745 746 747
	u32 int_stat;
	int rcv_pkts = 0;
	u32 reg_stat;

	int_stat = pch_can_int_pending(priv);
	if (!int_stat)
T
Tomoya 已提交
748
		goto end;
749

T
Tomoya 已提交
750
	if ((int_stat == PCH_STATUS_INT) && (quota > 0)) {
751 752
		reg_stat = ioread32(&priv->regs->stat);
		if (reg_stat & (PCH_BUS_OFF | PCH_LEC_ALL)) {
T
Tomoya 已提交
753 754
			if (reg_stat & PCH_BUS_OFF ||
			   (reg_stat & PCH_LEC_ALL) != PCH_LEC_ALL) {
755
				pch_can_error(ndev, reg_stat);
T
Tomoya 已提交
756 757
				quota--;
			}
758 759
		}

T
Tomoya 已提交
760
		if (reg_stat & PCH_TX_OK)
761 762 763 764 765 766 767 768
			pch_can_bit_clear(&priv->regs->stat, PCH_TX_OK);

		if (reg_stat & PCH_RX_OK)
			pch_can_bit_clear(&priv->regs->stat, PCH_RX_OK);

		int_stat = pch_can_int_pending(priv);
	}

T
Tomoya 已提交
769 770 771
	if (quota == 0)
		goto end;

772
	if ((int_stat >= PCH_RX_OBJ_START) && (int_stat <= PCH_RX_OBJ_END)) {
T
Tomoya 已提交
773
		rcv_pkts += pch_can_rx_normal(ndev, int_stat, quota);
T
Tomoya 已提交
774 775 776
		quota -= rcv_pkts;
		if (quota < 0)
			goto end;
777 778 779
	} else if ((int_stat >= PCH_TX_OBJ_START) &&
		   (int_stat <= PCH_TX_OBJ_END)) {
		/* Handle transmission interrupt */
T
Tomoya 已提交
780
		pch_can_tx_complete(ndev, int_stat);
781 782
	}

T
Tomoya 已提交
783
end:
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
	napi_complete(napi);
	pch_can_set_int_enables(priv, PCH_CAN_ALL);

	return rcv_pkts;
}

static int pch_set_bittiming(struct net_device *ndev)
{
	struct pch_can_priv *priv = netdev_priv(ndev);
	const struct can_bittiming *bt = &priv->can.bittiming;
	u32 canbit;
	u32 bepe;
	u32 brp;

	/* Setting the CCE bit for accessing the Can Timing register. */
T
Tomoya 已提交
799
	pch_can_bit_set(&priv->regs->cont, PCH_CTRL_CCE);
800 801

	brp = (bt->tq) / (1000000000/PCH_CAN_CLK) - 1;
T
Tomoya 已提交
802
	canbit = brp & PCH_MSK_BITT_BRP;
T
Tomoya 已提交
803 804 805 806
	canbit |= (bt->sjw - 1) << PCH_BIT_SJW_SHIFT;
	canbit |= (bt->phase_seg1 + bt->prop_seg - 1) << PCH_BIT_TSEG1_SHIFT;
	canbit |= (bt->phase_seg2 - 1) << PCH_BIT_TSEG2_SHIFT;
	bepe = (brp & PCH_MSK_BRPE_BRPE) >> PCH_BIT_BRPE_BRPE_SHIFT;
807 808
	iowrite32(canbit, &priv->regs->bitt);
	iowrite32(bepe, &priv->regs->brpe);
T
Tomoya 已提交
809
	pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_CCE);
810 811 812 813 814 815 816 817 818 819 820 821 822 823

	return 0;
}

static void pch_can_start(struct net_device *ndev)
{
	struct pch_can_priv *priv = netdev_priv(ndev);

	if (priv->can.state != CAN_STATE_STOPPED)
		pch_can_reset(priv);

	pch_set_bittiming(ndev);
	pch_can_set_optmode(priv);

824 825
	pch_can_set_tx_all(priv, 1);
	pch_can_set_rx_all(priv, 1);
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858

	/* Setting the CAN to run mode. */
	pch_can_set_run_mode(priv, PCH_CAN_RUN);

	priv->can.state = CAN_STATE_ERROR_ACTIVE;

	return;
}

static int pch_can_do_set_mode(struct net_device *ndev, enum can_mode mode)
{
	int ret = 0;

	switch (mode) {
	case CAN_MODE_START:
		pch_can_start(ndev);
		netif_wake_queue(ndev);
		break;
	default:
		ret = -EOPNOTSUPP;
		break;
	}

	return ret;
}

static int pch_can_open(struct net_device *ndev)
{
	struct pch_can_priv *priv = netdev_priv(ndev);
	int retval;

	retval = pci_enable_msi(priv->dev);
	if (retval) {
859
		netdev_err(ndev, "PCH CAN opened without MSI\n");
860 861
		priv->use_msi = 0;
	} else {
862
		netdev_err(ndev, "PCH CAN opened with MSI\n");
863 864 865 866 867 868 869
		priv->use_msi = 1;
	}

	/* Regsitering the interrupt. */
	retval = request_irq(priv->dev->irq, pch_can_interrupt, IRQF_SHARED,
			     ndev->name, ndev);
	if (retval) {
870
		netdev_err(ndev, "request_irq failed.\n");
871 872 873 874 875 876
		goto req_irq_err;
	}

	/* Open common can device */
	retval = open_candev(ndev);
	if (retval) {
877
		netdev_err(ndev, "open_candev() failed %d\n", retval);
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
		goto err_open_candev;
	}

	pch_can_init(priv);
	pch_can_start(ndev);
	napi_enable(&priv->napi);
	netif_start_queue(ndev);

	return 0;

err_open_candev:
	free_irq(priv->dev->irq, ndev);
req_irq_err:
	if (priv->use_msi)
		pci_disable_msi(priv->dev);

	pch_can_release(priv);

	return retval;
}

static int pch_close(struct net_device *ndev)
{
	struct pch_can_priv *priv = netdev_priv(ndev);

	netif_stop_queue(ndev);
	napi_disable(&priv->napi);
	pch_can_release(priv);
	free_irq(priv->dev->irq, ndev);
	if (priv->use_msi)
		pci_disable_msi(priv->dev);
	close_candev(ndev);
	priv->can.state = CAN_STATE_STOPPED;
	return 0;
}

static netdev_tx_t pch_xmit(struct sk_buff *skb, struct net_device *ndev)
{
	struct pch_can_priv *priv = netdev_priv(ndev);
	struct can_frame *cf = (struct can_frame *)skb->data;
T
Tomoya 已提交
918
	int tx_obj_no;
T
Tomoya 已提交
919
	int i;
T
Tomoya 已提交
920
	u32 id2;
921 922 923 924

	if (can_dropped_invalid_skb(ndev, skb))
		return NETDEV_TX_OK;

T
Tomoya 已提交
925 926 927
	if (priv->tx_obj == PCH_TX_OBJ_END) {
		if (ioread32(&priv->regs->treq2) & PCH_TREQ2_TX_MASK)
			netif_stop_queue(ndev);
928

T
Tomoya 已提交
929
		tx_obj_no = priv->tx_obj;
T
Tomoya 已提交
930
		priv->tx_obj = PCH_TX_OBJ_START;
931
	} else {
T
Tomoya 已提交
932
		tx_obj_no = priv->tx_obj;
T
Tomoya 已提交
933
		priv->tx_obj++;
934 935 936
	}

	/* Reading the Msg Obj from the Msg RAM to the Interface register. */
937
	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[1].cmask);
T
Tomoya 已提交
938
	pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, tx_obj_no);
939 940

	/* Setting the CMASK register. */
941
	pch_can_bit_set(&priv->regs->ifregs[1].cmask, PCH_CMASK_ALL);
942 943 944

	/* If ID extended is set. */
	if (cf->can_id & CAN_EFF_FLAG) {
T
Tomoya 已提交
945 946
		iowrite32(cf->can_id & 0xffff, &priv->regs->ifregs[1].id1);
		id2 = ((cf->can_id >> 16) & 0x1fff) | PCH_ID2_XTD;
947
	} else {
T
Tomoya 已提交
948 949
		iowrite32(0, &priv->regs->ifregs[1].id1);
		id2 = (cf->can_id & CAN_SFF_MASK) << 2;
950 951
	}

T
Tomoya 已提交
952 953
	id2 |= PCH_ID_MSGVAL;

954 955
	/* If remote frame has to be transmitted.. */
	if (cf->can_id & CAN_RTR_FLAG)
T
Tomoya 已提交
956 957 958 959 960
		id2 &= ~PCH_ID2_DIR;
	else
		id2 |= PCH_ID2_DIR;

	iowrite32(id2, &priv->regs->ifregs[1].id2);
961

T
Tomoya 已提交
962 963 964 965
	/* Copy data to register */
	for (i = 0; i < cf->can_dlc; i += 2) {
		iowrite16(cf->data[i] | (cf->data[i + 1] << 8),
			  &priv->regs->ifregs[1].data[i / 2]);
966 967
	}

T
Tomoya 已提交
968
	can_put_echo_skb(skb, ndev, tx_obj_no - PCH_RX_OBJ_END - 1);
969 970

	/* Updating the size of the data. */
T
Tomoya 已提交
971 972
	iowrite32(cf->can_dlc | PCH_IF_MCONT_NEWDAT | PCH_IF_MCONT_TXRQXT |
		  PCH_IF_MCONT_TXIE, &priv->regs->ifregs[1].mcont);
973

T
Tomoya 已提交
974
	pch_can_rw_msg_obj(&priv->regs->ifregs[1].creq, tx_obj_no);
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999

	return NETDEV_TX_OK;
}

static const struct net_device_ops pch_can_netdev_ops = {
	.ndo_open		= pch_can_open,
	.ndo_stop		= pch_close,
	.ndo_start_xmit		= pch_xmit,
};

static void __devexit pch_can_remove(struct pci_dev *pdev)
{
	struct net_device *ndev = pci_get_drvdata(pdev);
	struct pch_can_priv *priv = netdev_priv(ndev);

	unregister_candev(priv->ndev);
	free_candev(priv->ndev);
	pci_iounmap(pdev, priv->regs);
	pci_release_regions(pdev);
	pci_disable_device(pdev);
	pci_set_drvdata(pdev, NULL);
	pch_can_reset(priv);
}

#ifdef CONFIG_PM
T
Tomoya 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
static void pch_can_set_int_custom(struct pch_can_priv *priv)
{
	/* Clearing the IE, SIE and EIE bits of Can control register. */
	pch_can_bit_clear(&priv->regs->cont, PCH_CTRL_IE_SIE_EIE);

	/* Appropriately setting them. */
	pch_can_bit_set(&priv->regs->cont,
			((priv->int_enables & PCH_MSK_CTRL_IE_SIE_EIE) << 1));
}

/* This function retrieves interrupt enabled for the CAN device. */
T
Tomoya 已提交
1011
static u32 pch_can_get_int_enables(struct pch_can_priv *priv)
T
Tomoya 已提交
1012 1013
{
	/* Obtaining the status of IE, SIE and EIE interrupt bits. */
T
Tomoya 已提交
1014
	return (ioread32(&priv->regs->cont) & PCH_CTRL_IE_SIE_EIE) >> 1;
T
Tomoya 已提交
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
}

static u32 pch_can_get_rxtx_ir(struct pch_can_priv *priv, u32 buff_num,
			       enum pch_ifreg dir)
{
	u32 ie, enable;

	if (dir)
		ie = PCH_IF_MCONT_RXIE;
	else
		ie = PCH_IF_MCONT_TXIE;

	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[dir].cmask);
T
Tomoya 已提交
1028
	pch_can_rw_msg_obj(&priv->regs->ifregs[dir].creq, buff_num);
T
Tomoya 已提交
1029 1030

	if (((ioread32(&priv->regs->ifregs[dir].id2)) & PCH_ID_MSGVAL) &&
T
Tomoya 已提交
1031
			((ioread32(&priv->regs->ifregs[dir].mcont)) & ie))
T
Tomoya 已提交
1032
		enable = 1;
T
Tomoya 已提交
1033
	else
T
Tomoya 已提交
1034
		enable = 0;
T
Tomoya 已提交
1035

T
Tomoya 已提交
1036 1037 1038 1039
	return enable;
}

static void pch_can_set_rx_buffer_link(struct pch_can_priv *priv,
T
Tomoya 已提交
1040
				       u32 buffer_num, int set)
T
Tomoya 已提交
1041 1042
{
	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
T
Tomoya 已提交
1043
	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, buffer_num);
T
Tomoya 已提交
1044 1045
	iowrite32(PCH_CMASK_RDWR | PCH_CMASK_CTRL,
		  &priv->regs->ifregs[0].cmask);
T
Tomoya 已提交
1046
	if (set)
T
Tomoya 已提交
1047 1048 1049 1050 1051
		pch_can_bit_clear(&priv->regs->ifregs[0].mcont,
				  PCH_IF_MCONT_EOB);
	else
		pch_can_bit_set(&priv->regs->ifregs[0].mcont, PCH_IF_MCONT_EOB);

T
Tomoya 已提交
1052
	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, buffer_num);
T
Tomoya 已提交
1053 1054
}

T
Tomoya 已提交
1055
static u32 pch_can_get_rx_buffer_link(struct pch_can_priv *priv, u32 buffer_num)
T
Tomoya 已提交
1056
{
T
Tomoya 已提交
1057 1058
	u32 link;

T
Tomoya 已提交
1059
	iowrite32(PCH_CMASK_RX_TX_GET, &priv->regs->ifregs[0].cmask);
T
Tomoya 已提交
1060
	pch_can_rw_msg_obj(&priv->regs->ifregs[0].creq, buffer_num);
T
Tomoya 已提交
1061 1062

	if (ioread32(&priv->regs->ifregs[0].mcont) & PCH_IF_MCONT_EOB)
T
Tomoya 已提交
1063
		link = 0;
T
Tomoya 已提交
1064
	else
T
Tomoya 已提交
1065 1066
		link = 1;
	return link;
T
Tomoya 已提交
1067 1068 1069 1070 1071
}

static int pch_can_get_buffer_status(struct pch_can_priv *priv)
{
	return (ioread32(&priv->regs->treq1) & 0xffff) |
T
Tomoya 已提交
1072
	       (ioread32(&priv->regs->treq2) << 16);
T
Tomoya 已提交
1073 1074
}

1075 1076 1077 1078 1079
static int pch_can_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int i;			/* Counter variable. */
	int retval;		/* Return value. */
	u32 buf_stat;	/* Variable for reading the transmit buffer status. */
T
Tomoya 已提交
1080
	int counter = PCH_COUNTER_LIMIT;
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102

	struct net_device *dev = pci_get_drvdata(pdev);
	struct pch_can_priv *priv = netdev_priv(dev);

	/* Stop the CAN controller */
	pch_can_set_run_mode(priv, PCH_CAN_STOP);

	/* Indicate that we are aboutto/in suspend */
	priv->can.state = CAN_STATE_SLEEPING;

	/* Waiting for all transmission to complete. */
	while (counter) {
		buf_stat = pch_can_get_buffer_status(priv);
		if (!buf_stat)
			break;
		counter--;
		udelay(1);
	}
	if (!counter)
		dev_err(&pdev->dev, "%s -> Transmission time out.\n", __func__);

	/* Save interrupt configuration and then disable them */
T
Tomoya 已提交
1103
	priv->int_enables = pch_can_get_int_enables(priv);
1104 1105 1106
	pch_can_set_int_enables(priv, PCH_CAN_DISABLE);

	/* Save Tx buffer enable state */
1107 1108
	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++)
		priv->tx_enable[i] = pch_can_get_rxtx_ir(priv, i, PCH_TX_IFREG);
1109 1110

	/* Disable all Transmit buffers */
1111
	pch_can_set_tx_all(priv, 0);
1112 1113

	/* Save Rx buffer enable state */
1114 1115
	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++) {
		priv->rx_enable[i] = pch_can_get_rxtx_ir(priv, i, PCH_RX_IFREG);
T
Tomoya 已提交
1116
		priv->rx_link[i] = pch_can_get_rx_buffer_link(priv, i);
1117 1118 1119
	}

	/* Disable all Receive buffers */
1120
	pch_can_set_rx_all(priv, 0);
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	retval = pci_save_state(pdev);
	if (retval) {
		dev_err(&pdev->dev, "pci_save_state failed.\n");
	} else {
		pci_enable_wake(pdev, PCI_D3hot, 0);
		pci_disable_device(pdev);
		pci_set_power_state(pdev, pci_choose_state(pdev, state));
	}

	return retval;
}

static int pch_can_resume(struct pci_dev *pdev)
{
	int i;			/* Counter variable. */
	int retval;		/* Return variable. */
	struct net_device *dev = pci_get_drvdata(pdev);
	struct pch_can_priv *priv = netdev_priv(dev);

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
	retval = pci_enable_device(pdev);
	if (retval) {
		dev_err(&pdev->dev, "pci_enable_device failed.\n");
		return retval;
	}

	pci_enable_wake(pdev, PCI_D3hot, 0);

	priv->can.state = CAN_STATE_ERROR_ACTIVE;

	/* Disabling all interrupts. */
	pch_can_set_int_enables(priv, PCH_CAN_DISABLE);

	/* Setting the CAN device in Stop Mode. */
	pch_can_set_run_mode(priv, PCH_CAN_STOP);

	/* Configuring the transmit and receive buffers. */
	pch_can_config_rx_tx_buffers(priv);

	/* Restore the CAN state */
	pch_set_bittiming(dev);

	/* Listen/Active */
	pch_can_set_optmode(priv);

	/* Enabling the transmit buffer. */
1168 1169
	for (i = PCH_TX_OBJ_START; i <= PCH_TX_OBJ_END; i++)
		pch_can_set_rxtx(priv, i, priv->tx_enable[i], PCH_TX_IFREG);
1170 1171

	/* Configuring the receive buffer and enabling them. */
1172 1173 1174
	for (i = PCH_RX_OBJ_START; i <= PCH_RX_OBJ_END; i++) {
		/* Restore buffer link */
		pch_can_set_rx_buffer_link(priv, i, priv->rx_link[i]);
1175

1176 1177
		/* Restore buffer enables */
		pch_can_set_rxtx(priv, i, priv->rx_enable[i], PCH_RX_IFREG);
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
	}

	/* Enable CAN Interrupts */
	pch_can_set_int_custom(priv);

	/* Restore Run Mode */
	pch_can_set_run_mode(priv, PCH_CAN_RUN);

	return retval;
}
#else
#define pch_can_suspend NULL
#define pch_can_resume NULL
#endif

static int pch_can_get_berr_counter(const struct net_device *dev,
				    struct can_berr_counter *bec)
{
	struct pch_can_priv *priv = netdev_priv(dev);
T
Tomoya 已提交
1197
	u32 errc = ioread32(&priv->regs->errc);
1198

T
Tomoya 已提交
1199 1200
	bec->txerr = errc & PCH_TEC;
	bec->rxerr = (errc & PCH_REC) >> 8;
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231

	return 0;
}

static int __devinit pch_can_probe(struct pci_dev *pdev,
				   const struct pci_device_id *id)
{
	struct net_device *ndev;
	struct pch_can_priv *priv;
	int rc;
	void __iomem *addr;

	rc = pci_enable_device(pdev);
	if (rc) {
		dev_err(&pdev->dev, "Failed pci_enable_device %d\n", rc);
		goto probe_exit_endev;
	}

	rc = pci_request_regions(pdev, KBUILD_MODNAME);
	if (rc) {
		dev_err(&pdev->dev, "Failed pci_request_regions %d\n", rc);
		goto probe_exit_pcireq;
	}

	addr = pci_iomap(pdev, 1, 0);
	if (!addr) {
		rc = -EIO;
		dev_err(&pdev->dev, "Failed pci_iomap\n");
		goto probe_exit_ipmap;
	}

1232
	ndev = alloc_candev(sizeof(struct pch_can_priv), PCH_TX_OBJ_END);
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
	if (!ndev) {
		rc = -ENOMEM;
		dev_err(&pdev->dev, "Failed alloc_candev\n");
		goto probe_exit_alloc_candev;
	}

	priv = netdev_priv(ndev);
	priv->ndev = ndev;
	priv->regs = addr;
	priv->dev = pdev;
	priv->can.bittiming_const = &pch_can_bittiming_const;
	priv->can.do_set_mode = pch_can_do_set_mode;
	priv->can.do_get_berr_counter = pch_can_get_berr_counter;
	priv->can.ctrlmode_supported = CAN_CTRLMODE_LISTENONLY |
				       CAN_CTRLMODE_LOOPBACK;
1248
	priv->tx_obj = PCH_TX_OBJ_START; /* Point head of Tx Obj */
1249 1250 1251 1252 1253 1254 1255 1256 1257

	ndev->irq = pdev->irq;
	ndev->flags |= IFF_ECHO;

	pci_set_drvdata(pdev, ndev);
	SET_NETDEV_DEV(ndev, &pdev->dev);
	ndev->netdev_ops = &pch_can_netdev_ops;
	priv->can.clock.freq = PCH_CAN_CLK; /* Hz */

T
Tomoya 已提交
1258
	netif_napi_add(ndev, &priv->napi, pch_can_poll, PCH_RX_OBJ_END);
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279

	rc = register_candev(ndev);
	if (rc) {
		dev_err(&pdev->dev, "Failed register_candev %d\n", rc);
		goto probe_exit_reg_candev;
	}

	return 0;

probe_exit_reg_candev:
	free_candev(ndev);
probe_exit_alloc_candev:
	pci_iounmap(pdev, addr);
probe_exit_ipmap:
	pci_release_regions(pdev);
probe_exit_pcireq:
	pci_disable_device(pdev);
probe_exit_endev:
	return rc;
}

1280
static struct pci_driver pch_can_pci_driver = {
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	.name = "pch_can",
	.id_table = pch_pci_tbl,
	.probe = pch_can_probe,
	.remove = __devexit_p(pch_can_remove),
	.suspend = pch_can_suspend,
	.resume = pch_can_resume,
};

static int __init pch_can_pci_init(void)
{
1291
	return pci_register_driver(&pch_can_pci_driver);
1292 1293 1294 1295 1296
}
module_init(pch_can_pci_init);

static void __exit pch_can_pci_exit(void)
{
1297
	pci_unregister_driver(&pch_can_pci_driver);
1298 1299 1300
}
module_exit(pch_can_pci_exit);

1301
MODULE_DESCRIPTION("Intel EG20T PCH CAN(Controller Area Network) Driver");
1302 1303
MODULE_LICENSE("GPL v2");
MODULE_VERSION("0.94");