armada-8040-mcbin.dts 6.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
/*
 * Copyright (C) 2016 Marvell Technology Group Ltd.
 *
 * This file is dual-licensed: you can use it either under the terms
 * of the GPLv2 or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
 *
 *  a) This library is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This library is distributed in the hope that it will be useful,
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
 */

/*
 * Device Tree file for MACCHIATOBin Armada 8040 community board platform
 */

#include "armada-8040.dtsi"

49 50
#include <dt-bindings/gpio/gpio.h>

51 52 53 54 55
/ {
	model = "Marvell 8040 MACHIATOBin";
	compatible = "marvell,armada8040-mcbin", "marvell,armada8040",
			"marvell,armada-ap806-quad", "marvell,armada-ap806";

56 57 58 59
	chosen {
		stdout-path = "serial0:115200n8";
	};

60
	memory@0 {
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
		device_type = "memory";
		reg = <0x0 0x0 0x0 0x80000000>;
	};

	/* Regulator labels correspond with schematics */
	v_3_3: regulator-3-3v {
		compatible = "regulator-fixed";
		regulator-name = "v_3_3";
		regulator-min-microvolt = <3300000>;
		regulator-max-microvolt = <3300000>;
		regulator-always-on;
		status = "okay";
	};

	v_vddo_h: regulator-1-8v {
		compatible = "regulator-fixed";
		regulator-name = "v_vddo_h";
		regulator-min-microvolt = <1800000>;
		regulator-max-microvolt = <1800000>;
		regulator-always-on;
		status = "okay";
	};

	v_5v0_usb3_hst_vbus: regulator-usb3-vbus0 {
		compatible = "regulator-fixed";
86
		enable-active-high;
87
		gpio = <&cp0_gpio2 15 GPIO_ACTIVE_HIGH>;
88
		pinctrl-names = "default";
89
		pinctrl-0 = <&cp0_xhci_vbus_pins>;
90 91 92 93 94 95 96 97 98 99 100 101 102 103
		regulator-name = "v_5v0_usb3_hst_vbus";
		regulator-min-microvolt = <5000000>;
		regulator-max-microvolt = <5000000>;
		status = "okay";
	};

	usb3h0_phy: usb3_phy0 {
		compatible = "usb-nop-xceiv";
		vcc-supply = <&v_5v0_usb3_hst_vbus>;
	};
};

&uart0 {
	status = "okay";
104 105
	pinctrl-0 = <&uart0_pins>;
	pinctrl-names = "default";
106 107
};

108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
&ap_sdhci0 {
	bus-width = <8>;
	/*
	 * Not stable in HS modes - phy needs "more calibration", so add
	 * the "slow-mode" and disable SDR104, SDR50 and DDR50 modes.
	 */
	marvell,xenon-phy-slow-mode;
	no-1-8-v;
	no-sd;
	no-sdio;
	non-removable;
	status = "okay";
	vqmmc-supply = <&v_vddo_h>;
};

123
&cp0_i2c0 {
124
	clock-frequency = <100000>;
125
	pinctrl-names = "default";
126
	pinctrl-0 = <&cp0_i2c0_pins>;
127 128 129
	status = "okay";
};

130
&cp0_i2c1 {
131 132
	clock-frequency = <100000>;
	pinctrl-names = "default";
133
	pinctrl-0 = <&cp0_i2c1_pins>;
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
	status = "okay";

	i2c-switch@70 {
		compatible = "nxp,pca9548";
		#address-cells = <1>;
		#size-cells = <0>;
		reg = <0x70>;

		sfpp0_i2c: i2c@0 {
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0>;
		};
		sfpp1_i2c: i2c@1 {
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <1>;
		};
		sfp_1g_i2c: i2c@2 {
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <2>;
		};
	};
};

160
&cp0_mdio {
161
	pinctrl-names = "default";
162
	pinctrl-0 = <&cp0_ge_mdio_pins>;
163 164
	status = "okay";

165 166 167 168 169
	ge_phy: ethernet-phy@0 {
		reg = <0>;
	};
};

170
&cp0_pcie0 {
171
	pinctrl-names = "default";
172
	pinctrl-0 = <&cp0_pcie_pins>;
173 174
	num-lanes = <4>;
	num-viewport = <8>;
175
	reset-gpio = <&cp0_gpio1 20 GPIO_ACTIVE_LOW>;
176 177 178
	status = "okay";
};

179 180
&cp0_pinctrl {
	cp0_ge_mdio_pins: ge-mdio-pins {
181 182 183
		marvell,pins = "mpp32", "mpp34";
		marvell,function = "ge";
	};
184
	cp0_i2c1_pins: i2c1-pins {
185 186 187
		marvell,pins = "mpp35", "mpp36";
		marvell,function = "i2c1";
	};
188
	cp0_i2c0_pins: i2c0-pins {
189 190 191
		marvell,pins = "mpp37", "mpp38";
		marvell,function = "i2c0";
	};
192
	cp0_xhci_vbus_pins: xhci0-vbus-pins {
193 194 195
		marvell,pins = "mpp47";
		marvell,function = "gpio";
	};
196
	cp0_pcie_pins: pcie-pins {
197 198 199
		marvell,pins = "mpp52";
		marvell,function = "gpio";
	};
200
	cp0_sdhci_pins: sdhci-pins {
201 202 203 204 205 206
		marvell,pins = "mpp55", "mpp56", "mpp57", "mpp58", "mpp59",
			       "mpp60", "mpp61";
		marvell,function = "sdio";
	};
};

207
&cp0_xmdio {
208 209 210 211 212 213 214 215 216 217 218 219 220
	status = "okay";

	phy0: ethernet-phy@0 {
		compatible = "ethernet-phy-ieee802.3-c45";
		reg = <0>;
	};

	phy8: ethernet-phy@8 {
		compatible = "ethernet-phy-ieee802.3-c45";
		reg = <8>;
	};
};

221
&cp0_ethernet {
222 223 224
	status = "okay";
};

225
&cp0_eth0 {
226
	status = "okay";
227
	/* Network PHY */
228 229
	phy = <&phy0>;
	phy-mode = "10gbase-kr";
230
	/* Generic PHY, providing serdes lanes */
231
	phys = <&cp0_comphy4 0>;
232 233
};

234
&cp0_sata0 {
235 236 237 238
	/* CPM Lane 0 - U29 */
	status = "okay";
};

239
&cp0_sdhci0 {
240 241 242
	/* U6 */
	broken-cd;
	bus-width = <4>;
243
	pinctrl-names = "default";
244
	pinctrl-0 = <&cp0_sdhci_pins>;
245 246 247 248
	status = "okay";
	vqmmc-supply = <&v_3_3>;
};

249
&cp0_usb3_0 {
250 251 252 253
	/* J38? - USB2.0 only */
	status = "okay";
};

254
&cp0_usb3_1 {
255 256 257 258
	/* J38? - USB2.0 only */
	status = "okay";
};

259
&cp1_ethernet {
260 261 262
	status = "okay";
};

263
&cp1_eth0 {
264
	status = "okay";
265
	/* Network PHY */
266 267
	phy = <&phy8>;
	phy-mode = "10gbase-kr";
268
	/* Generic PHY, providing serdes lanes */
269
	phys = <&cp1_comphy4 0>;
270 271
};

272
&cp1_eth1 {
273 274
	/* CPS Lane 0 - J5 (Gigabit RJ45) */
	status = "okay";
275
	/* Network PHY */
276 277
	phy = <&ge_phy>;
	phy-mode = "sgmii";
278
	/* Generic PHY, providing serdes lanes */
279
	phys = <&cp1_comphy0 1>;
280 281
};

282 283
&cp1_pinctrl {
	cp1_spi1_pins: spi1-pins {
284 285 286 287 288
		marvell,pins = "mpp12", "mpp13", "mpp14", "mpp15", "mpp16";
		marvell,function = "spi1";
	};
};

289
&cp1_sata0 {
290 291 292 293 294
	/* CPS Lane 1 - U32 */
	/* CPS Lane 3 - U31 */
	status = "okay";
};

295
&cp1_spi1 {
296
	pinctrl-names = "default";
297
	pinctrl-0 = <&cp1_spi1_pins>;
298 299 300 301 302 303 304 305 306
	status = "okay";

	spi-flash@0 {
		compatible = "st,w25q32";
		spi-max-frequency = <50000000>;
		reg = <0>;
	};
};

307
&cp1_usb3_0 {
308 309 310 311
	/* CPS Lane 2 - CON7 */
	usb-phy = <&usb3h0_phy>;
	status = "okay";
};