renesas_sdhi_core.c 24.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2
/*
3
 * Renesas SDHI
4
 *
5 6
 * Copyright (C) 2015-19 Renesas Electronics Corporation
 * Copyright (C) 2016-19 Sang Engineering, Wolfram Sang
7
 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * Copyright (C) 2009 Magnus Damm
 *
 * Based on "Compaq ASIC3 support":
 *
 * Copyright 2001 Compaq Computer Corporation.
 * Copyright 2004-2005 Phil Blundell
 * Copyright 2007-2008 OpenedHand Ltd.
 *
 * Authors: Phil Blundell <pb@handhelds.org>,
 *	    Samuel Ortiz <sameo@openedhand.com>
 *
 */

#include <linux/kernel.h>
#include <linux/clk.h>
23
#include <linux/slab.h>
24
#include <linux/module.h>
25
#include <linux/of_device.h>
26
#include <linux/platform_device.h>
27
#include <linux/mmc/host.h>
28
#include <linux/mmc/slot-gpio.h>
29
#include <linux/mfd/tmio.h>
30
#include <linux/sh_dma.h>
S
Simon Horman 已提交
31
#include <linux/delay.h>
32 33 34
#include <linux/pinctrl/consumer.h>
#include <linux/pinctrl/pinctrl-state.h>
#include <linux/regulator/consumer.h>
35
#include <linux/sys_soc.h>
36

37
#include "renesas_sdhi.h"
38 39
#include "tmio_mmc.h"

40
#define HOST_MODE		0xe4
41

42
#define SDHI_VER_GEN2_SDR50	0x490c
43
#define SDHI_VER_RZ_A1		0x820b
44 45 46 47 48
/* very old datasheets said 0x490c for SDR104, too. They are wrong! */
#define SDHI_VER_GEN2_SDR104	0xcb0d
#define SDHI_VER_GEN3_SD	0xcc10
#define SDHI_VER_GEN3_SDMMC	0xcd10

49
struct renesas_sdhi_quirks {
50
	bool hs400_disabled;
51 52 53
	bool hs400_4taps;
};

54
static void renesas_sdhi_sdbuf_width(struct tmio_mmc_host *host, int width)
55 56 57 58 59
{
	u32 val;

	/*
	 * see also
60
	 *	renesas_sdhi_of_data :: dma_buswidth
61 62
	 */
	switch (sd_ctrl_read16(host, CTL_VERSION)) {
63
	case SDHI_VER_GEN2_SDR50:
64 65
		val = (width == 32) ? 0x0001 : 0x0000;
		break;
66
	case SDHI_VER_GEN2_SDR104:
67 68
		val = (width == 32) ? 0x0000 : 0x0001;
		break;
69 70
	case SDHI_VER_GEN3_SD:
	case SDHI_VER_GEN3_SDMMC:
W
Wolfram Sang 已提交
71 72 73 74 75 76 77
		if (width == 64)
			val = 0x0000;
		else if (width == 32)
			val = 0x0101;
		else
			val = 0x0001;
		break;
78 79 80 81 82
	default:
		/* nothing to do */
		return;
	}

83
	sd_ctrl_write16(host, HOST_MODE, val);
84 85
}

86
static int renesas_sdhi_clk_enable(struct tmio_mmc_host *host)
87
{
88
	struct mmc_host *mmc = host->mmc;
89
	struct renesas_sdhi *priv = host_to_priv(host);
90
	int ret = clk_prepare_enable(priv->clk);
91

92 93 94
	if (ret < 0)
		return ret;

95 96 97 98 99 100
	ret = clk_prepare_enable(priv->clk_cd);
	if (ret < 0) {
		clk_disable_unprepare(priv->clk);
		return ret;
	}

101 102 103 104 105 106 107 108 109 110 111 112 113 114
	/*
	 * The clock driver may not know what maximum frequency
	 * actually works, so it should be set with the max-frequency
	 * property which will already have been read to f_max.  If it
	 * was missing, assume the current frequency is the maximum.
	 */
	if (!mmc->f_max)
		mmc->f_max = clk_get_rate(priv->clk);

	/*
	 * Minimum frequency is the minimum input clock frequency
	 * divided by our maximum divider.
	 */
	mmc->f_min = max(clk_round_rate(priv->clk, 1) / 512, 1L);
115 116

	/* enable 16bit data access on SDBUF as default */
117
	renesas_sdhi_sdbuf_width(host, 16);
118

119 120 121
	return 0;
}

122
static unsigned int renesas_sdhi_clk_update(struct tmio_mmc_host *host,
123
					    unsigned int new_clock)
124
{
125
	struct renesas_sdhi *priv = host_to_priv(host);
126
	unsigned int freq, diff, best_freq = 0, diff_min = ~0;
127
	int i, ret;
128

129
	/* tested only on R-Car Gen2+ currently; may work for others */
130 131 132
	if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
		return clk_get_rate(priv->clk);

133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
	/*
	 * We want the bus clock to be as close as possible to, but no
	 * greater than, new_clock.  As we can divide by 1 << i for
	 * any i in [0, 9] we want the input clock to be as close as
	 * possible, but no greater than, new_clock << i.
	 */
	for (i = min(9, ilog2(UINT_MAX / new_clock)); i >= 0; i--) {
		freq = clk_round_rate(priv->clk, new_clock << i);
		if (freq > (new_clock << i)) {
			/* Too fast; look for a slightly slower option */
			freq = clk_round_rate(priv->clk,
					      (new_clock << i) / 4 * 3);
			if (freq > (new_clock << i))
				continue;
		}

		diff = new_clock - (freq >> i);
		if (diff <= diff_min) {
			best_freq = freq;
			diff_min = diff;
		}
	}

156
	ret = clk_set_rate(priv->clk, best_freq);
157

158
	return ret == 0 ? best_freq : clk_get_rate(priv->clk);
159 160
}

161 162
static void renesas_sdhi_set_clock(struct tmio_mmc_host *host,
				   unsigned int new_clock)
163
{
164
	u32 clk = 0, clock;
165 166 167 168

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
		sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

169 170
	if (new_clock == 0)
		goto out;
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188

	clock = renesas_sdhi_clk_update(host, new_clock) / 512;

	for (clk = 0x80000080; new_clock >= (clock << 1); clk >>= 1)
		clock <<= 1;

	/* 1/1 clock is option */
	if ((host->pdata->flags & TMIO_MMC_CLK_ACTUAL) && ((clk >> 22) & 0x1)) {
		if (!(host->mmc->ios.timing == MMC_TIMING_MMC_HS400))
			clk |= 0xff;
		else
			clk &= ~0xff;
	}

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, clk & CLK_CTL_DIV_MASK);
	if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
		usleep_range(10000, 11000);

189 190 191 192 193 194 195
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
		sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

out:
	/* HW engineers overrode docs: no sleep needed on R-Car2+ */
	if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
		usleep_range(10000, 11000);
196 197
}

198
static void renesas_sdhi_clk_disable(struct tmio_mmc_host *host)
199
{
200
	struct renesas_sdhi *priv = host_to_priv(host);
201

202
	clk_disable_unprepare(priv->clk);
203
	clk_disable_unprepare(priv->clk_cd);
204 205
}

206
static int renesas_sdhi_card_busy(struct mmc_host *mmc)
207 208 209
{
	struct tmio_mmc_host *host = mmc_priv(mmc);

210 211
	return !(sd_ctrl_read16_and_16_as_32(host, CTL_STATUS) &
		 TMIO_STAT_DAT0);
212 213
}

214
static int renesas_sdhi_start_signal_voltage_switch(struct mmc_host *mmc,
215
						    struct mmc_ios *ios)
216 217
{
	struct tmio_mmc_host *host = mmc_priv(mmc);
218
	struct renesas_sdhi *priv = host_to_priv(host);
219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
	struct pinctrl_state *pin_state;
	int ret;

	switch (ios->signal_voltage) {
	case MMC_SIGNAL_VOLTAGE_330:
		pin_state = priv->pins_default;
		break;
	case MMC_SIGNAL_VOLTAGE_180:
		pin_state = priv->pins_uhs;
		break;
	default:
		return -EINVAL;
	}

	/*
	 * If anything is missing, assume signal voltage is fixed at
	 * 3.3V and succeed/fail accordingly.
	 */
	if (IS_ERR(priv->pinctrl) || IS_ERR(pin_state))
		return ios->signal_voltage ==
			MMC_SIGNAL_VOLTAGE_330 ? 0 : -EINVAL;

	ret = mmc_regulator_set_vqmmc(host->mmc, ios);
	if (ret)
		return ret;

245
	return pinctrl_select_state(priv->pinctrl, pin_state);
246 247
}

248 249 250 251 252 253 254
/* SCC registers */
#define SH_MOBILE_SDHI_SCC_DTCNTL	0x000
#define SH_MOBILE_SDHI_SCC_TAPSET	0x002
#define SH_MOBILE_SDHI_SCC_DT2FF	0x004
#define SH_MOBILE_SDHI_SCC_CKSEL	0x006
#define SH_MOBILE_SDHI_SCC_RVSCNTL	0x008
#define SH_MOBILE_SDHI_SCC_RVSREQ	0x00A
255
#define SH_MOBILE_SDHI_SCC_TMPPORT2	0x00E
256 257 258 259 260 261 262 263 264 265 266 267

/* Definitions for values the SH_MOBILE_SDHI_SCC_DTCNTL register */
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN		BIT(0)
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT	16
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK	0xff

/* Definitions for values the SH_MOBILE_SDHI_SCC_CKSEL register */
#define SH_MOBILE_SDHI_SCC_CKSEL_DTSEL		BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSCNTL register */
#define SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN	BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSREQ register */
#define SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR	BIT(2)
268 269 270
/* Definitions for values the SH_MOBILE_SDHI_SCC_TMPPORT2 register */
#define SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL	BIT(4)
#define SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN	BIT(31)
271 272

static inline u32 sd_scc_read32(struct tmio_mmc_host *host,
273
				struct renesas_sdhi *priv, int addr)
274 275 276 277 278
{
	return readl(priv->scc_ctl + (addr << host->bus_shift));
}

static inline void sd_scc_write32(struct tmio_mmc_host *host,
279
				  struct renesas_sdhi *priv,
280 281 282 283 284
				  int addr, u32 val)
{
	writel(val, priv->scc_ctl + (addr << host->bus_shift));
}

285
static unsigned int renesas_sdhi_init_tuning(struct tmio_mmc_host *host)
286
{
287
	struct renesas_sdhi *priv;
288 289 290 291 292 293 294 295 296

	priv = host_to_priv(host);

	/* Initialize SCC */
	sd_ctrl_write32_as_16_and_16(host, CTL_STATUS, 0x0);

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

297 298 299 300 301
	/* set sampling clock selection range */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
		       0x8 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);

302 303 304 305 306 307 308 309
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

310
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF, priv->scc_tappos);
311

312 313 314
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

315 316 317 318 319 320
	/* Read TAPNUM */
	return (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL) >>
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK;
}

321
static void renesas_sdhi_prepare_tuning(struct tmio_mmc_host *host,
322
					unsigned long tap)
323
{
324
	struct renesas_sdhi *priv = host_to_priv(host);
325 326 327 328 329

	/* Set sampling clock position */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, tap);
}

330 331 332 333 334 335 336 337 338 339
static void renesas_sdhi_hs400_complete(struct tmio_mmc_host *host)
{
	struct renesas_sdhi *priv = host_to_priv(host);

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
		sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	/* Set HS400 mode */
	sd_ctrl_write16(host, CTL_SDIF_MODE, 0x0001 |
			sd_ctrl_read16(host, CTL_SDIF_MODE));
340 341 342 343

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF,
		       priv->scc_tappos_hs400);

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2,
		       (SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN |
			SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL) |
			sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2));

	/* Set the sampling clock selection range of HS400 mode */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
		       0x4 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);


	if (host->pdata->flags & TMIO_MMC_HAVE_4TAP_HS400)
		sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET,
			       host->tap_set / 2);

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
}

static void renesas_sdhi_reset_scc(struct tmio_mmc_host *host,
				   struct renesas_sdhi *priv)
{
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       ~SH_MOBILE_SDHI_SCC_CKSEL_DTSEL &
		       sd_scc_read32(host, priv,
				     SH_MOBILE_SDHI_SCC_CKSEL));
}

static void renesas_sdhi_disable_scc(struct tmio_mmc_host *host)
{
	struct renesas_sdhi *priv = host_to_priv(host);

	renesas_sdhi_reset_scc(host, priv);

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       ~SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN &
		       sd_scc_read32(host, priv,
				     SH_MOBILE_SDHI_SCC_DTCNTL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
}

static void renesas_sdhi_reset_hs400_mode(struct tmio_mmc_host *host,
					  struct renesas_sdhi *priv)
{
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	/* Reset HS400 mode */
	sd_ctrl_write16(host, CTL_SDIF_MODE, ~0x0001 &
			sd_ctrl_read16(host, CTL_SDIF_MODE));
403 404 405

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF, priv->scc_tappos);

406 407 408 409 410 411 412 413 414 415 416 417 418 419
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2,
		       ~(SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN |
			 SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL) &
			sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
}

static void renesas_sdhi_prepare_hs400_tuning(struct tmio_mmc_host *host)
{
	renesas_sdhi_reset_hs400_mode(host, host_to_priv(host));
}

420 421
#define SH_MOBILE_SDHI_MAX_TAP 3

422
static int renesas_sdhi_select_tuning(struct tmio_mmc_host *host)
423
{
424
	struct renesas_sdhi *priv = host_to_priv(host);
425 426 427 428 429 430 431 432 433
	unsigned long tap_cnt;  /* counter of tuning success */
	unsigned long tap_start;/* start position of tuning success */
	unsigned long tap_end;  /* end position of tuning success */
	unsigned long ntap;     /* temporary counter of tuning success */
	unsigned long i;

	/* Clear SCC_RVSREQ */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);

434 435 436 437 438 439 440 441 442 443 444 445
	/*
	 * When tuning CMD19 is issued twice for each tap, merge the
	 * result requiring the tap to be good in both runs before
	 * considering it for tuning selection.
	 */
	for (i = 0; i < host->tap_num * 2; i++) {
		int offset = host->tap_num * (i < host->tap_num ? 1 : -1);

		if (!test_bit(i, host->taps))
			clear_bit(i + offset, host->taps);
	}

446 447 448 449 450 451 452 453 454 455
	/*
	 * Find the longest consecutive run of successful probes.  If that
	 * is more than SH_MOBILE_SDHI_MAX_TAP probes long then use the
	 * center index as the tap.
	 */
	tap_cnt = 0;
	ntap = 0;
	tap_start = 0;
	tap_end = 0;
	for (i = 0; i < host->tap_num * 2; i++) {
456
		if (test_bit(i, host->taps)) {
457
			ntap++;
458
		} else {
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
			if (ntap > tap_cnt) {
				tap_start = i - ntap;
				tap_end = i - 1;
				tap_cnt = ntap;
			}
			ntap = 0;
		}
	}

	if (ntap > tap_cnt) {
		tap_start = i - ntap;
		tap_end = i - 1;
		tap_cnt = ntap;
	}

	if (tap_cnt >= SH_MOBILE_SDHI_MAX_TAP)
475
		host->tap_set = (tap_start + tap_end) / 2 % host->tap_num;
476 477 478 479
	else
		return -EIO;

	/* Set SCC */
480
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, host->tap_set);
481 482 483 484 485 486 487 488 489

	/* Enable auto re-tuning */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	return 0;
}

490
static bool renesas_sdhi_check_scc_error(struct tmio_mmc_host *host)
491
{
492
	struct renesas_sdhi *priv = host_to_priv(host);
493 494 495 496 497 498 499 500 501 502 503 504 505
	bool use_4tap = host->pdata->flags & TMIO_MMC_HAVE_4TAP_HS400;

	/*
	 * Skip checking SCC errors when running on 4 taps in HS400 mode as
	 * any retuning would still result in the same 4 taps being used.
	 */
	if (!(host->mmc->ios.timing == MMC_TIMING_UHS_SDR104) &&
	    !(host->mmc->ios.timing == MMC_TIMING_MMC_HS200) &&
	    !(host->mmc->ios.timing == MMC_TIMING_MMC_HS400 && !use_4tap))
		return false;

	if (mmc_doing_retune(host->mmc))
		return false;
506 507 508 509 510 511 512 513 514 515 516 517 518 519

	/* Check SCC error */
	if (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL) &
	    SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &&
	    sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ) &
	    SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR) {
		/* Clear SCC error */
		sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);
		return true;
	}

	return false;
}

520
static void renesas_sdhi_hw_reset(struct tmio_mmc_host *host)
521
{
522
	struct renesas_sdhi *priv;
523 524 525

	priv = host_to_priv(host);

526 527
	renesas_sdhi_reset_scc(host, priv);
	renesas_sdhi_reset_hs400_mode(host, priv);
528 529 530 531 532 533 534 535 536 537 538

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
539 540 541 542

	if (host->pdata->flags & TMIO_MMC_MIN_RCAR2)
		sd_ctrl_write32_as_16_and_16(host, CTL_IRQ_MASK,
					     TMIO_MASK_INIT_RCAR2);
543 544
}

545
static int renesas_sdhi_wait_idle(struct tmio_mmc_host *host, u32 bit)
S
Simon Horman 已提交
546 547
{
	int timeout = 1000;
548 549
	/* CBSY is set when busy, SCLKDIVEN is cleared when busy */
	u32 wait_state = (bit == TMIO_STAT_CMD_BUSY ? TMIO_STAT_CMD_BUSY : 0);
S
Simon Horman 已提交
550

551 552
	while (--timeout && (sd_ctrl_read16_and_16_as_32(host, CTL_STATUS)
			      & bit) == wait_state)
S
Simon Horman 已提交
553 554 555
		udelay(1);

	if (!timeout) {
556
		dev_warn(&host->pdev->dev, "timeout waiting for SD bus idle\n");
S
Simon Horman 已提交
557 558 559 560 561 562
		return -EBUSY;
	}

	return 0;
}

563
static int renesas_sdhi_write16_hook(struct tmio_mmc_host *host, int addr)
S
Simon Horman 已提交
564
{
565 566
	u32 bit = TMIO_STAT_SCLKDIVEN;

567
	switch (addr) {
S
Simon Horman 已提交
568 569 570 571 572 573 574
	case CTL_SD_CMD:
	case CTL_STOP_INTERNAL_ACTION:
	case CTL_XFER_BLK_COUNT:
	case CTL_SD_XFER_LEN:
	case CTL_SD_MEM_CARD_OPT:
	case CTL_TRANSACTION_CTL:
	case CTL_DMA_ENABLE:
575
	case HOST_MODE:
576
		if (host->pdata->flags & TMIO_MMC_HAVE_CBSY)
577 578 579 580
			bit = TMIO_STAT_CMD_BUSY;
		/* fallthrough */
	case CTL_SD_CARD_CLK_CTL:
		return renesas_sdhi_wait_idle(host, bit);
S
Simon Horman 已提交
581 582 583 584 585
	}

	return 0;
}

586
static int renesas_sdhi_multi_io_quirk(struct mmc_card *card,
587
				       unsigned int direction, int blk_size)
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
{
	/*
	 * In Renesas controllers, when performing a
	 * multiple block read of one or two blocks,
	 * depending on the timing with which the
	 * response register is read, the response
	 * value may not be read properly.
	 * Use single block read for this HW bug
	 */
	if ((direction == MMC_DATA_READ) &&
	    blk_size == 2)
		return 1;

	return blk_size;
}

604
static void renesas_sdhi_enable_dma(struct tmio_mmc_host *host, bool enable)
605
{
606 607
	/* Iff regs are 8 byte apart, sdbuf is 64 bit. Otherwise always 32. */
	int width = (host->bus_shift == 2) ? 64 : 32;
608

609 610
	sd_ctrl_write16(host, CTL_DMA_ENABLE, enable ? DMA_ENABLE_DMASDRW : 0);
	renesas_sdhi_sdbuf_width(host, enable ? width : 16);
611 612
}

613 614 615 616 617 618 619
static const struct renesas_sdhi_quirks sdhi_quirks_h3_m3w_es1 = {
	.hs400_disabled = true,
	.hs400_4taps = true,
};

static const struct renesas_sdhi_quirks sdhi_quirks_h3_es2 = {
	.hs400_disabled = false,
620 621 622 623
	.hs400_4taps = true,
};

static const struct soc_device_attribute sdhi_quirks_match[]  = {
624 625 626 627
	{ .soc_id = "r8a7795", .revision = "ES1.*", .data = &sdhi_quirks_h3_m3w_es1 },
	{ .soc_id = "r8a7795", .revision = "ES2.0", .data = &sdhi_quirks_h3_es2 },
	{ .soc_id = "r8a7796", .revision = "ES1.0", .data = &sdhi_quirks_h3_m3w_es1 },
	{ .soc_id = "r8a7796", .revision = "ES1.1", .data = &sdhi_quirks_h3_m3w_es1 },
628 629 630
	{ /* Sentinel. */ },
};

631 632
int renesas_sdhi_probe(struct platform_device *pdev,
		       const struct tmio_mmc_dma_ops *dma_ops)
633
{
634
	struct tmio_mmc_data *mmd = pdev->dev.platform_data;
635
	const struct renesas_sdhi_quirks *quirks = NULL;
636
	const struct renesas_sdhi_of_data *of_data;
637
	const struct soc_device_attribute *attr;
638 639
	struct tmio_mmc_data *mmc_data;
	struct tmio_mmc_dma *dma_priv;
640
	struct tmio_mmc_host *host;
641
	struct renesas_sdhi *priv;
642
	struct resource *res;
643
	int irq, ret, i;
644
	u16 ver;
645 646

	of_data = of_device_get_match_data(&pdev->dev);
647

648 649 650 651
	attr = soc_device_match(sdhi_quirks_match);
	if (attr)
		quirks = attr->data;

652 653 654 655
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return -EINVAL;

656 657
	priv = devm_kzalloc(&pdev->dev, sizeof(struct renesas_sdhi),
			    GFP_KERNEL);
658
	if (!priv)
659 660
		return -ENOMEM;

661
	mmc_data = &priv->mmc_data;
662
	dma_priv = &priv->dma_priv;
663

664
	priv->clk = devm_clk_get(&pdev->dev, NULL);
665 666
	if (IS_ERR(priv->clk)) {
		ret = PTR_ERR(priv->clk);
667
		dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
668
		return ret;
669 670
	}

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
	/*
	 * Some controllers provide a 2nd clock just to run the internal card
	 * detection logic. Unfortunately, the existing driver architecture does
	 * not support a separation of clocks for runtime PM usage. When
	 * native hotplug is used, the tmio driver assumes that the core
	 * must continue to run for card detect to stay active, so we cannot
	 * disable it.
	 * Additionally, it is prohibited to supply a clock to the core but not
	 * to the card detect circuit. That leaves us with if separate clocks
	 * are presented, we must treat them both as virtually 1 clock.
	 */
	priv->clk_cd = devm_clk_get(&pdev->dev, "cd");
	if (IS_ERR(priv->clk_cd))
		priv->clk_cd = NULL;

686 687 688 689 690 691 692 693
	priv->pinctrl = devm_pinctrl_get(&pdev->dev);
	if (!IS_ERR(priv->pinctrl)) {
		priv->pins_default = pinctrl_lookup_state(priv->pinctrl,
						PINCTRL_STATE_DEFAULT);
		priv->pins_uhs = pinctrl_lookup_state(priv->pinctrl,
						"state_uhs");
	}

694
	host = tmio_mmc_host_alloc(pdev, mmc_data);
695 696
	if (IS_ERR(host))
		return PTR_ERR(host);
697

698
	if (of_data) {
W
Wolfram Sang 已提交
699
		mmc_data->flags |= of_data->tmio_flags;
700
		mmc_data->ocr_mask = of_data->tmio_ocr_mask;
W
Wolfram Sang 已提交
701 702 703
		mmc_data->capabilities |= of_data->capabilities;
		mmc_data->capabilities2 |= of_data->capabilities2;
		mmc_data->dma_rx_offset = of_data->dma_rx_offset;
704 705
		mmc_data->max_blk_count = of_data->max_blk_count;
		mmc_data->max_segs = of_data->max_segs;
W
Wolfram Sang 已提交
706 707 708 709
		dma_priv->dma_buswidth = of_data->dma_buswidth;
		host->bus_shift = of_data->bus_shift;
	}

710 711 712
	host->write16_hook	= renesas_sdhi_write16_hook;
	host->clk_enable	= renesas_sdhi_clk_enable;
	host->clk_disable	= renesas_sdhi_clk_disable;
713
	host->set_clock		= renesas_sdhi_set_clock;
714
	host->multi_io_quirk	= renesas_sdhi_multi_io_quirk;
715
	host->dma_ops		= dma_ops;
716

717 718 719
	if (quirks && quirks->hs400_disabled)
		host->mmc->caps2 &= ~(MMC_CAP2_HS400 | MMC_CAP2_HS400_ES);

720 721 722
	if (quirks && quirks->hs400_4taps)
		mmc_data->flags |= TMIO_MMC_HAVE_4TAP_HS400;

723 724 725 726
	/* For some SoC, we disable internal WP. GPIO may override this */
	if (mmc_can_gpio_ro(host->mmc))
		mmc_data->capabilities2 &= ~MMC_CAP2_NO_WRITE_PROTECT;

727 728 729
	/* SDR speeds are only available on Gen2+ */
	if (mmc_data->flags & TMIO_MMC_MIN_RCAR2) {
		/* card_busy caused issues on r8a73a4 (pre-Gen2) CD-less SDHI */
730 731
		host->ops.card_busy = renesas_sdhi_card_busy;
		host->ops.start_signal_voltage_switch =
732
			renesas_sdhi_start_signal_voltage_switch;
733
		host->sdcard_irq_setbit_mask = TMIO_STAT_ALWAYS_SET_27;
734 735 736 737 738 739 740

		/* SDR and HS200/400 registers requires HW reset */
		if (of_data && of_data->scc_offset) {
			priv->scc_ctl = host->ctl + of_data->scc_offset;
			host->mmc->caps |= MMC_CAP_HW_RESET;
			host->hw_reset = renesas_sdhi_hw_reset;
		}
741
	}
W
Wolfram Sang 已提交
742 743 744

	/* Orginally registers were 16 bit apart, could be 32 or 64 nowadays */
	if (!host->bus_shift && resource_size(res) > 0x100) /* old way to determine the shift */
745
		host->bus_shift = 1;
746

747
	if (mmd)
748
		*mmc_data = *mmd;
749

750
	dma_priv->filter = shdma_chan_filter;
751
	dma_priv->enable = renesas_sdhi_enable_dma;
752

753
	mmc_data->alignment_shift = 1; /* 2-byte alignment */
754
	mmc_data->capabilities |= MMC_CAP_MMC_HIGHSPEED;
755

756 757 758 759 760 761
	/*
	 * All SDHI blocks support 2-byte and larger block sizes in 4-bit
	 * bus width mode.
	 */
	mmc_data->flags |= TMIO_MMC_BLKSZ_2BYTES;

762 763 764 765 766
	/*
	 * All SDHI blocks support SDIO IRQ signalling.
	 */
	mmc_data->flags |= TMIO_MMC_SDIO_IRQ;

767
	/* All SDHI have CMD12 control bit */
768 769
	mmc_data->flags |= TMIO_MMC_HAVE_CMD12_CTRL;

770 771
	/* All SDHI have SDIO status bits which must be 1 */
	mmc_data->flags |= TMIO_MMC_SDIO_STATUS_SETBITS;
772

773 774
	ret = renesas_sdhi_clk_enable(host);
	if (ret)
775
		goto efree;
776

777 778 779 780 781
	ver = sd_ctrl_read16(host, CTL_VERSION);
	/* GEN2_SDR104 is first known SDHI to use 32bit block count */
	if (ver < SDHI_VER_GEN2_SDR104 && mmc_data->max_blk_count > U16_MAX)
		mmc_data->max_blk_count = U16_MAX;

782
	/* One Gen2 SDHI incarnation does NOT have a CBSY bit */
783
	if (ver == SDHI_VER_GEN2_SDR50)
784 785
		mmc_data->flags &= ~TMIO_MMC_HAVE_CBSY;

786 787 788 789
	ret = tmio_mmc_host_probe(host);
	if (ret < 0)
		goto edisclk;

790
	/* Enable tuning iff we have an SCC and a supported mode */
W
Wolfram Sang 已提交
791 792
	if (of_data && of_data->scc_offset &&
	    (host->mmc->caps & MMC_CAP_UHS_SDR104 ||
793 794
	     host->mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR |
				 MMC_CAP2_HS400_1_8V))) {
795
		const struct renesas_sdhi_scc *taps = of_data->taps;
796 797 798 799 800
		bool hit = false;

		for (i = 0; i < of_data->taps_num; i++) {
			if (taps[i].clk_rate == 0 ||
			    taps[i].clk_rate == host->mmc->f_max) {
801
				priv->scc_tappos = taps->tap;
802
				priv->scc_tappos_hs400 = taps->tap_hs400;
803 804
				hit = true;
				break;
805
			}
806
		}
807

808 809
		if (!hit)
			dev_warn(&host->pdev->dev, "Unknown clock rate for SDR104\n");
810

811 812 813 814
		host->init_tuning = renesas_sdhi_init_tuning;
		host->prepare_tuning = renesas_sdhi_prepare_tuning;
		host->select_tuning = renesas_sdhi_select_tuning;
		host->check_scc_error = renesas_sdhi_check_scc_error;
815 816 817 818
		host->prepare_hs400_tuning =
			renesas_sdhi_prepare_hs400_tuning;
		host->hs400_downgrade = renesas_sdhi_disable_scc;
		host->hs400_complete = renesas_sdhi_hs400_complete;
819 820 821
	}

	i = 0;
822 823 824 825 826 827
	while (1) {
		irq = platform_get_irq(pdev, i);
		if (irq < 0)
			break;
		i++;
		ret = devm_request_irq(&pdev->dev, irq, tmio_mmc_irq, 0,
828
				       dev_name(&pdev->dev), host);
829
		if (ret)
830
			goto eirq;
831 832
	}

833 834
	/* There must be at least one IRQ source */
	if (!i) {
835
		ret = irq;
836
		goto eirq;
837 838
	}

839
	dev_info(&pdev->dev, "%s base at 0x%08lx max clock rate %u MHz\n",
840
		 mmc_hostname(host->mmc), (unsigned long)
841
		 (platform_get_resource(pdev, IORESOURCE_MEM, 0)->start),
842
		 host->mmc->f_max / 1000000);
843

844
	return ret;
845

846
eirq:
847
	tmio_mmc_host_remove(host);
848 849
edisclk:
	renesas_sdhi_clk_disable(host);
850 851
efree:
	tmio_mmc_host_free(host);
852

853 854
	return ret;
}
855
EXPORT_SYMBOL_GPL(renesas_sdhi_probe);
856

857
int renesas_sdhi_remove(struct platform_device *pdev)
858
{
859
	struct tmio_mmc_host *host = platform_get_drvdata(pdev);
860

861
	tmio_mmc_host_remove(host);
862
	renesas_sdhi_clk_disable(host);
863

864 865
	return 0;
}
866
EXPORT_SYMBOL_GPL(renesas_sdhi_remove);
867 868

MODULE_LICENSE("GPL v2");