sram.c 10.5 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * linux/arch/arm/plat-omap/sram.c
 *
 * OMAP SRAM detection and management
 *
 * Copyright (C) 2005 Nokia Corporation
 * Written by Tony Lindgren <tony@atomide.com>
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
16
#undef DEBUG
17 18 19 20

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
21
#include <linux/io.h>
22

23
#include <asm/tlb.h>
24 25
#include <asm/cacheflush.h>

26 27
#include <asm/mach/map.h>

28 29 30
#include <plat/sram.h>
#include <plat/board.h>
#include <plat/cpu.h>
31

32
#include "sram.h"
33

34 35 36 37
/* XXX These "sideways" includes will disappear when sram.c becomes a driver */
#include "../mach-omap2/iomap.h"
#include "../mach-omap2/prm2xxx_3xxx.h"
#include "../mach-omap2/sdrc.h"
38

39
#define OMAP1_SRAM_PA		0x20000000
40 41
#define OMAP2_SRAM_PUB_PA	(OMAP2_SRAM_PA + 0xf800)
#define OMAP3_SRAM_PUB_PA       (OMAP3_SRAM_PA + 0x8000)
42 43 44
#ifdef CONFIG_OMAP4_ERRATA_I688
#define OMAP4_SRAM_PUB_PA	OMAP4_SRAM_PA
#else
S
Santosh Shilimkar 已提交
45
#define OMAP4_SRAM_PUB_PA	(OMAP4_SRAM_PA + 0x4000)
46
#endif
47

V
Vikram Pandita 已提交
48
#if defined(CONFIG_ARCH_OMAP2PLUS)
49 50
#define SRAM_BOOTLOADER_SZ	0x00
#else
51
#define SRAM_BOOTLOADER_SZ	0x80
52 53
#endif

54 55 56
#define OMAP24XX_VA_REQINFOPERM0	OMAP2_L3_IO_ADDRESS(0x68005048)
#define OMAP24XX_VA_READPERM0		OMAP2_L3_IO_ADDRESS(0x68005050)
#define OMAP24XX_VA_WRITEPERM0		OMAP2_L3_IO_ADDRESS(0x68005058)
57

58 59 60 61 62
#define OMAP34XX_VA_REQINFOPERM0	OMAP2_L3_IO_ADDRESS(0x68012848)
#define OMAP34XX_VA_READPERM0		OMAP2_L3_IO_ADDRESS(0x68012850)
#define OMAP34XX_VA_WRITEPERM0		OMAP2_L3_IO_ADDRESS(0x68012858)
#define OMAP34XX_VA_ADDR_MATCH2		OMAP2_L3_IO_ADDRESS(0x68012880)
#define OMAP34XX_VA_SMS_RG_ATT0		OMAP2_L3_IO_ADDRESS(0x6C000048)
63

64 65 66
#define GP_DEVICE		0x300

#define ROUND_DOWN(value,boundary)	((value) & (~((boundary)-1)))
67

68
static unsigned long omap_sram_start;
69
static void __iomem *omap_sram_base;
70
static unsigned long omap_sram_size;
71
static void __iomem *omap_sram_ceil;
72

73 74
/*
 * Depending on the target RAMFS firewall setup, the public usable amount of
S
Simon Arlott 已提交
75 76
 * SRAM varies.  The default accessible size for all device types is 2k. A GP
 * device allows ARM11 but not other initiators for full size. This
77 78 79 80
 * functionality seems ok until some nice security API happens.
 */
static int is_sram_locked(void)
{
81
	if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
S
Simon Arlott 已提交
82
		/* RAMFW: R/W access to all initiators for all qualifier sets */
83
		if (cpu_is_omap242x()) {
84 85 86 87
			__raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
			__raw_writel(0xCFDE, OMAP24XX_VA_READPERM0);  /* all i-read */
			__raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
		}
88
		if (cpu_is_omap34xx() && !cpu_is_am33xx()) {
89 90 91 92 93
			__raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
			__raw_writel(0xFFFF, OMAP34XX_VA_READPERM0);  /* all i-read */
			__raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
			__raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
			__raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
94 95 96 97 98 99
		}
		return 0;
	} else
		return 1; /* assume locked with no PPA or security driver */
}

100
/*
101
 * The amount of SRAM depends on the core type.
102 103 104 105
 * Note that we cannot try to test for SRAM here because writes
 * to secure SRAM will hang the system. Also the SRAM is not
 * yet mapped at this point.
 */
106
static void __init omap_detect_sram(void)
107
{
108
	if (cpu_class_is_omap2()) {
109
		if (is_sram_locked()) {
110 111
			if (cpu_is_omap34xx()) {
				omap_sram_start = OMAP3_SRAM_PUB_PA;
112 113 114 115 116 117
				if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
				    (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
					omap_sram_size = 0x7000; /* 28K */
				} else {
					omap_sram_size = 0x8000; /* 32K */
				}
S
Santosh Shilimkar 已提交
118 119 120
			} else if (cpu_is_omap44xx()) {
				omap_sram_start = OMAP4_SRAM_PUB_PA;
				omap_sram_size = 0xa000; /* 40K */
121 122 123 124
			} else {
				omap_sram_start = OMAP2_SRAM_PUB_PA;
				omap_sram_size = 0x800; /* 2K */
			}
125
		} else {
126 127 128 129
			if (cpu_is_am33xx()) {
				omap_sram_start = AM33XX_SRAM_PA;
				omap_sram_size = 0x10000; /* 64K */
			} else if (cpu_is_omap34xx()) {
130
				omap_sram_start = OMAP3_SRAM_PA;
131
				omap_sram_size = 0x10000; /* 64K */
132 133
			} else if (cpu_is_omap44xx()) {
				omap_sram_start = OMAP4_SRAM_PA;
S
Santosh Shilimkar 已提交
134
				omap_sram_size = 0xe000; /* 56K */
135 136 137 138 139 140 141
			} else {
				omap_sram_start = OMAP2_SRAM_PA;
				if (cpu_is_omap242x())
					omap_sram_size = 0xa0000; /* 640K */
				else if (cpu_is_omap243x())
					omap_sram_size = 0x10000; /* 64K */
			}
142 143
		}
	} else {
144
		omap_sram_start = OMAP1_SRAM_PA;
145

146
		if (cpu_is_omap7xx())
147 148 149
			omap_sram_size = 0x32000;	/* 200K */
		else if (cpu_is_omap15xx())
			omap_sram_size = 0x30000;	/* 192K */
150 151
		else if (cpu_is_omap1610() || cpu_is_omap1611() ||
				cpu_is_omap1621() || cpu_is_omap1710())
152 153
			omap_sram_size = 0x4000;	/* 16K */
		else {
154
			pr_err("Could not detect SRAM size\n");
155 156
			omap_sram_size = 0x4000;
		}
157 158 159 160
	}
}

/*
161
 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
162
 */
163
static void __init omap_map_sram(void)
164
{
165
	int cached = 1;
166

167 168 169
	if (omap_sram_size == 0)
		return;

170 171 172 173
#ifdef CONFIG_OMAP4_ERRATA_I688
		omap_sram_start += PAGE_SIZE;
		omap_sram_size -= SZ_16K;
#endif
174
	if (cpu_is_omap34xx()) {
175 176 177 178 179 180 181
		/*
		 * SRAM must be marked as non-cached on OMAP3 since the
		 * CORE DPLL M2 divider change code (in SRAM) runs with the
		 * SDRAM controller disabled, and if it is marked cached,
		 * the ARM may attempt to write cache lines back to SDRAM
		 * which will cause the system to hang.
		 */
182
		cached = 0;
183 184
	}

185 186 187 188 189 190 191
	omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
	omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
						cached);
	if (!omap_sram_base) {
		pr_err("SRAM: Could not map\n");
		return;
	}
192

193
	omap_sram_ceil = omap_sram_base + omap_sram_size;
194

195 196 197 198 199 200 201 202
	/*
	 * Looks like we need to preserve some bootloader code at the
	 * beginning of SRAM for jumping to flash for reboot to work...
	 */
	memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
	       omap_sram_size - SRAM_BOOTLOADER_SZ);
}

203 204 205 206 207 208 209 210
/*
 * Memory allocator for SRAM: calculates the new ceiling address
 * for pushing a function using the fncpy API.
 *
 * Note that fncpy requires the returned address to be aligned
 * to an 8-byte boundary.
 */
void *omap_sram_push_address(unsigned long size)
211
{
212 213 214 215 216
	unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;

	available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);

	if (size > available) {
217
		pr_err("Not enough space in SRAM\n");
218 219
		return NULL;
	}
220

221 222 223
	new_ceil -= size;
	new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
	omap_sram_ceil = IOMEM(new_ceil);
224 225 226 227

	return (void *)omap_sram_ceil;
}

228 229 230 231 232 233
#ifdef CONFIG_ARCH_OMAP1

static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);

void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
{
234
	BUG_ON(!_omap_sram_reprogram_clock);
235 236 237
	/* On 730, bit 13 must always be 1 */
	if (cpu_is_omap7xx())
		ckctl |= 0x2000;
R
Russell King 已提交
238
	_omap_sram_reprogram_clock(dpllctl, ckctl);
239 240
}

241
static int __init omap1_sram_init(void)
242
{
243 244 245
	_omap_sram_reprogram_clock =
			omap_sram_push(omap1_sram_reprogram_clock,
					omap1_sram_reprogram_clock_sz);
246 247 248 249 250 251 252 253

	return 0;
}

#else
#define omap1_sram_init()	do {} while (0)
#endif

254
#if defined(CONFIG_ARCH_OMAP2)
255 256 257 258 259 260 261

static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
			      u32 base_cs, u32 force_unlock);

void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
		   u32 base_cs, u32 force_unlock)
{
262
	BUG_ON(!_omap2_sram_ddr_init);
R
Russell King 已提交
263 264
	_omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
			     base_cs, force_unlock);
265 266 267 268 269 270 271
}

static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
					  u32 mem_type);

void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
{
272
	BUG_ON(!_omap2_sram_reprogram_sdrc);
R
Russell King 已提交
273
	_omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
274 275 276 277 278 279
}

static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);

u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
{
280
	BUG_ON(!_omap2_set_prcm);
281 282
	return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
}
283 284
#endif

285
#ifdef CONFIG_SOC_OMAP2420
286
static int __init omap242x_sram_init(void)
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
{
	_omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
					omap242x_sram_ddr_init_sz);

	_omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
					    omap242x_sram_reprogram_sdrc_sz);

	_omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
					 omap242x_sram_set_prcm_sz);

	return 0;
}
#else
static inline int omap242x_sram_init(void)
{
	return 0;
}
#endif

306
#ifdef CONFIG_SOC_OMAP2430
307
static int __init omap243x_sram_init(void)
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
{
	_omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
					omap243x_sram_ddr_init_sz);

	_omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
					    omap243x_sram_reprogram_sdrc_sz);

	_omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
					 omap243x_sram_set_prcm_sz);

	return 0;
}
#else
static inline int omap243x_sram_init(void)
{
	return 0;
}
#endif

#ifdef CONFIG_ARCH_OMAP3

329 330 331 332 333 334 335 336 337 338 339 340
static u32 (*_omap3_sram_configure_core_dpll)(
			u32 m2, u32 unlock_dll, u32 f, u32 inc,
			u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
			u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
			u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
			u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);

u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
			u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
			u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
			u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
			u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
341
{
342
	BUG_ON(!_omap3_sram_configure_core_dpll);
343 344 345 346 347 348
	return _omap3_sram_configure_core_dpll(
			m2, unlock_dll, f, inc,
			sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
			sdrc_actim_ctrl_b_0, sdrc_mr_0,
			sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
			sdrc_actim_ctrl_b_1, sdrc_mr_1);
349
}
350

351 352
#ifdef CONFIG_PM
void omap3_sram_restore_context(void)
353
{
354
	omap_sram_ceil = omap_sram_base + omap_sram_size;
355

356 357 358
	_omap3_sram_configure_core_dpll =
		omap_sram_push(omap3_sram_configure_core_dpll,
			       omap3_sram_configure_core_dpll_sz);
359
	omap_push_sram_idle();
360
}
361
#endif /* CONFIG_PM */
362

363 364
#endif /* CONFIG_ARCH_OMAP3 */

365 366
static inline int omap34xx_sram_init(void)
{
367 368 369
#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
	omap3_sram_restore_context();
#endif
370 371
	return 0;
}
372

373 374 375 376 377
static inline int am33xx_sram_init(void)
{
	return 0;
}

378 379 380 381 382
int __init omap_sram_init(void)
{
	omap_detect_sram();
	omap_map_sram();

383
	if (!(cpu_class_is_omap2()))
384
		omap1_sram_init();
385 386 387 388
	else if (cpu_is_omap242x())
		omap242x_sram_init();
	else if (cpu_is_omap2430())
		omap243x_sram_init();
389 390
	else if (cpu_is_am33xx())
		am33xx_sram_init();
391 392
	else if (cpu_is_omap34xx())
		omap34xx_sram_init();
393 394

	return 0;
395
}