bnx2x_link.c 240.4 KB
Newer Older
Y
Yaniv Rosner 已提交
1
/* Copyright 2008-2011 Broadcom Corporation
Y
Yaniv Rosner 已提交
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *
 * Unless you and Broadcom execute a separate written software license
 * agreement governing use of this software, this software is licensed to you
 * under the terms of the GNU General Public License version 2, available
 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
 *
 * Notwithstanding the above, under no circumstances may you combine this
 * software in any way with any other Broadcom software provided under a
 * license other than the GPL, without Broadcom's express prior written
 * consent.
 *
 * Written by Yaniv Rosner
 *
 */

17 18
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

Y
Yaniv Rosner 已提交
19 20 21 22 23 24 25 26 27 28 29
#include <linux/kernel.h>
#include <linux/errno.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mutex.h>

#include "bnx2x.h"

/********************************************************/
30
#define ETH_HLEN			14
Y
Yaniv Rosner 已提交
31 32
/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
#define ETH_OVREHEAD			(ETH_HLEN + 8 + 8)
Y
Yaniv Rosner 已提交
33 34 35 36
#define ETH_MIN_PACKET_SIZE		60
#define ETH_MAX_PACKET_SIZE		1500
#define ETH_MAX_JUMBO_PACKET_SIZE	9600
#define MDIO_ACCESS_TIMEOUT		1000
Y
Yaniv Rosner 已提交
37
#define BMAC_CONTROL_RX_ENABLE		2
Y
Yaniv Rosner 已提交
38 39

/***********************************************************/
40
/*			Shortcut definitions		   */
Y
Yaniv Rosner 已提交
41 42
/***********************************************************/

43 44 45 46
#define NIG_LATCH_BC_ENABLE_MI_INT 0

#define NIG_STATUS_EMAC0_MI_INT \
		NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
Y
Yaniv Rosner 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
#define NIG_STATUS_XGXS0_LINK10G \
		NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
#define NIG_STATUS_XGXS0_LINK_STATUS \
		NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
#define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
		NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
#define NIG_STATUS_SERDES0_LINK_STATUS \
		NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
#define NIG_MASK_MI_INT \
		NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
#define NIG_MASK_XGXS0_LINK10G \
		NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
#define NIG_MASK_XGXS0_LINK_STATUS \
		NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
#define NIG_MASK_SERDES0_LINK_STATUS \
		NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS

#define MDIO_AN_CL73_OR_37_COMPLETE \
		(MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
		 MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)

#define XGXS_RESET_BITS \
	(MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW |   \
	 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ |      \
	 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN |    \
	 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
	 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)

#define SERDES_RESET_BITS \
	(MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
	 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ |    \
	 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN |  \
	 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)

#define AUTONEG_CL37		SHARED_HW_CFG_AN_ENABLE_CL37
#define AUTONEG_CL73		SHARED_HW_CFG_AN_ENABLE_CL73
Y
Yaniv Rosner 已提交
83
#define AUTONEG_BAM		SHARED_HW_CFG_AN_ENABLE_BAM
84
#define AUTONEG_PARALLEL \
Y
Yaniv Rosner 已提交
85
				SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
86
#define AUTONEG_SGMII_FIBER_AUTODET \
Y
Yaniv Rosner 已提交
87
				SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
88
#define AUTONEG_REMOTE_PHY	SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
Y
Yaniv Rosner 已提交
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115

#define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
			MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
#define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
			MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
#define GP_STATUS_SPEED_MASK \
			MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
#define GP_STATUS_10M	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
#define GP_STATUS_100M	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
#define GP_STATUS_1G	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
#define GP_STATUS_2_5G	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
#define GP_STATUS_5G	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
#define GP_STATUS_6G	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
#define GP_STATUS_10G_HIG \
			MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
#define GP_STATUS_10G_CX4 \
			MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
#define GP_STATUS_12G_HIG \
			MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG
#define GP_STATUS_12_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G
#define GP_STATUS_13G	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G
#define GP_STATUS_15G	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G
#define GP_STATUS_16G	MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G
#define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
#define GP_STATUS_10G_KX4 \
			MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4

Y
Yaniv Rosner 已提交
116 117
#define LINK_10THD		LINK_STATUS_SPEED_AND_DUPLEX_10THD
#define LINK_10TFD		LINK_STATUS_SPEED_AND_DUPLEX_10TFD
Y
Yaniv Rosner 已提交
118
#define LINK_100TXHD		LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
Y
Yaniv Rosner 已提交
119
#define LINK_100T4		LINK_STATUS_SPEED_AND_DUPLEX_100T4
Y
Yaniv Rosner 已提交
120 121 122 123 124 125 126
#define LINK_100TXFD		LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
#define LINK_1000THD		LINK_STATUS_SPEED_AND_DUPLEX_1000THD
#define LINK_1000TFD		LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
#define LINK_1000XFD		LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
#define LINK_2500THD		LINK_STATUS_SPEED_AND_DUPLEX_2500THD
#define LINK_2500TFD		LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
#define LINK_2500XFD		LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
Y
Yaniv Rosner 已提交
127 128 129 130
#define LINK_10GTFD		LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
#define LINK_10GXFD		LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
#define LINK_12GTFD		LINK_STATUS_SPEED_AND_DUPLEX_12GTFD
#define LINK_12GXFD		LINK_STATUS_SPEED_AND_DUPLEX_12GXFD
Y
Yaniv Rosner 已提交
131 132
#define LINK_12_5GTFD		LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD
#define LINK_12_5GXFD		LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD
Y
Yaniv Rosner 已提交
133 134 135 136 137 138
#define LINK_13GTFD		LINK_STATUS_SPEED_AND_DUPLEX_13GTFD
#define LINK_13GXFD		LINK_STATUS_SPEED_AND_DUPLEX_13GXFD
#define LINK_15GTFD		LINK_STATUS_SPEED_AND_DUPLEX_15GTFD
#define LINK_15GXFD		LINK_STATUS_SPEED_AND_DUPLEX_15GXFD
#define LINK_16GTFD		LINK_STATUS_SPEED_AND_DUPLEX_16GTFD
#define LINK_16GXFD		LINK_STATUS_SPEED_AND_DUPLEX_16GXFD
Y
Yaniv Rosner 已提交
139 140 141 142 143

#define PHY_XGXS_FLAG			0x1
#define PHY_SGMII_FLAG			0x2
#define PHY_SERDES_FLAG			0x4

E
Eilon Greenstein 已提交
144 145
/* */
#define SFP_EEPROM_CON_TYPE_ADDR		0x2
Y
Yaniv Rosner 已提交
146
	#define SFP_EEPROM_CON_TYPE_VAL_LC	0x7
E
Eilon Greenstein 已提交
147 148
	#define SFP_EEPROM_CON_TYPE_VAL_COPPER	0x21

E
Eilon Greenstein 已提交
149 150 151 152 153 154

#define SFP_EEPROM_COMP_CODE_ADDR		0x3
	#define SFP_EEPROM_COMP_CODE_SR_MASK	(1<<4)
	#define SFP_EEPROM_COMP_CODE_LR_MASK	(1<<5)
	#define SFP_EEPROM_COMP_CODE_LRM_MASK	(1<<6)

E
Eilon Greenstein 已提交
155 156
#define SFP_EEPROM_FC_TX_TECH_ADDR		0x8
	#define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
Y
Yaniv Rosner 已提交
157
	#define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE  0x8
E
Eilon Greenstein 已提交
158

Y
Yaniv Rosner 已提交
159
#define SFP_EEPROM_OPTIONS_ADDR			0x40
E
Eilon Greenstein 已提交
160
	#define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
Y
Yaniv Rosner 已提交
161
#define SFP_EEPROM_OPTIONS_SIZE			2
E
Eilon Greenstein 已提交
162

Y
Yaniv Rosner 已提交
163 164 165
#define EDC_MODE_LINEAR				0x0022
#define EDC_MODE_LIMITING				0x0044
#define EDC_MODE_PASSIVE_DAC			0x0055
E
Eilon Greenstein 已提交
166 167


168 169
#define ETS_BW_LIMIT_CREDIT_UPPER_BOUND		(0x5000)
#define ETS_BW_LIMIT_CREDIT_WEIGHT		(0x5000)
Y
Yaniv Rosner 已提交
170 171 172
/**********************************************************/
/*                     INTERFACE                          */
/**********************************************************/
Y
Yaniv Rosner 已提交
173

Y
Yaniv Rosner 已提交
174
#define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
Y
Yaniv Rosner 已提交
175
	bnx2x_cl45_write(_bp, _phy, \
176
		(_phy)->def_md_devad, \
Y
Yaniv Rosner 已提交
177 178 179
		(_bank + (_addr & 0xf)), \
		_val)

Y
Yaniv Rosner 已提交
180
#define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
Y
Yaniv Rosner 已提交
181
	bnx2x_cl45_read(_bp, _phy, \
182
		(_phy)->def_md_devad, \
Y
Yaniv Rosner 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
		(_bank + (_addr & 0xf)), \
		_val)

static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
{
	u32 val = REG_RD(bp, reg);

	val |= bits;
	REG_WR(bp, reg, val);
	return val;
}

static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
{
	u32 val = REG_RD(bp, reg);

	val &= ~bits;
	REG_WR(bp, reg, val);
	return val;
}

204 205 206 207 208 209 210 211 212 213
/******************************************************************/
/*				ETS section			  */
/******************************************************************/
void bnx2x_ets_disabled(struct link_params *params)
{
	/* ETS disabled configuration*/
	struct bnx2x *bp = params->bp;

	DP(NETIF_MSG_LINK, "ETS disabled configuration\n");

214
	/*
215 216 217 218 219 220 221 222
	 * mapping between entry  priority to client number (0,1,2 -debug and
	 * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
	 * 3bits client num.
	 *   PRI4    |    PRI3    |    PRI2    |    PRI1    |    PRI0
	 * cos1-100     cos0-011     dbg1-010     dbg0-001     MCP-000
	 */

	REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
223
	/*
224 225 226 227 228 229 230 231 232 233 234
	 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
	 * as strict.  Bits 0,1,2 - debug and management entries, 3 -
	 * COS0 entry, 4 - COS1 entry.
	 * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
	 * bit4   bit3	  bit2   bit1	  bit0
	 * MCP and debug are strict
	 */

	REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
	/* defines which entries (clients) are subjected to WFQ arbitration */
	REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
235 236 237 238
	/*
	 * For strict priority entries defines the number of consecutive
	 * slots for the highest priority.
	 */
239
	REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
240
	/*
241 242 243 244 245 246 247 248 249 250 251 252
	 * mapping between the CREDIT_WEIGHT registers and actual client
	 * numbers
	 */
	REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);

	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
	REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
	/* ETS mode disable */
	REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
253
	/*
254 255 256 257 258 259 260 261 262 263 264 265
	 * If ETS mode is enabled (there is no strict priority) defines a WFQ
	 * weight for COS0/COS1.
	 */
	REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
	REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
	/* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
	REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
	REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
	/* Defines the number of consecutive slots for the strict priority */
	REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
}

266
static void bnx2x_ets_bw_limit_common(const struct link_params *params)
267 268 269 270
{
	/* ETS disabled configuration */
	struct bnx2x *bp = params->bp;
	DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
271 272 273 274 275
	/*
	 * defines which entries (clients) are subjected to WFQ arbitration
	 * COS0 0x8
	 * COS1 0x10
	 */
276
	REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
277 278 279 280 281 282 283
	/*
	 * mapping between the ARB_CREDIT_WEIGHT registers and actual
	 * client numbers (WEIGHT_0 does not actually have to represent
	 * client 0)
	 *    PRI4    |    PRI3    |    PRI2    |    PRI1    |    PRI0
	 *  cos1-001     cos0-000     dbg1-100     dbg0-011     MCP-010
	 */
284 285 286 287 288 289 290 291 292 293 294 295
	REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);

	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
	       ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
	       ETS_BW_LIMIT_CREDIT_UPPER_BOUND);

	/* ETS mode enabled*/
	REG_WR(bp, PBF_REG_ETS_ENABLED, 1);

	/* Defines the number of consecutive slots for the strict priority */
	REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
296 297 298 299 300 301 302 303
	/*
	 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
	 * as strict.  Bits 0,1,2 - debug and management entries, 3 - COS0
	 * entry, 4 - COS1 entry.
	 * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
	 * bit4   bit3	  bit2     bit1	   bit0
	 * MCP and debug are strict
	 */
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);

	/* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
	REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
	       ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
	REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
	       ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
}

void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
			const u32 cos1_bw)
{
	/* ETS disabled configuration*/
	struct bnx2x *bp = params->bp;
	const u32 total_bw = cos0_bw + cos1_bw;
	u32 cos0_credit_weight = 0;
	u32 cos1_credit_weight = 0;

	DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");

	if ((0 == total_bw) ||
	    (0 == cos0_bw) ||
	    (0 == cos1_bw)) {
Y
Yaniv Rosner 已提交
327
		DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
		return;
	}

	cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
		total_bw;
	cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
		total_bw;

	bnx2x_ets_bw_limit_common(params);

	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
	REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);

	REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
	REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
}

Y
Yaniv Rosner 已提交
345
int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
346 347 348 349 350 351
{
	/* ETS disabled configuration*/
	struct bnx2x *bp = params->bp;
	u32 val	= 0;

	DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
352
	/*
353 354 355 356 357 358 359 360
	 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
	 * as strict.  Bits 0,1,2 - debug and management entries,
	 * 3 - COS0 entry, 4 - COS1 entry.
	 *  COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
	 *  bit4   bit3	  bit2      bit1     bit0
	 * MCP and debug are strict
	 */
	REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
361
	/*
362 363 364 365 366 367 368 369 370 371 372 373
	 * For strict priority entries defines the number of consecutive slots
	 * for the highest priority.
	 */
	REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
	/* ETS mode disable */
	REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
	/* Defines the number of consecutive slots for the strict priority */
	REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);

	/* Defines the number of consecutive slots for the strict priority */
	REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);

374 375 376 377 378 379 380 381
	/*
	 * mapping between entry  priority to client number (0,1,2 -debug and
	 * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
	 * 3bits client num.
	 *   PRI4    |    PRI3    |    PRI2    |    PRI1    |    PRI0
	 * dbg0-010     dbg1-001     cos1-100     cos0-011     MCP-000
	 * dbg0-010     dbg1-001     cos0-011     cos1-100     MCP-000
	 */
382 383 384 385 386 387
	val = (0 == strict_cos) ? 0x2318 : 0x22E0;
	REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);

	return 0;
}
/******************************************************************/
388
/*			PFC section				  */
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
/******************************************************************/

static void bnx2x_bmac2_get_pfc_stat(struct link_params *params,
				     u32 pfc_frames_sent[2],
				     u32 pfc_frames_received[2])
{
	/* Read pfc statistic */
	struct bnx2x *bp = params->bp;
	u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
		NIG_REG_INGRESS_BMAC0_MEM;

	DP(NETIF_MSG_LINK, "pfc statistic read from BMAC\n");

	REG_RD_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_STAT_GTPP,
					pfc_frames_sent, 2);

	REG_RD_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_STAT_GRPP,
					pfc_frames_received, 2);

}
static void bnx2x_emac_get_pfc_stat(struct link_params *params,
				    u32 pfc_frames_sent[2],
				    u32 pfc_frames_received[2])
{
	/* Read pfc statistic */
	struct bnx2x *bp = params->bp;
	u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
	u32 val_xon = 0;
	u32 val_xoff = 0;

	DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");

	/* PFC received frames */
	val_xoff = REG_RD(bp, emac_base +
				EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
	val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
	val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
	val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;

	pfc_frames_received[0] = val_xon + val_xoff;

	/* PFC received sent */
	val_xoff = REG_RD(bp, emac_base +
				EMAC_REG_RX_PFC_STATS_XOFF_SENT);
	val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
	val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
	val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;

	pfc_frames_sent[0] = val_xon + val_xoff;
}

void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
			 u32 pfc_frames_sent[2],
			 u32 pfc_frames_received[2])
{
	/* Read pfc statistic */
	struct bnx2x *bp = params->bp;
	u32 val	= 0;
	DP(NETIF_MSG_LINK, "pfc statistic\n");

	if (!vars->link_up)
		return;

	val = REG_RD(bp, MISC_REG_RESET_REG_2);
	if ((val & (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
	    == 0) {
		DP(NETIF_MSG_LINK, "About to read stats from EMAC\n");
		bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
					pfc_frames_received);
	} else {
		DP(NETIF_MSG_LINK, "About to read stats from BMAC\n");
		bnx2x_bmac2_get_pfc_stat(params, pfc_frames_sent,
					 pfc_frames_received);
	}
}
/******************************************************************/
/*			MAC/PBF section				  */
/******************************************************************/
Y
Yaniv Rosner 已提交
467
static void bnx2x_emac_init(struct link_params *params,
Y
Yaniv Rosner 已提交
468
			    struct link_vars *vars)
Y
Yaniv Rosner 已提交
469 470 471 472 473 474 475 476 477
{
	/* reset and unreset the emac core */
	struct bnx2x *bp = params->bp;
	u8 port = params->port;
	u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
	u32 val;
	u16 timeout;

	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Y
Yaniv Rosner 已提交
478
	       (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
Y
Yaniv Rosner 已提交
479 480
	udelay(5);
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
Y
Yaniv Rosner 已提交
481
	       (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
Y
Yaniv Rosner 已提交
482 483 484 485

	/* init emac - use read-modify-write */
	/* self clear reset */
	val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
486
	EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
Y
Yaniv Rosner 已提交
487 488

	timeout = 200;
489
	do {
Y
Yaniv Rosner 已提交
490 491 492 493 494 495 496
		val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
		DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
		if (!timeout) {
			DP(NETIF_MSG_LINK, "EMAC timeout!\n");
			return;
		}
		timeout--;
497
	} while (val & EMAC_MODE_RESET);
Y
Yaniv Rosner 已提交
498 499 500 501

	/* Set mac address */
	val = ((params->mac_addr[0] << 8) |
		params->mac_addr[1]);
502
	EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
Y
Yaniv Rosner 已提交
503 504 505 506 507

	val = ((params->mac_addr[2] << 24) |
	       (params->mac_addr[3] << 16) |
	       (params->mac_addr[4] << 8) |
		params->mac_addr[5]);
508
	EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
Y
Yaniv Rosner 已提交
509 510
}

Y
Yaniv Rosner 已提交
511
static int bnx2x_emac_enable(struct link_params *params,
512
			     struct link_vars *vars, u8 lb)
Y
Yaniv Rosner 已提交
513 514 515 516 517 518 519 520 521 522 523 524 525 526
{
	struct bnx2x *bp = params->bp;
	u8 port = params->port;
	u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
	u32 val;

	DP(NETIF_MSG_LINK, "enabling EMAC\n");

	/* enable emac and not bmac */
	REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);

	/* ASIC */
	if (vars->phy_flags & PHY_XGXS_FLAG) {
		u32 ser_lane = ((params->lane_config &
Y
Yaniv Rosner 已提交
527 528
				 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
				PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Y
Yaniv Rosner 已提交
529 530 531

		DP(NETIF_MSG_LINK, "XGXS\n");
		/* select the master lanes (out of 0-3) */
Y
Yaniv Rosner 已提交
532
		REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
Y
Yaniv Rosner 已提交
533
		/* select XGXS */
Y
Yaniv Rosner 已提交
534
		REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Y
Yaniv Rosner 已提交
535 536 537 538

	} else { /* SerDes */
		DP(NETIF_MSG_LINK, "SerDes\n");
		/* select SerDes */
Y
Yaniv Rosner 已提交
539
		REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
Y
Yaniv Rosner 已提交
540 541
	}

E
Eilon Greenstein 已提交
542
	bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
Y
Yaniv Rosner 已提交
543
		      EMAC_RX_MODE_RESET);
E
Eilon Greenstein 已提交
544
	bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
Y
Yaniv Rosner 已提交
545
		      EMAC_TX_MODE_RESET);
Y
Yaniv Rosner 已提交
546 547 548 549

	if (CHIP_REV_IS_SLOW(bp)) {
		/* config GMII mode */
		val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Y
Yaniv Rosner 已提交
550
		EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_PORT_GMII));
Y
Yaniv Rosner 已提交
551 552 553 554 555 556
	} else { /* ASIC */
		/* pause enable/disable */
		bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
			       EMAC_RX_MODE_FLOW_EN);

		bnx2x_bits_dis(bp,  emac_base + EMAC_REG_EMAC_TX_MODE,
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
			       (EMAC_TX_MODE_EXT_PAUSE_EN |
				EMAC_TX_MODE_FLOW_EN));
		if (!(params->feature_config_flags &
		      FEATURE_CONFIG_PFC_ENABLED)) {
			if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
				bnx2x_bits_en(bp, emac_base +
					      EMAC_REG_EMAC_RX_MODE,
					      EMAC_RX_MODE_FLOW_EN);

			if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
				bnx2x_bits_en(bp, emac_base +
					      EMAC_REG_EMAC_TX_MODE,
					      (EMAC_TX_MODE_EXT_PAUSE_EN |
					       EMAC_TX_MODE_FLOW_EN));
		} else
			bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
				      EMAC_TX_MODE_FLOW_EN);
Y
Yaniv Rosner 已提交
574 575 576 577 578
	}

	/* KEEP_VLAN_TAG, promiscuous */
	val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
	val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
579

580 581 582 583 584 585 586 587
	/*
	 * Setting this bit causes MAC control frames (except for pause
	 * frames) to be passed on for processing. This setting has no
	 * affect on the operation of the pause frames. This bit effects
	 * all packets regardless of RX Parser packet sorting logic.
	 * Turn the PFC off to make sure we are in Xon state before
	 * enabling it.
	 */
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
	EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
	if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
		DP(NETIF_MSG_LINK, "PFC is enabled\n");
		/* Enable PFC again */
		EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
			EMAC_REG_RX_PFC_MODE_RX_EN |
			EMAC_REG_RX_PFC_MODE_TX_EN |
			EMAC_REG_RX_PFC_MODE_PRIORITIES);

		EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
			((0x0101 <<
			  EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
			 (0x00ff <<
			  EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
		val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
	}
604
	EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
Y
Yaniv Rosner 已提交
605 606 607 608 609 610 611

	/* Set Loopback */
	val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
	if (lb)
		val |= 0x810;
	else
		val &= ~0x810;
612
	EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
Y
Yaniv Rosner 已提交
613

E
Eilon Greenstein 已提交
614 615 616
	/* enable emac */
	REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);

Y
Yaniv Rosner 已提交
617
	/* enable emac for jumbo packets */
618
	EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
Y
Yaniv Rosner 已提交
619 620 621 622 623 624 625 626 627 628 629 630 631 632
		(EMAC_RX_MTU_SIZE_JUMBO_ENA |
		 (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));

	/* strip CRC */
	REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);

	/* disable the NIG in/out to the bmac */
	REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
	REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
	REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);

	/* enable the NIG in/out to the emac */
	REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
	val = 0;
633 634 635
	if ((params->feature_config_flags &
	      FEATURE_CONFIG_PFC_ENABLED) ||
	    (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Y
Yaniv Rosner 已提交
636 637 638 639 640
		val = 1;

	REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
	REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);

641
	REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
Y
Yaniv Rosner 已提交
642 643 644 645 646

	vars->mac_type = MAC_TYPE_EMAC;
	return 0;
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
static void bnx2x_update_pfc_bmac1(struct link_params *params,
				   struct link_vars *vars)
{
	u32 wb_data[2];
	struct bnx2x *bp = params->bp;
	u32 bmac_addr =  params->port ? NIG_REG_INGRESS_BMAC1_MEM :
		NIG_REG_INGRESS_BMAC0_MEM;

	u32 val = 0x14;
	if ((!(params->feature_config_flags &
	      FEATURE_CONFIG_PFC_ENABLED)) &&
		(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
		/* Enable BigMAC to react on received Pause packets */
		val |= (1<<5);
	wb_data[0] = val;
	wb_data[1] = 0;
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);

	/* tx control */
	val = 0xc0;
	if (!(params->feature_config_flags &
	      FEATURE_CONFIG_PFC_ENABLED) &&
		(vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
		val |= 0x800000;
	wb_data[0] = val;
	wb_data[1] = 0;
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
}

static void bnx2x_update_pfc_bmac2(struct link_params *params,
				   struct link_vars *vars,
				   u8 is_lb)
D
Dmitry Kravkov 已提交
679 680 681 682 683 684 685 686 687 688
{
	/*
	 * Set rx control: Strip CRC and enable BigMAC to relay
	 * control packets to the system as well
	 */
	u32 wb_data[2];
	struct bnx2x *bp = params->bp;
	u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
		NIG_REG_INGRESS_BMAC0_MEM;
	u32 val = 0x14;
Y
Yaniv Rosner 已提交
689

690 691 692
	if ((!(params->feature_config_flags &
	      FEATURE_CONFIG_PFC_ENABLED)) &&
		(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
D
Dmitry Kravkov 已提交
693 694 695 696
		/* Enable BigMAC to react on received Pause packets */
		val |= (1<<5);
	wb_data[0] = val;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
697
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
D
Dmitry Kravkov 已提交
698
	udelay(30);
Y
Yaniv Rosner 已提交
699

D
Dmitry Kravkov 已提交
700 701
	/* Tx control */
	val = 0xc0;
702 703 704
	if (!(params->feature_config_flags &
				FEATURE_CONFIG_PFC_ENABLED) &&
	    (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
D
Dmitry Kravkov 已提交
705 706 707
		val |= 0x800000;
	wb_data[0] = val;
	wb_data[1] = 0;
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);

	if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
		DP(NETIF_MSG_LINK, "PFC is enabled\n");
		/* Enable PFC RX & TX & STATS and set 8 COS  */
		wb_data[0] = 0x0;
		wb_data[0] |= (1<<0);  /* RX */
		wb_data[0] |= (1<<1);  /* TX */
		wb_data[0] |= (1<<2);  /* Force initial Xon */
		wb_data[0] |= (1<<3);  /* 8 cos */
		wb_data[0] |= (1<<5);  /* STATS */
		wb_data[1] = 0;
		REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
			    wb_data, 2);
		/* Clear the force Xon */
		wb_data[0] &= ~(1<<2);
	} else {
		DP(NETIF_MSG_LINK, "PFC is disabled\n");
		/* disable PFC RX & TX & STATS and set 8 COS */
		wb_data[0] = 0x8;
		wb_data[1] = 0;
	}

	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
D
Dmitry Kravkov 已提交
732

733 734 735 736 737 738
	/*
	 * Set Time (based unit is 512 bit time) between automatic
	 * re-sending of PP packets amd enable automatic re-send of
	 * Per-Priroity Packet as long as pp_gen is asserted and
	 * pp_disable is low.
	 */
D
Dmitry Kravkov 已提交
739
	val = 0x8000;
740 741 742
	if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
		val |= (1<<16); /* enable automatic re-send */

D
Dmitry Kravkov 已提交
743 744 745
	wb_data[0] = val;
	wb_data[1] = 0;
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
Y
Yaniv Rosner 已提交
746
		    wb_data, 2);
D
Dmitry Kravkov 已提交
747 748 749 750 751 752 753

	/* mac control */
	val = 0x3; /* Enable RX and TX */
	if (is_lb) {
		val |= 0x4; /* Local loopback */
		DP(NETIF_MSG_LINK, "enable bmac loopback\n");
	}
754 755 756
	/* When PFC enabled, Pass pause frames towards the NIG. */
	if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
		val |= ((1<<6)|(1<<5));
D
Dmitry Kravkov 已提交
757 758 759

	wb_data[0] = val;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
760
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
D
Dmitry Kravkov 已提交
761 762
}

763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
static void bnx2x_update_pfc_brb(struct link_params *params,
		struct link_vars *vars,
		struct bnx2x_nig_brb_pfc_port_params *pfc_params)
{
	struct bnx2x *bp = params->bp;
	int set_pfc = params->feature_config_flags &
		FEATURE_CONFIG_PFC_ENABLED;

	/* default - pause configuration */
	u32 pause_xoff_th = PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_PAUSEABLE;
	u32 pause_xon_th = PFC_BRB_MAC_PAUSE_XON_THRESHOLD_PAUSEABLE;
	u32 full_xoff_th = PFC_BRB_MAC_FULL_XOFF_THRESHOLD_PAUSEABLE;
	u32 full_xon_th = PFC_BRB_MAC_FULL_XON_THRESHOLD_PAUSEABLE;

	if (set_pfc && pfc_params)
		/* First COS */
		if (!pfc_params->cos0_pauseable) {
			pause_xoff_th =
			  PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_NON_PAUSEABLE;
			pause_xon_th =
			  PFC_BRB_MAC_PAUSE_XON_THRESHOLD_NON_PAUSEABLE;
			full_xoff_th =
			  PFC_BRB_MAC_FULL_XOFF_THRESHOLD_NON_PAUSEABLE;
			full_xon_th =
			  PFC_BRB_MAC_FULL_XON_THRESHOLD_NON_PAUSEABLE;
		}
789 790 791 792
	/*
	 * The number of free blocks below which the pause signal to class 0
	 * of MAC #n is asserted. n=0,1
	 */
793
	REG_WR(bp, BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 , pause_xoff_th);
794 795 796 797
	/*
	 * The number of free blocks above which the pause signal to class 0
	 * of MAC #n is de-asserted. n=0,1
	 */
798
	REG_WR(bp, BRB1_REG_PAUSE_0_XON_THRESHOLD_0 , pause_xon_th);
799 800 801 802
	/*
	 * The number of free blocks below which the full signal to class 0
	 * of MAC #n is asserted. n=0,1
	 */
803
	REG_WR(bp, BRB1_REG_FULL_0_XOFF_THRESHOLD_0 , full_xoff_th);
804 805 806 807
	/*
	 * The number of free blocks above which the full signal to class 0
	 * of MAC #n is de-asserted. n=0,1
	 */
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
	REG_WR(bp, BRB1_REG_FULL_0_XON_THRESHOLD_0 , full_xon_th);

	if (set_pfc && pfc_params) {
		/* Second COS */
		if (pfc_params->cos1_pauseable) {
			pause_xoff_th =
			  PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_PAUSEABLE;
			pause_xon_th =
			  PFC_BRB_MAC_PAUSE_XON_THRESHOLD_PAUSEABLE;
			full_xoff_th =
			  PFC_BRB_MAC_FULL_XOFF_THRESHOLD_PAUSEABLE;
			full_xon_th =
			  PFC_BRB_MAC_FULL_XON_THRESHOLD_PAUSEABLE;
		} else {
			pause_xoff_th =
			  PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_NON_PAUSEABLE;
			pause_xon_th =
			  PFC_BRB_MAC_PAUSE_XON_THRESHOLD_NON_PAUSEABLE;
			full_xoff_th =
			  PFC_BRB_MAC_FULL_XOFF_THRESHOLD_NON_PAUSEABLE;
			full_xon_th =
			  PFC_BRB_MAC_FULL_XON_THRESHOLD_NON_PAUSEABLE;
		}
831
		/*
832 833
		 * The number of free blocks below which the pause signal to
		 * class 1 of MAC #n is asserted. n=0,1
834
		 */
835
		REG_WR(bp, BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0, pause_xoff_th);
836
		/*
837 838
		 * The number of free blocks above which the pause signal to
		 * class 1 of MAC #n is de-asserted. n=0,1
839
		 */
840
		REG_WR(bp, BRB1_REG_PAUSE_1_XON_THRESHOLD_0, pause_xon_th);
841
		/*
842 843
		 * The number of free blocks below which the full signal to
		 * class 1 of MAC #n is asserted. n=0,1
844
		 */
845
		REG_WR(bp, BRB1_REG_FULL_1_XOFF_THRESHOLD_0, full_xoff_th);
846
		/*
847 848
		 * The number of free blocks above which the full signal to
		 * class 1 of MAC #n is de-asserted. n=0,1
849
		 */
850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
		REG_WR(bp, BRB1_REG_FULL_1_XON_THRESHOLD_0, full_xon_th);
	}
}

static void bnx2x_update_pfc_nig(struct link_params *params,
		struct link_vars *vars,
		struct bnx2x_nig_brb_pfc_port_params *nig_params)
{
	u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
	u32 llfc_enable = 0, xcm0_out_en = 0, p0_hwpfc_enable = 0;
	u32 pkt_priority_to_cos = 0;
	u32 val;
	struct bnx2x *bp = params->bp;
	int port = params->port;
	int set_pfc = params->feature_config_flags &
		FEATURE_CONFIG_PFC_ENABLED;
	DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");

868
	/*
869 870 871 872 873 874 875
	 * When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
	 * MAC control frames (that are not pause packets)
	 * will be forwarded to the XCM.
	 */
	xcm_mask = REG_RD(bp,
				port ? NIG_REG_LLH1_XCM_MASK :
				NIG_REG_LLH0_XCM_MASK);
876
	/*
877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	 * nig params will override non PFC params, since it's possible to
	 * do transition from PFC to SAFC
	 */
	if (set_pfc) {
		pause_enable = 0;
		llfc_out_en = 0;
		llfc_enable = 0;
		ppp_enable = 1;
		xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
				     NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
		xcm0_out_en = 0;
		p0_hwpfc_enable = 1;
	} else  {
		if (nig_params) {
			llfc_out_en = nig_params->llfc_out_en;
			llfc_enable = nig_params->llfc_enable;
			pause_enable = nig_params->pause_enable;
		} else  /*defaul non PFC mode - PAUSE */
			pause_enable = 1;

		xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
			NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
		xcm0_out_en = 1;
	}

	REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
	       NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
	REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
	       NIG_REG_LLFC_ENABLE_0, llfc_enable);
	REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
	       NIG_REG_PAUSE_ENABLE_0, pause_enable);

	REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
	       NIG_REG_PPP_ENABLE_0, ppp_enable);

	REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
	       NIG_REG_LLH0_XCM_MASK, xcm_mask);

	REG_WR(bp,  NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);

	/* output enable for RX_XCM # IF */
	REG_WR(bp, NIG_REG_XCM0_OUT_EN, xcm0_out_en);

	/* HW PFC TX enable */
	REG_WR(bp, NIG_REG_P0_HWPFC_ENABLE, p0_hwpfc_enable);

	/* 0x2 = BMAC, 0x1= EMAC */
	switch (vars->mac_type) {
	case MAC_TYPE_EMAC:
		val = 1;
		break;
	case MAC_TYPE_BMAC:
		val = 0;
		break;
	default:
		val = 0;
		break;
	}
	REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT, val);

	if (nig_params) {
		pkt_priority_to_cos = nig_params->pkt_priority_to_cos;

		REG_WR(bp, port ? NIG_REG_P1_RX_COS0_PRIORITY_MASK :
		       NIG_REG_P0_RX_COS0_PRIORITY_MASK,
		       nig_params->rx_cos0_priority_mask);

		REG_WR(bp, port ? NIG_REG_P1_RX_COS1_PRIORITY_MASK :
		       NIG_REG_P0_RX_COS1_PRIORITY_MASK,
		       nig_params->rx_cos1_priority_mask);

		REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
		       NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
		       nig_params->llfc_high_priority_classes);

		REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
		       NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
		       nig_params->llfc_low_priority_classes);
	}
	REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
	       NIG_REG_P0_PKT_PRIORITY_TO_COS,
	       pkt_priority_to_cos);
}


void bnx2x_update_pfc(struct link_params *params,
		      struct link_vars *vars,
		      struct bnx2x_nig_brb_pfc_port_params *pfc_params)
{
966
	/*
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
	 * The PFC and pause are orthogonal to one another, meaning when
	 * PFC is enabled, the pause are disabled, and when PFC is
	 * disabled, pause are set according to the pause result.
	 */
	u32 val;
	struct bnx2x *bp = params->bp;

	/* update NIG params */
	bnx2x_update_pfc_nig(params, vars, pfc_params);

	/* update BRB params */
	bnx2x_update_pfc_brb(params, vars, pfc_params);

	if (!vars->link_up)
		return;

	val = REG_RD(bp, MISC_REG_RESET_REG_2);
	if ((val & (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
	    == 0) {
		DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
		bnx2x_emac_enable(params, vars, 0);
		return;
	}

	DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
	if (CHIP_IS_E2(bp))
		bnx2x_update_pfc_bmac2(params, vars, 0);
	else
		bnx2x_update_pfc_bmac1(params, vars);

	val = 0;
	if ((params->feature_config_flags &
	      FEATURE_CONFIG_PFC_ENABLED) ||
	    (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
		val = 1;
	REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
}
D
Dmitry Kravkov 已提交
1004

Y
Yaniv Rosner 已提交
1005 1006 1007
static int bnx2x_bmac1_enable(struct link_params *params,
			      struct link_vars *vars,
			      u8 is_lb)
Y
Yaniv Rosner 已提交
1008 1009 1010 1011 1012 1013 1014 1015
{
	struct bnx2x *bp = params->bp;
	u8 port = params->port;
	u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
			       NIG_REG_INGRESS_BMAC0_MEM;
	u32 wb_data[2];
	u32 val;

D
Dmitry Kravkov 已提交
1016
	DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
Y
Yaniv Rosner 已提交
1017 1018 1019 1020

	/* XGXS control */
	wb_data[0] = 0x3c;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1021 1022
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
		    wb_data, 2);
Y
Yaniv Rosner 已提交
1023 1024 1025 1026 1027 1028 1029 1030

	/* tx MAC SA */
	wb_data[0] = ((params->mac_addr[2] << 24) |
		       (params->mac_addr[3] << 16) |
		       (params->mac_addr[4] << 8) |
			params->mac_addr[5]);
	wb_data[1] = ((params->mac_addr[0] << 8) |
			params->mac_addr[1]);
Y
Yaniv Rosner 已提交
1031
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
Y
Yaniv Rosner 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040

	/* mac control */
	val = 0x3;
	if (is_lb) {
		val |= 0x4;
		DP(NETIF_MSG_LINK, "enable bmac loopback\n");
	}
	wb_data[0] = val;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1041
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
Y
Yaniv Rosner 已提交
1042 1043 1044 1045

	/* set rx mtu */
	wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1046
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
Y
Yaniv Rosner 已提交
1047

1048
	bnx2x_update_pfc_bmac1(params, vars);
Y
Yaniv Rosner 已提交
1049 1050 1051 1052

	/* set tx mtu */
	wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1053
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
Y
Yaniv Rosner 已提交
1054 1055 1056 1057

	/* set cnt max size */
	wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1058
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
Y
Yaniv Rosner 已提交
1059 1060 1061 1062 1063 1064

	/* configure safc */
	wb_data[0] = 0x1000200;
	wb_data[1] = 0;
	REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
		    wb_data, 2);
D
Dmitry Kravkov 已提交
1065 1066 1067 1068

	return 0;
}

Y
Yaniv Rosner 已提交
1069 1070 1071
static int bnx2x_bmac2_enable(struct link_params *params,
			      struct link_vars *vars,
			      u8 is_lb)
D
Dmitry Kravkov 已提交
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
{
	struct bnx2x *bp = params->bp;
	u8 port = params->port;
	u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
			       NIG_REG_INGRESS_BMAC0_MEM;
	u32 wb_data[2];

	DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");

	wb_data[0] = 0;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1083
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
D
Dmitry Kravkov 已提交
1084 1085 1086 1087 1088
	udelay(30);

	/* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
	wb_data[0] = 0x3c;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1089 1090
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
		    wb_data, 2);
D
Dmitry Kravkov 已提交
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101

	udelay(30);

	/* tx MAC SA */
	wb_data[0] = ((params->mac_addr[2] << 24) |
		       (params->mac_addr[3] << 16) |
		       (params->mac_addr[4] << 8) |
			params->mac_addr[5]);
	wb_data[1] = ((params->mac_addr[0] << 8) |
			params->mac_addr[1]);
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
Y
Yaniv Rosner 已提交
1102
		    wb_data, 2);
D
Dmitry Kravkov 已提交
1103 1104 1105 1106 1107 1108 1109

	udelay(30);

	/* Configure SAFC */
	wb_data[0] = 0x1000200;
	wb_data[1] = 0;
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
Y
Yaniv Rosner 已提交
1110
		    wb_data, 2);
D
Dmitry Kravkov 已提交
1111 1112 1113 1114 1115
	udelay(30);

	/* set rx mtu */
	wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1116
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
D
Dmitry Kravkov 已提交
1117 1118 1119 1120 1121
	udelay(30);

	/* set tx mtu */
	wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1122
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
D
Dmitry Kravkov 已提交
1123 1124 1125 1126
	udelay(30);
	/* set cnt max size */
	wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
	wb_data[1] = 0;
Y
Yaniv Rosner 已提交
1127
	REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
D
Dmitry Kravkov 已提交
1128
	udelay(30);
1129
	bnx2x_update_pfc_bmac2(params, vars, is_lb);
D
Dmitry Kravkov 已提交
1130 1131 1132 1133

	return 0;
}

Y
Yaniv Rosner 已提交
1134 1135 1136
static int bnx2x_bmac_enable(struct link_params *params,
			     struct link_vars *vars,
			     u8 is_lb)
D
Dmitry Kravkov 已提交
1137
{
Y
Yaniv Rosner 已提交
1138 1139
	int rc = 0;
	u8 port = params->port;
D
Dmitry Kravkov 已提交
1140 1141 1142 1143
	struct bnx2x *bp = params->bp;
	u32 val;
	/* reset and unreset the BigMac */
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Y
Yaniv Rosner 已提交
1144
	       (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
1145
	msleep(1);
D
Dmitry Kravkov 已提交
1146 1147

	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
Y
Yaniv Rosner 已提交
1148
	       (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
D
Dmitry Kravkov 已提交
1149 1150 1151 1152 1153 1154 1155 1156 1157

	/* enable access for bmac registers */
	REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);

	/* Enable BMAC according to BMAC type*/
	if (CHIP_IS_E2(bp))
		rc = bnx2x_bmac2_enable(params, vars, is_lb);
	else
		rc = bnx2x_bmac1_enable(params, vars, is_lb);
Y
Yaniv Rosner 已提交
1158 1159 1160 1161
	REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
	REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
	REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
	val = 0;
1162 1163 1164
	if ((params->feature_config_flags &
	      FEATURE_CONFIG_PFC_ENABLED) ||
	    (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Y
Yaniv Rosner 已提交
1165 1166 1167 1168 1169 1170 1171 1172 1173
		val = 1;
	REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
	REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
	REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
	REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
	REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
	REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);

	vars->mac_type = MAC_TYPE_BMAC;
D
Dmitry Kravkov 已提交
1174
	return rc;
Y
Yaniv Rosner 已提交
1175 1176 1177 1178 1179 1180
}


static void bnx2x_update_mng(struct link_params *params, u32 link_status)
{
	struct bnx2x *bp = params->bp;
1181

Y
Yaniv Rosner 已提交
1182
	REG_WR(bp, params->shmem_base +
Y
Yaniv Rosner 已提交
1183 1184
	       offsetof(struct shmem_region,
			port_mb[params->port].link_status), link_status);
Y
Yaniv Rosner 已提交
1185 1186 1187 1188 1189
}

static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
{
	u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
Y
Yaniv Rosner 已提交
1190
			NIG_REG_INGRESS_BMAC0_MEM;
Y
Yaniv Rosner 已提交
1191
	u32 wb_data[2];
1192
	u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
Y
Yaniv Rosner 已提交
1193 1194 1195 1196 1197 1198

	/* Only if the bmac is out of reset */
	if (REG_RD(bp, MISC_REG_RESET_REG_2) &
			(MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
	    nig_bmac_enable) {

D
Dmitry Kravkov 已提交
1199 1200 1201
		if (CHIP_IS_E2(bp)) {
			/* Clear Rx Enable bit in BMAC_CONTROL register */
			REG_RD_DMAE(bp, bmac_addr +
Y
Yaniv Rosner 已提交
1202 1203
				    BIGMAC2_REGISTER_BMAC_CONTROL,
				    wb_data, 2);
D
Dmitry Kravkov 已提交
1204 1205
			wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
			REG_WR_DMAE(bp, bmac_addr +
Y
Yaniv Rosner 已提交
1206 1207
				    BIGMAC2_REGISTER_BMAC_CONTROL,
				    wb_data, 2);
D
Dmitry Kravkov 已提交
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
		} else {
			/* Clear Rx Enable bit in BMAC_CONTROL register */
			REG_RD_DMAE(bp, bmac_addr +
					BIGMAC_REGISTER_BMAC_CONTROL,
					wb_data, 2);
			wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
			REG_WR_DMAE(bp, bmac_addr +
					BIGMAC_REGISTER_BMAC_CONTROL,
					wb_data, 2);
		}
Y
Yaniv Rosner 已提交
1218 1219 1220 1221
		msleep(1);
	}
}

Y
Yaniv Rosner 已提交
1222 1223
static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
			    u32 line_speed)
Y
Yaniv Rosner 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
{
	struct bnx2x *bp = params->bp;
	u8 port = params->port;
	u32 init_crd, crd;
	u32 count = 1000;

	/* disable port */
	REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);

	/* wait for init credit */
	init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
	crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
	DP(NETIF_MSG_LINK, "init_crd 0x%x  crd 0x%x\n", init_crd, crd);

	while ((init_crd != crd) && count) {
		msleep(5);

		crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
		count--;
	}
	crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
	if (init_crd != crd) {
		DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
			  init_crd, crd);
		return -EINVAL;
	}

1251
	if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
Y
Yaniv Rosner 已提交
1252 1253 1254 1255 1256
	    line_speed == SPEED_10 ||
	    line_speed == SPEED_100 ||
	    line_speed == SPEED_1000 ||
	    line_speed == SPEED_2500) {
		REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
Y
Yaniv Rosner 已提交
1257 1258 1259
		/* update threshold */
		REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
		/* update init credit */
Y
Yaniv Rosner 已提交
1260
		init_crd = 778;		/* (800-18-4) */
Y
Yaniv Rosner 已提交
1261 1262 1263 1264

	} else {
		u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
			      ETH_OVREHEAD)/16;
Y
Yaniv Rosner 已提交
1265
		REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Y
Yaniv Rosner 已提交
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
		/* update threshold */
		REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
		/* update init credit */
		switch (line_speed) {
		case SPEED_10000:
			init_crd = thresh + 553 - 22;
			break;

		case SPEED_12000:
			init_crd = thresh + 664 - 22;
			break;

		case SPEED_13000:
			init_crd = thresh + 742 - 22;
			break;

		case SPEED_16000:
			init_crd = thresh + 778 - 22;
			break;
		default:
			DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
				  line_speed);
			return -EINVAL;
		}
	}
	REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
	DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
		 line_speed, init_crd);

	/* probe the credit changes */
	REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
	msleep(5);
	REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);

	/* enable port */
	REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
	return 0;
}

1305 1306
/**
 * bnx2x_get_emac_base - retrive emac base address
1307
 *
1308 1309 1310
 * @bp:			driver handle
 * @mdc_mdio_access:	access type
 * @port:		port id
1311 1312 1313 1314 1315 1316 1317 1318 1319
 *
 * This function selects the MDC/MDIO access (through emac0 or
 * emac1) depend on the mdc_mdio_access, port, port swapped. Each
 * phy has a default access mode, which could also be overridden
 * by nvram configuration. This parameter, whether this is the
 * default phy configuration, or the nvram overrun
 * configuration, is passed here as mdc_mdio_access and selects
 * the emac_base for the CL45 read/writes operations
 */
1320 1321
static u32 bnx2x_get_emac_base(struct bnx2x *bp,
			       u32 mdc_mdio_access, u8 port)
Y
Yaniv Rosner 已提交
1322
{
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	u32 emac_base = 0;
	switch (mdc_mdio_access) {
	case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
		break;
	case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
		if (REG_RD(bp, NIG_REG_PORT_SWAP))
			emac_base = GRCBASE_EMAC1;
		else
			emac_base = GRCBASE_EMAC0;
		break;
	case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
E
Eilon Greenstein 已提交
1334 1335 1336 1337
		if (REG_RD(bp, NIG_REG_PORT_SWAP))
			emac_base = GRCBASE_EMAC0;
		else
			emac_base = GRCBASE_EMAC1;
Y
Yaniv Rosner 已提交
1338
		break;
1339 1340 1341 1342
	case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
		emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
		break;
	case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
E
Eilon Greenstein 已提交
1343
		emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
Y
Yaniv Rosner 已提交
1344 1345 1346 1347 1348 1349 1350 1351
		break;
	default:
		break;
	}
	return emac_base;

}

1352 1353 1354
/******************************************************************/
/*			CL45 access functions			  */
/******************************************************************/
Y
Yaniv Rosner 已提交
1355 1356
static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
			    u8 devad, u16 reg, u16 val)
Y
Yaniv Rosner 已提交
1357 1358
{
	u32 tmp, saved_mode;
Y
Yaniv Rosner 已提交
1359 1360
	u8 i;
	int rc = 0;
1361 1362
	/*
	 * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
Y
Yaniv Rosner 已提交
1363 1364
	 * (a value of 49==0x31) and make sure that the AUTO poll is off
	 */
E
Eilon Greenstein 已提交
1365

Y
Yaniv Rosner 已提交
1366
	saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Y
Yaniv Rosner 已提交
1367 1368 1369 1370
	tmp = saved_mode & ~(EMAC_MDIO_MODE_AUTO_POLL |
			     EMAC_MDIO_MODE_CLOCK_CNT);
	tmp |= (EMAC_MDIO_MODE_CLAUSE_45 |
		(49 << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Y
Yaniv Rosner 已提交
1371 1372
	REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, tmp);
	REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Y
Yaniv Rosner 已提交
1373 1374 1375 1376
	udelay(40);

	/* address */

Y
Yaniv Rosner 已提交
1377
	tmp = ((phy->addr << 21) | (devad << 16) | reg |
Y
Yaniv Rosner 已提交
1378 1379
	       EMAC_MDIO_COMM_COMMAND_ADDRESS |
	       EMAC_MDIO_COMM_START_BUSY);
Y
Yaniv Rosner 已提交
1380
	REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Y
Yaniv Rosner 已提交
1381 1382 1383 1384

	for (i = 0; i < 50; i++) {
		udelay(10);

Y
Yaniv Rosner 已提交
1385
		tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
Y
Yaniv Rosner 已提交
1386 1387 1388 1389 1390 1391 1392
		if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
			udelay(5);
			break;
		}
	}
	if (tmp & EMAC_MDIO_COMM_START_BUSY) {
		DP(NETIF_MSG_LINK, "write phy register failed\n");
1393
		netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
Y
Yaniv Rosner 已提交
1394 1395 1396
		rc = -EFAULT;
	} else {
		/* data */
Y
Yaniv Rosner 已提交
1397
		tmp = ((phy->addr << 21) | (devad << 16) | val |
Y
Yaniv Rosner 已提交
1398 1399
		       EMAC_MDIO_COMM_COMMAND_WRITE_45 |
		       EMAC_MDIO_COMM_START_BUSY);
Y
Yaniv Rosner 已提交
1400
		REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Y
Yaniv Rosner 已提交
1401 1402 1403 1404

		for (i = 0; i < 50; i++) {
			udelay(10);

Y
Yaniv Rosner 已提交
1405
			tmp = REG_RD(bp, phy->mdio_ctrl +
Y
Yaniv Rosner 已提交
1406
				     EMAC_REG_EMAC_MDIO_COMM);
Y
Yaniv Rosner 已提交
1407 1408 1409 1410 1411 1412 1413
			if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
				udelay(5);
				break;
			}
		}
		if (tmp & EMAC_MDIO_COMM_START_BUSY) {
			DP(NETIF_MSG_LINK, "write phy register failed\n");
1414
			netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
Y
Yaniv Rosner 已提交
1415 1416 1417 1418 1419
			rc = -EFAULT;
		}
	}

	/* Restore the saved mode */
Y
Yaniv Rosner 已提交
1420
	REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Y
Yaniv Rosner 已提交
1421 1422 1423 1424

	return rc;
}

Y
Yaniv Rosner 已提交
1425 1426
static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
			   u8 devad, u16 reg, u16 *ret_val)
Y
Yaniv Rosner 已提交
1427 1428 1429
{
	u32 val, saved_mode;
	u16 i;
Y
Yaniv Rosner 已提交
1430
	int rc = 0;
1431 1432
	/*
	 * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
Y
Yaniv Rosner 已提交
1433 1434
	 * (a value of 49==0x31) and make sure that the AUTO poll is off
	 */
E
Eilon Greenstein 已提交
1435

Y
Yaniv Rosner 已提交
1436 1437
	saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
	val = saved_mode & ~((EMAC_MDIO_MODE_AUTO_POLL |
Y
Yaniv Rosner 已提交
1438
			      EMAC_MDIO_MODE_CLOCK_CNT));
Y
Yaniv Rosner 已提交
1439
	val |= (EMAC_MDIO_MODE_CLAUSE_45 |
1440
		(49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Y
Yaniv Rosner 已提交
1441 1442
	REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, val);
	REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Y
Yaniv Rosner 已提交
1443 1444 1445
	udelay(40);

	/* address */
Y
Yaniv Rosner 已提交
1446
	val = ((phy->addr << 21) | (devad << 16) | reg |
Y
Yaniv Rosner 已提交
1447 1448
	       EMAC_MDIO_COMM_COMMAND_ADDRESS |
	       EMAC_MDIO_COMM_START_BUSY);
Y
Yaniv Rosner 已提交
1449
	REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Y
Yaniv Rosner 已提交
1450 1451 1452 1453

	for (i = 0; i < 50; i++) {
		udelay(10);

Y
Yaniv Rosner 已提交
1454
		val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
Y
Yaniv Rosner 已提交
1455 1456 1457 1458 1459 1460 1461
		if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
			udelay(5);
			break;
		}
	}
	if (val & EMAC_MDIO_COMM_START_BUSY) {
		DP(NETIF_MSG_LINK, "read phy register failed\n");
1462
		netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
Y
Yaniv Rosner 已提交
1463 1464 1465 1466 1467
		*ret_val = 0;
		rc = -EFAULT;

	} else {
		/* data */
Y
Yaniv Rosner 已提交
1468
		val = ((phy->addr << 21) | (devad << 16) |
Y
Yaniv Rosner 已提交
1469 1470
		       EMAC_MDIO_COMM_COMMAND_READ_45 |
		       EMAC_MDIO_COMM_START_BUSY);
Y
Yaniv Rosner 已提交
1471
		REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Y
Yaniv Rosner 已提交
1472 1473 1474 1475

		for (i = 0; i < 50; i++) {
			udelay(10);

Y
Yaniv Rosner 已提交
1476
			val = REG_RD(bp, phy->mdio_ctrl +
Y
Yaniv Rosner 已提交
1477
				     EMAC_REG_EMAC_MDIO_COMM);
Y
Yaniv Rosner 已提交
1478 1479 1480 1481 1482 1483 1484
			if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
				*ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
				break;
			}
		}
		if (val & EMAC_MDIO_COMM_START_BUSY) {
			DP(NETIF_MSG_LINK, "read phy register failed\n");
1485
			netdev_err(bp->dev,  "MDC/MDIO access timeout\n");
Y
Yaniv Rosner 已提交
1486 1487 1488 1489 1490 1491
			*ret_val = 0;
			rc = -EFAULT;
		}
	}

	/* Restore the saved mode */
Y
Yaniv Rosner 已提交
1492
	REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Y
Yaniv Rosner 已提交
1493 1494 1495 1496

	return rc;
}

Y
Yaniv Rosner 已提交
1497 1498
int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
		   u8 devad, u16 reg, u16 *ret_val)
Y
Yaniv Rosner 已提交
1499 1500
{
	u8 phy_index;
1501
	/*
Y
Yaniv Rosner 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
	 * Probe for the phy according to the given phy_addr, and execute
	 * the read request on it
	 */
	for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
		if (params->phy[phy_index].addr == phy_addr) {
			return bnx2x_cl45_read(params->bp,
					       &params->phy[phy_index], devad,
					       reg, ret_val);
		}
	}
	return -EINVAL;
}

Y
Yaniv Rosner 已提交
1515 1516
int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
		    u8 devad, u16 reg, u16 val)
Y
Yaniv Rosner 已提交
1517 1518
{
	u8 phy_index;
1519
	/*
Y
Yaniv Rosner 已提交
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	 * Probe for the phy according to the given phy_addr, and execute
	 * the write request on it
	 */
	for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
		if (params->phy[phy_index].addr == phy_addr) {
			return bnx2x_cl45_write(params->bp,
						&params->phy[phy_index], devad,
						reg, val);
		}
	}
	return -EINVAL;
}

D
Dmitry Kravkov 已提交
1533 1534
static void bnx2x_set_aer_mmd_xgxs(struct link_params *params,
				   struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
1535 1536
{
	u32 ser_lane;
D
Dmitry Kravkov 已提交
1537 1538
	u16 offset, aer_val;
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
1539 1540 1541 1542
	ser_lane = ((params->lane_config &
		     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
		     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);

D
Dmitry Kravkov 已提交
1543 1544
	offset = phy->addr + ser_lane;
	if (CHIP_IS_E2(bp))
1545
		aer_val = 0x3800 + offset - 1;
D
Dmitry Kravkov 已提交
1546 1547
	else
		aer_val = 0x3800 + offset;
Y
Yaniv Rosner 已提交
1548
	CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
Y
Yaniv Rosner 已提交
1549
			  MDIO_AER_BLOCK_AER_REG, aer_val);
D
Dmitry Kravkov 已提交
1550 1551 1552 1553
}
static void bnx2x_set_aer_mmd_serdes(struct bnx2x *bp,
				     struct bnx2x_phy *phy)
{
Y
Yaniv Rosner 已提交
1554
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
1555 1556
			  MDIO_REG_BANK_AER_BLOCK,
			  MDIO_AER_BLOCK_AER_REG, 0x3800);
Y
Yaniv Rosner 已提交
1557 1558
}

Y
Yaniv Rosner 已提交
1559 1560 1561
/******************************************************************/
/*			Internal phy section			  */
/******************************************************************/
Y
Yaniv Rosner 已提交
1562

Y
Yaniv Rosner 已提交
1563 1564 1565
static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
{
	u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Y
Yaniv Rosner 已提交
1566

Y
Yaniv Rosner 已提交
1567 1568 1569 1570 1571 1572 1573 1574
	/* Set Clause 22 */
	REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
	REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
	udelay(500);
	REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
	udelay(500);
	 /* Set Clause 45 */
	REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
Y
Yaniv Rosner 已提交
1575 1576
}

Y
Yaniv Rosner 已提交
1577
static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
Y
Yaniv Rosner 已提交
1578
{
Y
Yaniv Rosner 已提交
1579
	u32 val;
Y
Yaniv Rosner 已提交
1580

Y
Yaniv Rosner 已提交
1581
	DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
Y
Yaniv Rosner 已提交
1582

Y
Yaniv Rosner 已提交
1583
	val = SERDES_RESET_BITS << (port*16);
E
Eilon Greenstein 已提交
1584

Y
Yaniv Rosner 已提交
1585 1586 1587 1588
	/* reset and unreset the SerDes/XGXS */
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
	udelay(500);
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
Y
Yaniv Rosner 已提交
1589

Y
Yaniv Rosner 已提交
1590
	bnx2x_set_serdes_access(bp, port);
Y
Yaniv Rosner 已提交
1591

Y
Yaniv Rosner 已提交
1592 1593
	REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
	       DEFAULT_PHY_DEV_ADDR);
Y
Yaniv Rosner 已提交
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
}

static void bnx2x_xgxs_deassert(struct link_params *params)
{
	struct bnx2x *bp = params->bp;
	u8 port;
	u32 val;
	DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
	port = params->port;

	val = XGXS_RESET_BITS << (port*16);

	/* reset and unreset the SerDes/XGXS */
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
	udelay(500);
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);

Y
Yaniv Rosner 已提交
1611
	REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
Y
Yaniv Rosner 已提交
1612
	REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
Y
Yaniv Rosner 已提交
1613
	       params->phy[INT_PHY].def_md_devad);
Y
Yaniv Rosner 已提交
1614 1615
}

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
				     struct link_params *params, u16 *ieee_fc)
{
	struct bnx2x *bp = params->bp;
	*ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
	/**
	 * resolve pause mode and advertisement Please refer to Table
	 * 28B-3 of the 802.3ab-1999 spec
	 */

	switch (phy->req_flow_ctrl) {
	case BNX2X_FLOW_CTRL_AUTO:
		if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
			*ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
		else
			*ieee_fc |=
			MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
		break;

	case BNX2X_FLOW_CTRL_TX:
		*ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
		break;

	case BNX2X_FLOW_CTRL_RX:
	case BNX2X_FLOW_CTRL_BOTH:
		*ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
		break;

	case BNX2X_FLOW_CTRL_NONE:
	default:
		*ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
		break;
	}
	DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
}

static void set_phy_vars(struct link_params *params,
			 struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
	u8 actual_phy_idx, phy_index, link_cfg_idx;
	u8 phy_config_swapped = params->multi_phy_config &
			PORT_HW_CFG_PHY_SWAPPED_ENABLED;
	for (phy_index = INT_PHY; phy_index < params->num_phys;
	      phy_index++) {
		link_cfg_idx = LINK_CONFIG_IDX(phy_index);
		actual_phy_idx = phy_index;
		if (phy_config_swapped) {
			if (phy_index == EXT_PHY1)
				actual_phy_idx = EXT_PHY2;
			else if (phy_index == EXT_PHY2)
				actual_phy_idx = EXT_PHY1;
		}
		params->phy[actual_phy_idx].req_flow_ctrl =
			params->req_flow_ctrl[link_cfg_idx];

		params->phy[actual_phy_idx].req_line_speed =
			params->req_line_speed[link_cfg_idx];

		params->phy[actual_phy_idx].speed_cap_mask =
			params->speed_cap_mask[link_cfg_idx];
Y
Yaniv Rosner 已提交
1677

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
		params->phy[actual_phy_idx].req_duplex =
			params->req_duplex[link_cfg_idx];

		if (params->req_line_speed[link_cfg_idx] ==
		    SPEED_AUTO_NEG)
			vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;

		DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
			   " speed_cap_mask %x\n",
			   params->phy[actual_phy_idx].req_flow_ctrl,
			   params->phy[actual_phy_idx].req_line_speed,
			   params->phy[actual_phy_idx].speed_cap_mask);
	}
}

static void bnx2x_ext_phy_set_pause(struct link_params *params,
				    struct bnx2x_phy *phy,
				    struct link_vars *vars)
{
	u16 val;
	struct bnx2x *bp = params->bp;
	/* read modify write pause advertizing */
	bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);

	val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;

	/* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
	bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
	if ((vars->ieee_fc &
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
		val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
	}
	if ((vars->ieee_fc &
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
		val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
	}
	DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
	bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
}

static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
{						/*  LD	    LP	 */
	switch (pause_result) {			/* ASYM P ASYM P */
	case 0xb:				/*   1  0   1  1 */
		vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
		break;

	case 0xe:				/*   1  1   1  0 */
		vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
		break;

	case 0x5:				/*   0  1   0  1 */
	case 0x7:				/*   0  1   1  1 */
	case 0xd:				/*   1  1   0  1 */
	case 0xf:				/*   1  1   1  1 */
		vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
		break;

	default:
		break;
	}
	if (pause_result & (1<<0))
		vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
	if (pause_result & (1<<1))
		vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
}

static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
				   struct link_params *params,
				   struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
	u16 ld_pause;		/* local */
	u16 lp_pause;		/* link partner */
	u16 pause_result;
	u8 ret = 0;
	/* read twice */

	vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;

	if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
		vars->flow_ctrl = phy->req_flow_ctrl;
	else if (phy->req_line_speed != SPEED_AUTO_NEG)
		vars->flow_ctrl = params->req_fc_auto_adv;
	else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
		ret = 1;
		bnx2x_cl45_read(bp, phy,
				MDIO_AN_DEVAD,
				MDIO_AN_REG_ADV_PAUSE, &ld_pause);
		bnx2x_cl45_read(bp, phy,
				MDIO_AN_DEVAD,
				MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
		pause_result = (ld_pause &
				MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
		pause_result |= (lp_pause &
				 MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
		DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n",
		   pause_result);
		bnx2x_pause_resolve(vars, pause_result);
	}
	return ret;
}
Y
Yaniv Rosner 已提交
1782
void bnx2x_link_status_update(struct link_params *params,
Y
Yaniv Rosner 已提交
1783
			      struct link_vars *vars)
Y
Yaniv Rosner 已提交
1784 1785 1786 1787
{
	struct bnx2x *bp = params->bp;
	u8 link_10g;
	u8 port = params->port;
Y
Yaniv Rosner 已提交
1788
	u32 sync_offset, media_types;
Y
Yaniv Rosner 已提交
1789
	vars->link_status = REG_RD(bp, params->shmem_base +
Y
Yaniv Rosner 已提交
1790 1791
				   offsetof(struct shmem_region,
					    port_mb[port].link_status));
Y
Yaniv Rosner 已提交
1792 1793 1794 1795 1796 1797 1798 1799 1800

	vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);

	if (vars->link_up) {
		DP(NETIF_MSG_LINK, "phy link up\n");

		vars->phy_link_up = 1;
		vars->duplex = DUPLEX_FULL;
		switch (vars->link_status &
Y
Yaniv Rosner 已提交
1801
			LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
Y
Yaniv Rosner 已提交
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
			case LINK_10THD:
				vars->duplex = DUPLEX_HALF;
				/* fall thru */
			case LINK_10TFD:
				vars->line_speed = SPEED_10;
				break;

			case LINK_100TXHD:
				vars->duplex = DUPLEX_HALF;
				/* fall thru */
			case LINK_100T4:
			case LINK_100TXFD:
				vars->line_speed = SPEED_100;
				break;

			case LINK_1000THD:
				vars->duplex = DUPLEX_HALF;
				/* fall thru */
			case LINK_1000TFD:
				vars->line_speed = SPEED_1000;
				break;

			case LINK_2500THD:
				vars->duplex = DUPLEX_HALF;
				/* fall thru */
			case LINK_2500TFD:
				vars->line_speed = SPEED_2500;
				break;

			case LINK_10GTFD:
				vars->line_speed = SPEED_10000;
				break;

			case LINK_12GTFD:
				vars->line_speed = SPEED_12000;
				break;

			case LINK_12_5GTFD:
				vars->line_speed = SPEED_12500;
				break;

			case LINK_13GTFD:
				vars->line_speed = SPEED_13000;
				break;

			case LINK_15GTFD:
				vars->line_speed = SPEED_15000;
				break;

			case LINK_16GTFD:
				vars->line_speed = SPEED_16000;
				break;

			default:
				break;
		}
		vars->flow_ctrl = 0;
		if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
			vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;

		if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
			vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;

		if (!vars->flow_ctrl)
			vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;

		if (vars->line_speed &&
		    ((vars->line_speed == SPEED_10) ||
		     (vars->line_speed == SPEED_100))) {
			vars->phy_flags |= PHY_SGMII_FLAG;
		} else {
			vars->phy_flags &= ~PHY_SGMII_FLAG;
		}

		/* anything 10 and over uses the bmac */
		link_10g = ((vars->line_speed == SPEED_10000) ||
			    (vars->line_speed == SPEED_12000) ||
			    (vars->line_speed == SPEED_12500) ||
			    (vars->line_speed == SPEED_13000) ||
			    (vars->line_speed == SPEED_15000) ||
			    (vars->line_speed == SPEED_16000));
		if (link_10g)
			vars->mac_type = MAC_TYPE_BMAC;
		else
			vars->mac_type = MAC_TYPE_EMAC;

	} else { /* link down */
		DP(NETIF_MSG_LINK, "phy link down\n");

		vars->phy_link_up = 0;

		vars->line_speed = 0;
		vars->duplex = DUPLEX_FULL;
		vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;

		/* indicate no mac active */
		vars->mac_type = MAC_TYPE_NONE;
	}

Y
Yaniv Rosner 已提交
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
	/* Sync media type */
	sync_offset = params->shmem_base +
			offsetof(struct shmem_region,
				 dev_info.port_hw_config[port].media_type);
	media_types = REG_RD(bp, sync_offset);

	params->phy[INT_PHY].media_type =
		(media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
		PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
	params->phy[EXT_PHY1].media_type =
		(media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
		PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
	params->phy[EXT_PHY2].media_type =
		(media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
		PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
	DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);

Y
Yaniv Rosner 已提交
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	DP(NETIF_MSG_LINK, "link_status 0x%x  phy_link_up %x\n",
		 vars->link_status, vars->phy_link_up);
	DP(NETIF_MSG_LINK, "line_speed %x  duplex %x  flow_ctrl 0x%x\n",
		 vars->line_speed, vars->duplex, vars->flow_ctrl);
}


static void bnx2x_set_master_ln(struct link_params *params,
				struct bnx2x_phy *phy)
{
	struct bnx2x *bp = params->bp;
	u16 new_master_ln, ser_lane;
Y
Yaniv Rosner 已提交
1930
	ser_lane = ((params->lane_config &
Y
Yaniv Rosner 已提交
1931
		     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
Y
Yaniv Rosner 已提交
1932
		    PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Y
Yaniv Rosner 已提交
1933 1934

	/* set the master_ln for AN */
Y
Yaniv Rosner 已提交
1935
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
1936 1937 1938
			  MDIO_REG_BANK_XGXS_BLOCK2,
			  MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
			  &new_master_ln);
Y
Yaniv Rosner 已提交
1939

Y
Yaniv Rosner 已提交
1940
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
1941 1942 1943
			  MDIO_REG_BANK_XGXS_BLOCK2 ,
			  MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
			  (new_master_ln | ser_lane));
Y
Yaniv Rosner 已提交
1944 1945
}

Y
Yaniv Rosner 已提交
1946 1947 1948
static int bnx2x_reset_unicore(struct link_params *params,
			       struct bnx2x_phy *phy,
			       u8 set_serdes)
Y
Yaniv Rosner 已提交
1949 1950 1951 1952
{
	struct bnx2x *bp = params->bp;
	u16 mii_control;
	u16 i;
Y
Yaniv Rosner 已提交
1953
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
1954 1955
			  MDIO_REG_BANK_COMBO_IEEE0,
			  MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
Y
Yaniv Rosner 已提交
1956 1957

	/* reset the unicore */
Y
Yaniv Rosner 已提交
1958
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
1959 1960 1961 1962
			  MDIO_REG_BANK_COMBO_IEEE0,
			  MDIO_COMBO_IEEE0_MII_CONTROL,
			  (mii_control |
			   MDIO_COMBO_IEEO_MII_CONTROL_RESET));
Y
Yaniv Rosner 已提交
1963 1964 1965 1966 1967 1968 1969 1970
	if (set_serdes)
		bnx2x_set_serdes_access(bp, params->port);

	/* wait for the reset to self clear */
	for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
		udelay(5);

		/* the reset erased the previous bank value */
Y
Yaniv Rosner 已提交
1971
		CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
1972 1973 1974
				  MDIO_REG_BANK_COMBO_IEEE0,
				  MDIO_COMBO_IEEE0_MII_CONTROL,
				  &mii_control);
Y
Yaniv Rosner 已提交
1975 1976 1977 1978 1979 1980

		if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
			udelay(5);
			return 0;
		}
	}
Y
Yaniv Rosner 已提交
1981

1982 1983 1984
	netdev_err(bp->dev,  "Warning: PHY was not initialized,"
			      " Port %d\n",
			 params->port);
Y
Yaniv Rosner 已提交
1985 1986 1987 1988 1989
	DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
	return -EINVAL;

}

Y
Yaniv Rosner 已提交
1990 1991
static void bnx2x_set_swap_lanes(struct link_params *params,
				 struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
1992 1993
{
	struct bnx2x *bp = params->bp;
1994 1995 1996 1997
	/*
	 *  Each two bits represents a lane number:
	 *  No swap is 0123 => 0x1b no need to enable the swap
	 */
Y
Yaniv Rosner 已提交
1998 1999 2000
	u16 ser_lane, rx_lane_swap, tx_lane_swap;

	ser_lane = ((params->lane_config &
Y
Yaniv Rosner 已提交
2001 2002
		     PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
		    PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Y
Yaniv Rosner 已提交
2003
	rx_lane_swap = ((params->lane_config &
Y
Yaniv Rosner 已提交
2004 2005
			 PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
			PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
Y
Yaniv Rosner 已提交
2006
	tx_lane_swap = ((params->lane_config &
Y
Yaniv Rosner 已提交
2007 2008
			 PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
			PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
Y
Yaniv Rosner 已提交
2009 2010

	if (rx_lane_swap != 0x1b) {
Y
Yaniv Rosner 已提交
2011
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2012 2013 2014 2015 2016
				  MDIO_REG_BANK_XGXS_BLOCK2,
				  MDIO_XGXS_BLOCK2_RX_LN_SWAP,
				  (rx_lane_swap |
				   MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
				   MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
Y
Yaniv Rosner 已提交
2017
	} else {
Y
Yaniv Rosner 已提交
2018
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2019 2020
				  MDIO_REG_BANK_XGXS_BLOCK2,
				  MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
Y
Yaniv Rosner 已提交
2021 2022 2023
	}

	if (tx_lane_swap != 0x1b) {
Y
Yaniv Rosner 已提交
2024
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2025 2026 2027 2028
				  MDIO_REG_BANK_XGXS_BLOCK2,
				  MDIO_XGXS_BLOCK2_TX_LN_SWAP,
				  (tx_lane_swap |
				   MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
Y
Yaniv Rosner 已提交
2029
	} else {
Y
Yaniv Rosner 已提交
2030
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2031 2032
				  MDIO_REG_BANK_XGXS_BLOCK2,
				  MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
Y
Yaniv Rosner 已提交
2033 2034 2035
	}
}

Y
Yaniv Rosner 已提交
2036 2037
static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
					 struct link_params *params)
Y
Yaniv Rosner 已提交
2038 2039 2040
{
	struct bnx2x *bp = params->bp;
	u16 control2;
Y
Yaniv Rosner 已提交
2041
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2042 2043 2044
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
			  &control2);
2045
	if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
Y
Yaniv Rosner 已提交
2046 2047 2048
		control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
	else
		control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
2049 2050
	DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
		phy->speed_cap_mask, control2);
Y
Yaniv Rosner 已提交
2051
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2052 2053 2054
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
			  control2);
Y
Yaniv Rosner 已提交
2055

Y
Yaniv Rosner 已提交
2056
	if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
2057
	     (phy->speed_cap_mask &
Y
Yaniv Rosner 已提交
2058
		    PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
Y
Yaniv Rosner 已提交
2059 2060
		DP(NETIF_MSG_LINK, "XGXS\n");

Y
Yaniv Rosner 已提交
2061
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2062 2063 2064
				 MDIO_REG_BANK_10G_PARALLEL_DETECT,
				 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
				 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
Y
Yaniv Rosner 已提交
2065

Y
Yaniv Rosner 已提交
2066
		CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2067 2068 2069
				  MDIO_REG_BANK_10G_PARALLEL_DETECT,
				  MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
				  &control2);
Y
Yaniv Rosner 已提交
2070 2071 2072 2073 2074


		control2 |=
		    MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;

Y
Yaniv Rosner 已提交
2075
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2076 2077 2078
				  MDIO_REG_BANK_10G_PARALLEL_DETECT,
				  MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
				  control2);
Y
Yaniv Rosner 已提交
2079 2080

		/* Disable parallel detection of HiG */
Y
Yaniv Rosner 已提交
2081
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2082 2083 2084 2085
				  MDIO_REG_BANK_XGXS_BLOCK2,
				  MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
				  MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
				  MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
Y
Yaniv Rosner 已提交
2086 2087 2088
	}
}

Y
Yaniv Rosner 已提交
2089 2090
static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
			      struct link_params *params,
Y
Yaniv Rosner 已提交
2091 2092
			      struct link_vars *vars,
			      u8 enable_cl73)
Y
Yaniv Rosner 已提交
2093 2094 2095 2096 2097
{
	struct bnx2x *bp = params->bp;
	u16 reg_val;

	/* CL37 Autoneg */
Y
Yaniv Rosner 已提交
2098
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2099 2100
			  MDIO_REG_BANK_COMBO_IEEE0,
			  MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
Y
Yaniv Rosner 已提交
2101 2102

	/* CL37 Autoneg Enabled */
Y
Yaniv Rosner 已提交
2103
	if (vars->line_speed == SPEED_AUTO_NEG)
Y
Yaniv Rosner 已提交
2104 2105 2106 2107 2108
		reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
	else /* CL37 Autoneg Disabled */
		reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
			     MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);

Y
Yaniv Rosner 已提交
2109
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2110 2111
			  MDIO_REG_BANK_COMBO_IEEE0,
			  MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
Y
Yaniv Rosner 已提交
2112 2113 2114

	/* Enable/Disable Autodetection */

Y
Yaniv Rosner 已提交
2115
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2116 2117
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
2118 2119 2120
	reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
		    MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
	reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
Y
Yaniv Rosner 已提交
2121
	if (vars->line_speed == SPEED_AUTO_NEG)
Y
Yaniv Rosner 已提交
2122 2123 2124 2125
		reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
	else
		reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;

Y
Yaniv Rosner 已提交
2126
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2127 2128
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
Y
Yaniv Rosner 已提交
2129 2130

	/* Enable TetonII and BAM autoneg */
Y
Yaniv Rosner 已提交
2131
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2132 2133
			  MDIO_REG_BANK_BAM_NEXT_PAGE,
			  MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
Y
Yaniv Rosner 已提交
2134
			  &reg_val);
Y
Yaniv Rosner 已提交
2135
	if (vars->line_speed == SPEED_AUTO_NEG) {
Y
Yaniv Rosner 已提交
2136 2137 2138 2139 2140 2141 2142 2143
		/* Enable BAM aneg Mode and TetonII aneg Mode */
		reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
			    MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
	} else {
		/* TetonII and BAM Autoneg Disabled */
		reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
			     MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
	}
Y
Yaniv Rosner 已提交
2144
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2145 2146 2147
			  MDIO_REG_BANK_BAM_NEXT_PAGE,
			  MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
			  reg_val);
Y
Yaniv Rosner 已提交
2148

2149 2150
	if (enable_cl73) {
		/* Enable Cl73 FSM status bits */
Y
Yaniv Rosner 已提交
2151
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2152 2153 2154
				  MDIO_REG_BANK_CL73_USERB0,
				  MDIO_CL73_USERB0_CL73_UCTRL,
				  0xe);
2155 2156

		/* Enable BAM Station Manager*/
Y
Yaniv Rosner 已提交
2157
		CL22_WR_OVER_CL45(bp, phy,
2158 2159 2160 2161 2162 2163
			MDIO_REG_BANK_CL73_USERB0,
			MDIO_CL73_USERB0_CL73_BAM_CTRL1,
			MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
			MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
			MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);

Y
Yaniv Rosner 已提交
2164
		/* Advertise CL73 link speeds */
Y
Yaniv Rosner 已提交
2165
		CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2166 2167 2168
				  MDIO_REG_BANK_CL73_IEEEB1,
				  MDIO_CL73_IEEEB1_AN_ADV2,
				  &reg_val);
2169
		if (phy->speed_cap_mask &
Y
Yaniv Rosner 已提交
2170 2171
		    PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
			reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
2172
		if (phy->speed_cap_mask &
Y
Yaniv Rosner 已提交
2173 2174
		    PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
			reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
2175

Y
Yaniv Rosner 已提交
2176
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2177 2178 2179
				  MDIO_REG_BANK_CL73_IEEEB1,
				  MDIO_CL73_IEEEB1_AN_ADV2,
				  reg_val);
2180 2181 2182 2183 2184 2185

		/* CL73 Autoneg Enabled */
		reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;

	} else /* CL73 Autoneg Disabled */
		reg_val = 0;
Y
Yaniv Rosner 已提交
2186

Y
Yaniv Rosner 已提交
2187
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2188 2189
			  MDIO_REG_BANK_CL73_IEEEB0,
			  MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
Y
Yaniv Rosner 已提交
2190 2191 2192
}

/* program SerDes, forced speed */
Y
Yaniv Rosner 已提交
2193 2194
static void bnx2x_program_serdes(struct bnx2x_phy *phy,
				 struct link_params *params,
Y
Yaniv Rosner 已提交
2195
				 struct link_vars *vars)
Y
Yaniv Rosner 已提交
2196 2197 2198 2199
{
	struct bnx2x *bp = params->bp;
	u16 reg_val;

2200
	/* program duplex, disable autoneg and sgmii*/
Y
Yaniv Rosner 已提交
2201
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2202 2203
			  MDIO_REG_BANK_COMBO_IEEE0,
			  MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
Y
Yaniv Rosner 已提交
2204
	reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
2205 2206
		     MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
		     MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
2207
	if (phy->req_duplex == DUPLEX_FULL)
Y
Yaniv Rosner 已提交
2208
		reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Y
Yaniv Rosner 已提交
2209
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2210 2211
			  MDIO_REG_BANK_COMBO_IEEE0,
			  MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
Y
Yaniv Rosner 已提交
2212

2213 2214 2215 2216
	/*
	 * program speed
	 *  - needed only if the speed is greater than 1G (2.5G or 10G)
	 */
Y
Yaniv Rosner 已提交
2217
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2218 2219
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_MISC1, &reg_val);
Y
Yaniv Rosner 已提交
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
	/* clearing the speed value before setting the right speed */
	DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);

	reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
		     MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);

	if (!((vars->line_speed == SPEED_1000) ||
	      (vars->line_speed == SPEED_100) ||
	      (vars->line_speed == SPEED_10))) {

Y
Yaniv Rosner 已提交
2230 2231
		reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
			    MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
Y
Yaniv Rosner 已提交
2232
		if (vars->line_speed == SPEED_10000)
Y
Yaniv Rosner 已提交
2233 2234
			reg_val |=
				MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
Y
Yaniv Rosner 已提交
2235
		if (vars->line_speed == SPEED_13000)
Y
Yaniv Rosner 已提交
2236 2237
			reg_val |=
				MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G;
Y
Yaniv Rosner 已提交
2238 2239
	}

Y
Yaniv Rosner 已提交
2240
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2241 2242
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_MISC1, reg_val);
Y
Yaniv Rosner 已提交
2243

Y
Yaniv Rosner 已提交
2244 2245
}

2246 2247
static void bnx2x_set_brcm_cl37_advertisement(struct bnx2x_phy *phy,
					      struct link_params *params)
Y
Yaniv Rosner 已提交
2248 2249 2250 2251 2252 2253 2254
{
	struct bnx2x *bp = params->bp;
	u16 val = 0;

	/* configure the 48 bits for BAM AN */

	/* set extended capabilities */
2255
	if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
Y
Yaniv Rosner 已提交
2256
		val |= MDIO_OVER_1G_UP1_2_5G;
2257
	if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
Y
Yaniv Rosner 已提交
2258
		val |= MDIO_OVER_1G_UP1_10G;
Y
Yaniv Rosner 已提交
2259
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2260 2261
			  MDIO_REG_BANK_OVER_1G,
			  MDIO_OVER_1G_UP1, val);
Y
Yaniv Rosner 已提交
2262

Y
Yaniv Rosner 已提交
2263
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2264 2265
			  MDIO_REG_BANK_OVER_1G,
			  MDIO_OVER_1G_UP3, 0x400);
Y
Yaniv Rosner 已提交
2266 2267
}

2268 2269 2270
static void bnx2x_set_ieee_aneg_advertisement(struct bnx2x_phy *phy,
					      struct link_params *params,
					      u16 ieee_fc)
Y
Yaniv Rosner 已提交
2271 2272
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
2273
	u16 val;
Y
Yaniv Rosner 已提交
2274
	/* for AN, we are always publishing full duplex */
Y
Yaniv Rosner 已提交
2275

Y
Yaniv Rosner 已提交
2276
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2277 2278
			  MDIO_REG_BANK_COMBO_IEEE0,
			  MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
Y
Yaniv Rosner 已提交
2279
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2280 2281
			  MDIO_REG_BANK_CL73_IEEEB1,
			  MDIO_CL73_IEEEB1_AN_ADV1, &val);
Y
Yaniv Rosner 已提交
2282 2283
	val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
	val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
Y
Yaniv Rosner 已提交
2284
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2285 2286
			  MDIO_REG_BANK_CL73_IEEEB1,
			  MDIO_CL73_IEEEB1_AN_ADV1, val);
Y
Yaniv Rosner 已提交
2287 2288
}

Y
Yaniv Rosner 已提交
2289 2290 2291
static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
				  struct link_params *params,
				  u8 enable_cl73)
Y
Yaniv Rosner 已提交
2292 2293
{
	struct bnx2x *bp = params->bp;
E
Eilon Greenstein 已提交
2294
	u16 mii_control;
2295

Y
Yaniv Rosner 已提交
2296
	DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
E
Eilon Greenstein 已提交
2297
	/* Enable and restart BAM/CL37 aneg */
Y
Yaniv Rosner 已提交
2298

2299
	if (enable_cl73) {
Y
Yaniv Rosner 已提交
2300
		CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2301 2302 2303
				  MDIO_REG_BANK_CL73_IEEEB0,
				  MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
				  &mii_control);
2304

Y
Yaniv Rosner 已提交
2305
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2306 2307 2308 2309 2310
				  MDIO_REG_BANK_CL73_IEEEB0,
				  MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
				  (mii_control |
				  MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
				  MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
2311 2312
	} else {

Y
Yaniv Rosner 已提交
2313
		CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2314 2315 2316
				  MDIO_REG_BANK_COMBO_IEEE0,
				  MDIO_COMBO_IEEE0_MII_CONTROL,
				  &mii_control);
2317 2318 2319
		DP(NETIF_MSG_LINK,
			 "bnx2x_restart_autoneg mii_control before = 0x%x\n",
			 mii_control);
Y
Yaniv Rosner 已提交
2320
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2321 2322 2323 2324 2325
				  MDIO_REG_BANK_COMBO_IEEE0,
				  MDIO_COMBO_IEEE0_MII_CONTROL,
				  (mii_control |
				   MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
				   MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
2326
	}
Y
Yaniv Rosner 已提交
2327 2328
}

Y
Yaniv Rosner 已提交
2329 2330
static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
					   struct link_params *params,
Y
Yaniv Rosner 已提交
2331
					   struct link_vars *vars)
Y
Yaniv Rosner 已提交
2332 2333 2334 2335 2336 2337
{
	struct bnx2x *bp = params->bp;
	u16 control1;

	/* in SGMII mode, the unicore is always slave */

Y
Yaniv Rosner 已提交
2338
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2339 2340 2341
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
			  &control1);
Y
Yaniv Rosner 已提交
2342 2343 2344 2345 2346
	control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
	/* set sgmii mode (and not fiber) */
	control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
		      MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
		      MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
Y
Yaniv Rosner 已提交
2347
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2348 2349 2350
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
			  control1);
Y
Yaniv Rosner 已提交
2351 2352

	/* if forced speed */
Y
Yaniv Rosner 已提交
2353
	if (!(vars->line_speed == SPEED_AUTO_NEG)) {
Y
Yaniv Rosner 已提交
2354 2355 2356
		/* set speed, disable autoneg */
		u16 mii_control;

Y
Yaniv Rosner 已提交
2357
		CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2358 2359 2360
				  MDIO_REG_BANK_COMBO_IEEE0,
				  MDIO_COMBO_IEEE0_MII_CONTROL,
				  &mii_control);
Y
Yaniv Rosner 已提交
2361 2362 2363 2364
		mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
				 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
				 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);

Y
Yaniv Rosner 已提交
2365
		switch (vars->line_speed) {
Y
Yaniv Rosner 已提交
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
		case SPEED_100:
			mii_control |=
				MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
			break;
		case SPEED_1000:
			mii_control |=
				MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
			break;
		case SPEED_10:
			/* there is nothing to set for 10M */
			break;
		default:
			/* invalid speed for SGMII */
Y
Yaniv Rosner 已提交
2379 2380
			DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
				  vars->line_speed);
Y
Yaniv Rosner 已提交
2381 2382 2383 2384
			break;
		}

		/* setting the full duplex */
2385
		if (phy->req_duplex == DUPLEX_FULL)
Y
Yaniv Rosner 已提交
2386 2387
			mii_control |=
				MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Y
Yaniv Rosner 已提交
2388
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2389 2390 2391
				  MDIO_REG_BANK_COMBO_IEEE0,
				  MDIO_COMBO_IEEE0_MII_CONTROL,
				  mii_control);
Y
Yaniv Rosner 已提交
2392 2393 2394

	} else { /* AN mode */
		/* enable and restart AN */
Y
Yaniv Rosner 已提交
2395
		bnx2x_restart_autoneg(phy, params, 0);
Y
Yaniv Rosner 已提交
2396 2397 2398 2399 2400 2401 2402 2403
	}
}


/*
 * link management
 */

Y
Yaniv Rosner 已提交
2404 2405
static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
					     struct link_params *params)
2406 2407 2408
{
	struct bnx2x *bp = params->bp;
	u16 pd_10g, status2_1000x;
2409 2410
	if (phy->req_line_speed != SPEED_AUTO_NEG)
		return 0;
Y
Yaniv Rosner 已提交
2411
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2412 2413 2414
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
			  &status2_1000x);
Y
Yaniv Rosner 已提交
2415
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2416 2417 2418
			  MDIO_REG_BANK_SERDES_DIGITAL,
			  MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
			  &status2_1000x);
2419 2420 2421 2422 2423 2424
	if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
		DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
			 params->port);
		return 1;
	}

Y
Yaniv Rosner 已提交
2425
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2426 2427 2428
			  MDIO_REG_BANK_10G_PARALLEL_DETECT,
			  MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
			  &pd_10g);
2429 2430 2431 2432 2433 2434 2435 2436

	if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
		DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
			 params->port);
		return 1;
	}
	return 0;
}
Y
Yaniv Rosner 已提交
2437

Y
Yaniv Rosner 已提交
2438 2439 2440 2441
static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
				    struct link_params *params,
				    struct link_vars *vars,
				    u32 gp_status)
Y
Yaniv Rosner 已提交
2442 2443
{
	struct bnx2x *bp = params->bp;
2444 2445
	u16 ld_pause;   /* local driver */
	u16 lp_pause;   /* link partner */
Y
Yaniv Rosner 已提交
2446 2447
	u16 pause_result;

2448
	vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Y
Yaniv Rosner 已提交
2449 2450

	/* resolve from gp_status in case of AN complete and not sgmii */
2451 2452 2453 2454 2455 2456
	if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
		vars->flow_ctrl = phy->req_flow_ctrl;
	else if (phy->req_line_speed != SPEED_AUTO_NEG)
		vars->flow_ctrl = params->req_fc_auto_adv;
	else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
		 (!(vars->phy_flags & PHY_SGMII_FLAG))) {
Y
Yaniv Rosner 已提交
2457
		if (bnx2x_direct_parallel_detect_used(phy, params)) {
2458 2459 2460
			vars->flow_ctrl = params->req_fc_auto_adv;
			return;
		}
Y
Yaniv Rosner 已提交
2461 2462 2463 2464 2465 2466
		if ((gp_status &
		    (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
		     MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
		    (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
		     MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {

Y
Yaniv Rosner 已提交
2467
			CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2468 2469 2470
					  MDIO_REG_BANK_CL73_IEEEB1,
					  MDIO_CL73_IEEEB1_AN_ADV1,
					  &ld_pause);
Y
Yaniv Rosner 已提交
2471
			CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2472 2473 2474
					  MDIO_REG_BANK_CL73_IEEEB1,
					  MDIO_CL73_IEEEB1_AN_LP_ADV1,
					  &lp_pause);
Y
Yaniv Rosner 已提交
2475 2476 2477 2478 2479 2480 2481 2482 2483
			pause_result = (ld_pause &
					MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK)
					>> 8;
			pause_result |= (lp_pause &
					MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK)
					>> 10;
			DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n",
				 pause_result);
		} else {
Y
Yaniv Rosner 已提交
2484
			CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2485 2486 2487
					  MDIO_REG_BANK_COMBO_IEEE0,
					  MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
					  &ld_pause);
Y
Yaniv Rosner 已提交
2488
			CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2489 2490 2491
				MDIO_REG_BANK_COMBO_IEEE0,
				MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
				&lp_pause);
Y
Yaniv Rosner 已提交
2492
			pause_result = (ld_pause &
Y
Yaniv Rosner 已提交
2493
				MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
Y
Yaniv Rosner 已提交
2494
			pause_result |= (lp_pause &
Y
Yaniv Rosner 已提交
2495
				MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
Y
Yaniv Rosner 已提交
2496 2497 2498
			DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n",
				 pause_result);
		}
Y
Yaniv Rosner 已提交
2499 2500 2501 2502 2503
		bnx2x_pause_resolve(vars, pause_result);
	}
	DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
}

Y
Yaniv Rosner 已提交
2504 2505
static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
					 struct link_params *params)
2506 2507
{
	struct bnx2x *bp = params->bp;
2508
	u16 rx_status, ustat_val, cl37_fsm_received;
2509 2510
	DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
	/* Step 1: Make sure signal is detected */
Y
Yaniv Rosner 已提交
2511
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2512 2513 2514
			  MDIO_REG_BANK_RX0,
			  MDIO_RX0_RX_STATUS,
			  &rx_status);
2515 2516 2517 2518
	if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
	    (MDIO_RX0_RX_STATUS_SIGDET)) {
		DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
			     "rx_status(0x80b0) = 0x%x\n", rx_status);
Y
Yaniv Rosner 已提交
2519
		CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2520 2521 2522
				  MDIO_REG_BANK_CL73_IEEEB0,
				  MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
				  MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
2523 2524 2525
		return;
	}
	/* Step 2: Check CL73 state machine */
Y
Yaniv Rosner 已提交
2526
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2527 2528 2529
			  MDIO_REG_BANK_CL73_USERB0,
			  MDIO_CL73_USERB0_CL73_USTAT1,
			  &ustat_val);
2530 2531 2532 2533 2534 2535 2536 2537 2538
	if ((ustat_val &
	     (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
	      MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
	    (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
	      MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
		DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
			     "ustat_val(0x8371) = 0x%x\n", ustat_val);
		return;
	}
2539 2540 2541 2542
	/*
	 * Step 3: Check CL37 Message Pages received to indicate LP
	 * supports only CL37
	 */
Y
Yaniv Rosner 已提交
2543
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2544 2545
			  MDIO_REG_BANK_REMOTE_PHY,
			  MDIO_REMOTE_PHY_MISC_RX_STATUS,
2546 2547
			  &cl37_fsm_received);
	if ((cl37_fsm_received &
2548 2549 2550 2551 2552 2553
	     (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
	     MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
	    (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
	      MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
		DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
			     "misc_rx_status(0x8330) = 0x%x\n",
2554
			 cl37_fsm_received);
2555 2556
		return;
	}
2557 2558 2559 2560 2561 2562 2563
	/*
	 * The combined cl37/cl73 fsm state information indicating that
	 * we are connected to a device which does not support cl73, but
	 * does support cl37 BAM. In this case we disable cl73 and
	 * restart cl37 auto-neg
	 */

2564
	/* Disable CL73 */
Y
Yaniv Rosner 已提交
2565
	CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2566 2567 2568
			  MDIO_REG_BANK_CL73_IEEEB0,
			  MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
			  0);
2569
	/* Restart CL37 autoneg */
Y
Yaniv Rosner 已提交
2570
	bnx2x_restart_autoneg(phy, params, 0);
2571 2572
	DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
}
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587

static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars,
				  u32 gp_status)
{
	if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
		vars->link_status |=
			LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;

	if (bnx2x_direct_parallel_detect_used(phy, params))
		vars->link_status |=
			LINK_STATUS_PARALLEL_DETECTION_USED;
}

Y
Yaniv Rosner 已提交
2588 2589 2590
static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
				      struct link_params *params,
				      struct link_vars *vars)
Y
Yaniv Rosner 已提交
2591 2592
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
2593
	u16 new_line_speed, gp_status;
Y
Yaniv Rosner 已提交
2594
	int rc = 0;
2595

Y
Yaniv Rosner 已提交
2596
	/* Read gp_status */
Y
Yaniv Rosner 已提交
2597
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2598 2599 2600
			  MDIO_REG_BANK_GP_STATUS,
			  MDIO_GP_STATUS_TOP_AN_STATUS1,
			  &gp_status);
2601

2602 2603
	if (phy->req_line_speed == SPEED_AUTO_NEG)
		vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
Y
Yaniv Rosner 已提交
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
	if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
		DP(NETIF_MSG_LINK, "phy link up gp_status=0x%x\n",
			 gp_status);

		vars->phy_link_up = 1;
		vars->link_status |= LINK_STATUS_LINK_UP;

		if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
			vars->duplex = DUPLEX_FULL;
		else
			vars->duplex = DUPLEX_HALF;

2616 2617 2618 2619 2620 2621
		if (SINGLE_MEDIA_DIRECT(params)) {
			bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
			if (phy->req_line_speed == SPEED_AUTO_NEG)
				bnx2x_xgxs_an_resolve(phy, params, vars,
						      gp_status);
		}
Y
Yaniv Rosner 已提交
2622 2623 2624

		switch (gp_status & GP_STATUS_SPEED_MASK) {
		case GP_STATUS_10M:
E
Eilon Greenstein 已提交
2625
			new_line_speed = SPEED_10;
Y
Yaniv Rosner 已提交
2626 2627 2628 2629 2630 2631 2632
			if (vars->duplex == DUPLEX_FULL)
				vars->link_status |= LINK_10TFD;
			else
				vars->link_status |= LINK_10THD;
			break;

		case GP_STATUS_100M:
E
Eilon Greenstein 已提交
2633
			new_line_speed = SPEED_100;
Y
Yaniv Rosner 已提交
2634 2635 2636 2637 2638 2639 2640 2641
			if (vars->duplex == DUPLEX_FULL)
				vars->link_status |= LINK_100TXFD;
			else
				vars->link_status |= LINK_100TXHD;
			break;

		case GP_STATUS_1G:
		case GP_STATUS_1G_KX:
E
Eilon Greenstein 已提交
2642
			new_line_speed = SPEED_1000;
Y
Yaniv Rosner 已提交
2643 2644 2645 2646 2647 2648 2649
			if (vars->duplex == DUPLEX_FULL)
				vars->link_status |= LINK_1000TFD;
			else
				vars->link_status |= LINK_1000THD;
			break;

		case GP_STATUS_2_5G:
E
Eilon Greenstein 已提交
2650
			new_line_speed = SPEED_2500;
Y
Yaniv Rosner 已提交
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
			if (vars->duplex == DUPLEX_FULL)
				vars->link_status |= LINK_2500TFD;
			else
				vars->link_status |= LINK_2500THD;
			break;

		case GP_STATUS_5G:
		case GP_STATUS_6G:
			DP(NETIF_MSG_LINK,
				 "link speed unsupported  gp_status 0x%x\n",
				  gp_status);
			return -EINVAL;
2663

Y
Yaniv Rosner 已提交
2664 2665 2666
		case GP_STATUS_10G_KX4:
		case GP_STATUS_10G_HIG:
		case GP_STATUS_10G_CX4:
E
Eilon Greenstein 已提交
2667
			new_line_speed = SPEED_10000;
Y
Yaniv Rosner 已提交
2668 2669 2670 2671
			vars->link_status |= LINK_10GTFD;
			break;

		case GP_STATUS_12G_HIG:
E
Eilon Greenstein 已提交
2672
			new_line_speed = SPEED_12000;
Y
Yaniv Rosner 已提交
2673 2674 2675 2676
			vars->link_status |= LINK_12GTFD;
			break;

		case GP_STATUS_12_5G:
E
Eilon Greenstein 已提交
2677
			new_line_speed = SPEED_12500;
Y
Yaniv Rosner 已提交
2678 2679 2680 2681
			vars->link_status |= LINK_12_5GTFD;
			break;

		case GP_STATUS_13G:
E
Eilon Greenstein 已提交
2682
			new_line_speed = SPEED_13000;
Y
Yaniv Rosner 已提交
2683 2684 2685 2686
			vars->link_status |= LINK_13GTFD;
			break;

		case GP_STATUS_15G:
E
Eilon Greenstein 已提交
2687
			new_line_speed = SPEED_15000;
Y
Yaniv Rosner 已提交
2688 2689 2690 2691
			vars->link_status |= LINK_15GTFD;
			break;

		case GP_STATUS_16G:
E
Eilon Greenstein 已提交
2692
			new_line_speed = SPEED_16000;
Y
Yaniv Rosner 已提交
2693 2694 2695 2696 2697 2698 2699
			vars->link_status |= LINK_16GTFD;
			break;

		default:
			DP(NETIF_MSG_LINK,
				  "link speed unsupported gp_status 0x%x\n",
				  gp_status);
2700
			return -EINVAL;
Y
Yaniv Rosner 已提交
2701 2702
		}

E
Eilon Greenstein 已提交
2703
		vars->line_speed = new_line_speed;
Y
Yaniv Rosner 已提交
2704 2705 2706 2707 2708

	} else { /* link_down */
		DP(NETIF_MSG_LINK, "phy link down\n");

		vars->phy_link_up = 0;
2709

Y
Yaniv Rosner 已提交
2710
		vars->duplex = DUPLEX_FULL;
2711
		vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Y
Yaniv Rosner 已提交
2712
		vars->mac_type = MAC_TYPE_NONE;
2713

2714 2715
		if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
		    SINGLE_MEDIA_DIRECT(params)) {
2716
			/* Check signal is detected */
2717
			bnx2x_check_fallback_to_cl37(phy, params);
2718
		}
Y
Yaniv Rosner 已提交
2719 2720
	}

2721
	DP(NETIF_MSG_LINK, "gp_status 0x%x  phy_link_up %x line_speed %x\n",
Y
Yaniv Rosner 已提交
2722
		 gp_status, vars->phy_link_up, vars->line_speed);
Y
Yaniv Rosner 已提交
2723 2724
	DP(NETIF_MSG_LINK, "duplex %x  flow_ctrl 0x%x link_status 0x%x\n",
		   vars->duplex, vars->flow_ctrl, vars->link_status);
Y
Yaniv Rosner 已提交
2725 2726 2727
	return rc;
}

E
Eilon Greenstein 已提交
2728
static void bnx2x_set_gmii_tx_driver(struct link_params *params)
Y
Yaniv Rosner 已提交
2729 2730
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
2731
	struct bnx2x_phy *phy = &params->phy[INT_PHY];
Y
Yaniv Rosner 已提交
2732 2733
	u16 lp_up2;
	u16 tx_driver;
2734
	u16 bank;
Y
Yaniv Rosner 已提交
2735 2736

	/* read precomp */
Y
Yaniv Rosner 已提交
2737
	CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2738 2739
			  MDIO_REG_BANK_OVER_1G,
			  MDIO_OVER_1G_LP_UP2, &lp_up2);
Y
Yaniv Rosner 已提交
2740 2741 2742 2743 2744 2745

	/* bits [10:7] at lp_up2, positioned at [15:12] */
	lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
		   MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
		  MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);

2746 2747 2748 2749 2750
	if (lp_up2 == 0)
		return;

	for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
	      bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
Y
Yaniv Rosner 已提交
2751
		CL22_RD_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2752 2753
				  bank,
				  MDIO_TX0_TX_DRIVER, &tx_driver);
2754 2755 2756 2757 2758 2759

		/* replace tx_driver bits [15:12] */
		if (lp_up2 !=
		    (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
			tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
			tx_driver |= lp_up2;
Y
Yaniv Rosner 已提交
2760
			CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2761 2762
					  bank,
					  MDIO_TX0_TX_DRIVER, tx_driver);
2763
		}
Y
Yaniv Rosner 已提交
2764 2765 2766
	}
}

Y
Yaniv Rosner 已提交
2767 2768
static int bnx2x_emac_program(struct link_params *params,
			      struct link_vars *vars)
Y
Yaniv Rosner 已提交
2769 2770 2771 2772 2773 2774 2775
{
	struct bnx2x *bp = params->bp;
	u8 port = params->port;
	u16 mode = 0;

	DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
	bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
Y
Yaniv Rosner 已提交
2776 2777 2778 2779
		       EMAC_REG_EMAC_MODE,
		       (EMAC_MODE_25G_MODE |
			EMAC_MODE_PORT_MII_10M |
			EMAC_MODE_HALF_DUPLEX));
Y
Yaniv Rosner 已提交
2780
	switch (vars->line_speed) {
Y
Yaniv Rosner 已提交
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
	case SPEED_10:
		mode |= EMAC_MODE_PORT_MII_10M;
		break;

	case SPEED_100:
		mode |= EMAC_MODE_PORT_MII;
		break;

	case SPEED_1000:
		mode |= EMAC_MODE_PORT_GMII;
		break;

	case SPEED_2500:
		mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
		break;

	default:
		/* 10G not valid for EMAC */
Y
Yaniv Rosner 已提交
2799 2800
		DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
			   vars->line_speed);
Y
Yaniv Rosner 已提交
2801 2802 2803
		return -EINVAL;
	}

Y
Yaniv Rosner 已提交
2804
	if (vars->duplex == DUPLEX_HALF)
Y
Yaniv Rosner 已提交
2805 2806
		mode |= EMAC_MODE_HALF_DUPLEX;
	bnx2x_bits_en(bp,
Y
Yaniv Rosner 已提交
2807 2808
		      GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
		      mode);
Y
Yaniv Rosner 已提交
2809

2810
	bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
Y
Yaniv Rosner 已提交
2811 2812 2813
	return 0;
}

Y
Yaniv Rosner 已提交
2814 2815
static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
				  struct link_params *params)
Y
Yaniv Rosner 已提交
2816
{
Y
Yaniv Rosner 已提交
2817 2818 2819 2820 2821 2822

	u16 bank, i = 0;
	struct bnx2x *bp = params->bp;

	for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
	      bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
Y
Yaniv Rosner 已提交
2823
			CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2824 2825 2826 2827 2828 2829 2830
					  bank,
					  MDIO_RX0_RX_EQ_BOOST,
					  phy->rx_preemphasis[i]);
	}

	for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
		      bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
Y
Yaniv Rosner 已提交
2831
			CL22_WR_OVER_CL45(bp, phy,
Y
Yaniv Rosner 已提交
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
					  bank,
					  MDIO_TX0_TX_DRIVER,
					  phy->tx_preemphasis[i]);
	}
}

static void bnx2x_init_internal_phy(struct bnx2x_phy *phy,
				    struct link_params *params,
				    struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
	u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
			  (params->loopback_mode == LOOPBACK_XGXS));
	if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
		if (SINGLE_MEDIA_DIRECT(params) &&
		    (params->feature_config_flags &
		     FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
			bnx2x_set_preemphasis(phy, params);

		/* forced speed requested? */
		if (vars->line_speed != SPEED_AUTO_NEG ||
		    (SINGLE_MEDIA_DIRECT(params) &&
Y
Yaniv Rosner 已提交
2854
		     params->loopback_mode == LOOPBACK_EXT)) {
Y
Yaniv Rosner 已提交
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
			DP(NETIF_MSG_LINK, "not SGMII, no AN\n");

			/* disable autoneg */
			bnx2x_set_autoneg(phy, params, vars, 0);

			/* program speed and duplex */
			bnx2x_program_serdes(phy, params, vars);

		} else { /* AN_mode */
			DP(NETIF_MSG_LINK, "not SGMII, AN\n");

			/* AN enabled */
2867
			bnx2x_set_brcm_cl37_advertisement(phy, params);
Y
Yaniv Rosner 已提交
2868 2869

			/* program duplex & pause advertisement (for aneg) */
2870 2871
			bnx2x_set_ieee_aneg_advertisement(phy, params,
							  vars->ieee_fc);
Y
Yaniv Rosner 已提交
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886

			/* enable autoneg */
			bnx2x_set_autoneg(phy, params, vars, enable_cl73);

			/* enable and restart AN */
			bnx2x_restart_autoneg(phy, params, enable_cl73);
		}

	} else { /* SGMII mode */
		DP(NETIF_MSG_LINK, "SGMII\n");

		bnx2x_initialize_sgmii_process(phy, params, vars);
	}
}

Y
Yaniv Rosner 已提交
2887 2888 2889
static int bnx2x_init_serdes(struct bnx2x_phy *phy,
			     struct link_params *params,
			     struct link_vars *vars)
Y
Yaniv Rosner 已提交
2890
{
Y
Yaniv Rosner 已提交
2891
	int rc;
Y
Yaniv Rosner 已提交
2892
	vars->phy_flags |= PHY_SGMII_FLAG;
Y
Yaniv Rosner 已提交
2893
	bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
D
Dmitry Kravkov 已提交
2894
	bnx2x_set_aer_mmd_serdes(params->bp, phy);
Y
Yaniv Rosner 已提交
2895 2896 2897 2898
	rc = bnx2x_reset_unicore(params, phy, 1);
	/* reset the SerDes and wait for reset bit return low */
	if (rc != 0)
		return rc;
D
Dmitry Kravkov 已提交
2899
	bnx2x_set_aer_mmd_serdes(params->bp, phy);
Y
Yaniv Rosner 已提交
2900 2901 2902 2903

	return rc;
}

Y
Yaniv Rosner 已提交
2904 2905 2906
static int bnx2x_init_xgxs(struct bnx2x_phy *phy,
			   struct link_params *params,
			   struct link_vars *vars)
Y
Yaniv Rosner 已提交
2907
{
Y
Yaniv Rosner 已提交
2908
	int rc;
Y
Yaniv Rosner 已提交
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923
	vars->phy_flags = PHY_XGXS_FLAG;
	if ((phy->req_line_speed &&
	     ((phy->req_line_speed == SPEED_100) ||
	      (phy->req_line_speed == SPEED_10))) ||
	    (!phy->req_line_speed &&
	     (phy->speed_cap_mask >=
	      PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
	     (phy->speed_cap_mask <
	      PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
	     ))
		vars->phy_flags |= PHY_SGMII_FLAG;
	else
		vars->phy_flags &= ~PHY_SGMII_FLAG;

	bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
D
Dmitry Kravkov 已提交
2924
	bnx2x_set_aer_mmd_xgxs(params, phy);
Y
Yaniv Rosner 已提交
2925 2926 2927 2928 2929 2930 2931
	bnx2x_set_master_ln(params, phy);

	rc = bnx2x_reset_unicore(params, phy, 0);
	/* reset the SerDes and wait for reset bit return low */
	if (rc != 0)
		return rc;

D
Dmitry Kravkov 已提交
2932
	bnx2x_set_aer_mmd_xgxs(params, phy);
Y
Yaniv Rosner 已提交
2933

Y
Yaniv Rosner 已提交
2934 2935 2936 2937 2938 2939
	/* setting the masterLn_def again after the reset */
	bnx2x_set_master_ln(params, phy);
	bnx2x_set_swap_lanes(params, phy);

	return rc;
}
2940

Y
Yaniv Rosner 已提交
2941
static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
2942 2943
				     struct bnx2x_phy *phy,
				     struct link_params *params)
Y
Yaniv Rosner 已提交
2944
{
Y
Yaniv Rosner 已提交
2945
	u16 cnt, ctrl;
L
Lucas De Marchi 已提交
2946
	/* Wait for soft reset to get cleared up to 1 sec */
Y
Yaniv Rosner 已提交
2947 2948 2949 2950 2951 2952 2953
	for (cnt = 0; cnt < 1000; cnt++) {
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, &ctrl);
		if (!(ctrl & (1<<15)))
			break;
		msleep(1);
	}
2954 2955 2956 2957 2958

	if (cnt == 1000)
		netdev_err(bp->dev,  "Warning: PHY was not initialized,"
				      " Port %d\n",
			 params->port);
Y
Yaniv Rosner 已提交
2959 2960
	DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
	return cnt;
Y
Yaniv Rosner 已提交
2961 2962
}

Y
Yaniv Rosner 已提交
2963
static void bnx2x_link_int_enable(struct link_params *params)
E
Eilon Greenstein 已提交
2964
{
Y
Yaniv Rosner 已提交
2965 2966 2967
	u8 port = params->port;
	u32 mask;
	struct bnx2x *bp = params->bp;
2968

2969
	/* Setting the status to report on link up for either XGXS or SerDes */
Y
Yaniv Rosner 已提交
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
	if (params->switch_cfg == SWITCH_CFG_10G) {
		mask = (NIG_MASK_XGXS0_LINK10G |
			NIG_MASK_XGXS0_LINK_STATUS);
		DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
		if (!(SINGLE_MEDIA_DIRECT(params)) &&
			params->phy[INT_PHY].type !=
				PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
			mask |= NIG_MASK_MI_INT;
			DP(NETIF_MSG_LINK, "enabled external phy int\n");
		}

	} else { /* SerDes */
		mask = NIG_MASK_SERDES0_LINK_STATUS;
		DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
		if (!(SINGLE_MEDIA_DIRECT(params)) &&
			params->phy[INT_PHY].type !=
				PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
			mask |= NIG_MASK_MI_INT;
			DP(NETIF_MSG_LINK, "enabled external phy int\n");
		}
	}
	bnx2x_bits_en(bp,
		      NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
		      mask);

	DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
		 (params->switch_cfg == SWITCH_CFG_10G),
		 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
	DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
		 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
		 REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
		 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
	DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
	   REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
	   REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
E
Eilon Greenstein 已提交
3005 3006
}

Y
Yaniv Rosner 已提交
3007 3008
static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
				     u8 exp_mi_int)
E
Eilon Greenstein 已提交
3009
{
Y
Yaniv Rosner 已提交
3010 3011
	u32 latch_status = 0;

3012
	/*
Y
Yaniv Rosner 已提交
3013 3014 3015
	 * Disable the MI INT ( external phy int ) by writing 1 to the
	 * status register. Link down indication is high-active-signal,
	 * so in this case we need to write the status to clear the XOR
Y
Yaniv Rosner 已提交
3016 3017 3018
	 */
	/* Read Latched signals */
	latch_status = REG_RD(bp,
Y
Yaniv Rosner 已提交
3019 3020
				    NIG_REG_LATCH_STATUS_0 + port*8);
	DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
Y
Yaniv Rosner 已提交
3021
	/* Handle only those with latched-signal=up.*/
Y
Yaniv Rosner 已提交
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	if (exp_mi_int)
		bnx2x_bits_en(bp,
			      NIG_REG_STATUS_INTERRUPT_PORT0
			      + port*4,
			      NIG_STATUS_EMAC0_MI_INT);
	else
		bnx2x_bits_dis(bp,
			       NIG_REG_STATUS_INTERRUPT_PORT0
			       + port*4,
			       NIG_STATUS_EMAC0_MI_INT);

Y
Yaniv Rosner 已提交
3033
	if (latch_status & 1) {
Y
Yaniv Rosner 已提交
3034

Y
Yaniv Rosner 已提交
3035 3036
		/* For all latched-signal=up : Re-Arm Latch signals */
		REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
Y
Yaniv Rosner 已提交
3037
		       (latch_status & 0xfffe) | (latch_status & 1));
Y
Yaniv Rosner 已提交
3038
	}
Y
Yaniv Rosner 已提交
3039
	/* For all latched-signal=up,Write original_signal to status */
E
Eilon Greenstein 已提交
3040 3041
}

Y
Yaniv Rosner 已提交
3042
static void bnx2x_link_int_ack(struct link_params *params,
Y
Yaniv Rosner 已提交
3043
			       struct link_vars *vars, u8 is_10g)
3044
{
Y
Yaniv Rosner 已提交
3045
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
3046
	u8 port = params->port;
Y
Yaniv Rosner 已提交
3047

3048 3049 3050 3051
	/*
	 * First reset all status we assume only one line will be
	 * change at a time
	 */
Y
Yaniv Rosner 已提交
3052
	bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
Y
Yaniv Rosner 已提交
3053 3054 3055
		       (NIG_STATUS_XGXS0_LINK10G |
			NIG_STATUS_XGXS0_LINK_STATUS |
			NIG_STATUS_SERDES0_LINK_STATUS));
Y
Yaniv Rosner 已提交
3056 3057
	if (vars->phy_link_up) {
		if (is_10g) {
3058 3059 3060
			/*
			 * Disable the 10G link interrupt by writing 1 to the
			 * status register
Y
Yaniv Rosner 已提交
3061 3062 3063 3064 3065
			 */
			DP(NETIF_MSG_LINK, "10G XGXS phy link up\n");
			bnx2x_bits_en(bp,
				      NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
				      NIG_STATUS_XGXS0_LINK10G);
3066

Y
Yaniv Rosner 已提交
3067
		} else if (params->switch_cfg == SWITCH_CFG_10G) {
3068 3069 3070
			/*
			 * Disable the link interrupt by writing 1 to the
			 * relevant lane in the status register
Y
Yaniv Rosner 已提交
3071 3072 3073 3074
			 */
			u32 ser_lane = ((params->lane_config &
				    PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
				    PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
3075

Y
Yaniv Rosner 已提交
3076 3077 3078 3079 3080 3081
			DP(NETIF_MSG_LINK, "%d speed XGXS phy link up\n",
				 vars->line_speed);
			bnx2x_bits_en(bp,
				      NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
				      ((1 << ser_lane) <<
				       NIG_STATUS_XGXS0_LINK_STATUS_SIZE));
Y
Yaniv Rosner 已提交
3082

Y
Yaniv Rosner 已提交
3083 3084
		} else { /* SerDes */
			DP(NETIF_MSG_LINK, "SerDes phy link up\n");
3085 3086 3087
			/*
			 * Disable the link interrupt by writing 1 to the status
			 * register
Y
Yaniv Rosner 已提交
3088 3089 3090 3091 3092
			 */
			bnx2x_bits_en(bp,
				      NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
				      NIG_STATUS_SERDES0_LINK_STATUS);
		}
Y
Yaniv Rosner 已提交
3093 3094 3095 3096

	}
}

Y
Yaniv Rosner 已提交
3097
static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
Y
Yaniv Rosner 已提交
3098 3099 3100 3101 3102
{
	u8 *str_ptr = str;
	u32 mask = 0xf0000000;
	u8 shift = 8*4;
	u8 digit;
Y
Yaniv Rosner 已提交
3103
	u8 remove_leading_zeros = 1;
Y
Yaniv Rosner 已提交
3104 3105 3106
	if (*len < 10) {
		/* Need more than 10chars for this format */
		*str_ptr = '\0';
Y
Yaniv Rosner 已提交
3107
		(*len)--;
Y
Yaniv Rosner 已提交
3108
		return -EINVAL;
Y
Yaniv Rosner 已提交
3109
	}
Y
Yaniv Rosner 已提交
3110
	while (shift > 0) {
Y
Yaniv Rosner 已提交
3111

Y
Yaniv Rosner 已提交
3112 3113
		shift -= 4;
		digit = ((num & mask) >> shift);
Y
Yaniv Rosner 已提交
3114 3115 3116 3117
		if (digit == 0 && remove_leading_zeros) {
			mask = mask >> 4;
			continue;
		} else if (digit < 0xa)
Y
Yaniv Rosner 已提交
3118 3119 3120
			*str_ptr = digit + '0';
		else
			*str_ptr = digit - 0xa + 'a';
Y
Yaniv Rosner 已提交
3121
		remove_leading_zeros = 0;
Y
Yaniv Rosner 已提交
3122
		str_ptr++;
Y
Yaniv Rosner 已提交
3123
		(*len)--;
Y
Yaniv Rosner 已提交
3124 3125
		mask = mask >> 4;
		if (shift == 4*4) {
Y
Yaniv Rosner 已提交
3126
			*str_ptr = '.';
Y
Yaniv Rosner 已提交
3127
			str_ptr++;
Y
Yaniv Rosner 已提交
3128 3129
			(*len)--;
			remove_leading_zeros = 1;
Y
Yaniv Rosner 已提交
3130 3131
		}
	}
Y
Yaniv Rosner 已提交
3132
	return 0;
Y
Yaniv Rosner 已提交
3133 3134
}

Y
Yaniv Rosner 已提交
3135

Y
Yaniv Rosner 已提交
3136
static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
Y
Yaniv Rosner 已提交
3137
{
Y
Yaniv Rosner 已提交
3138 3139 3140 3141
	str[0] = '\0';
	(*len)--;
	return 0;
}
Y
Yaniv Rosner 已提交
3142

Y
Yaniv Rosner 已提交
3143 3144
int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
				 u8 *version, u16 len)
Y
Yaniv Rosner 已提交
3145 3146 3147
{
	struct bnx2x *bp;
	u32 spirom_ver = 0;
Y
Yaniv Rosner 已提交
3148
	int status = 0;
Y
Yaniv Rosner 已提交
3149
	u8 *ver_p = version;
Y
Yaniv Rosner 已提交
3150
	u16 remain_len = len;
Y
Yaniv Rosner 已提交
3151 3152 3153
	if (version == NULL || params == NULL)
		return -EINVAL;
	bp = params->bp;
Y
Yaniv Rosner 已提交
3154

Y
Yaniv Rosner 已提交
3155 3156 3157
	/* Extract first external phy*/
	version[0] = '\0';
	spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
Y
Yaniv Rosner 已提交
3158

Y
Yaniv Rosner 已提交
3159
	if (params->phy[EXT_PHY1].format_fw_ver) {
Y
Yaniv Rosner 已提交
3160 3161
		status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
							      ver_p,
Y
Yaniv Rosner 已提交
3162 3163 3164 3165 3166
							      &remain_len);
		ver_p += (len - remain_len);
	}
	if ((params->num_phys == MAX_PHYS) &&
	    (params->phy[EXT_PHY2].ver_addr != 0)) {
Y
Yaniv Rosner 已提交
3167
		spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
Y
Yaniv Rosner 已提交
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
		if (params->phy[EXT_PHY2].format_fw_ver) {
			*ver_p = '/';
			ver_p++;
			remain_len--;
			status |= params->phy[EXT_PHY2].format_fw_ver(
				spirom_ver,
				ver_p,
				&remain_len);
			ver_p = version + (len - remain_len);
		}
	}
	*ver_p = '\0';
Y
Yaniv Rosner 已提交
3180
	return status;
Y
Yaniv Rosner 已提交
3181
}
Y
Yaniv Rosner 已提交
3182

Y
Yaniv Rosner 已提交
3183 3184
static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
				    struct link_params *params)
E
Eilon Greenstein 已提交
3185
{
Y
Yaniv Rosner 已提交
3186
	u8 port = params->port;
E
Eilon Greenstein 已提交
3187 3188
	struct bnx2x *bp = params->bp;

Y
Yaniv Rosner 已提交
3189 3190
	if (phy->req_line_speed != SPEED_1000) {
		u32 md_devad;
E
Eilon Greenstein 已提交
3191

Y
Yaniv Rosner 已提交
3192
		DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
E
Eilon Greenstein 已提交
3193

Y
Yaniv Rosner 已提交
3194 3195
		/* change the uni_phy_addr in the nig */
		md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
Y
Yaniv Rosner 已提交
3196
				       port*0x18));
3197

Y
Yaniv Rosner 已提交
3198
		REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, 0x5);
E
Eilon Greenstein 已提交
3199

Y
Yaniv Rosner 已提交
3200
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3201 3202 3203 3204
				 5,
				 (MDIO_REG_BANK_AER_BLOCK +
				  (MDIO_AER_BLOCK_AER_REG & 0xf)),
				 0x2800);
E
Eilon Greenstein 已提交
3205

Y
Yaniv Rosner 已提交
3206
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3207 3208 3209 3210
				 5,
				 (MDIO_REG_BANK_CL73_IEEEB0 +
				  (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
				 0x6041);
Y
Yaniv Rosner 已提交
3211 3212
		msleep(200);
		/* set aer mmd back */
D
Dmitry Kravkov 已提交
3213
		bnx2x_set_aer_mmd_xgxs(params, phy);
E
Eilon Greenstein 已提交
3214

Y
Yaniv Rosner 已提交
3215
		/* and md_devad */
Y
Yaniv Rosner 已提交
3216
		REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, md_devad);
Y
Yaniv Rosner 已提交
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229
	} else {
		u16 mii_ctrl;
		DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
		bnx2x_cl45_read(bp, phy, 5,
				(MDIO_REG_BANK_COMBO_IEEE0 +
				(MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
				&mii_ctrl);
		bnx2x_cl45_write(bp, phy, 5,
				 (MDIO_REG_BANK_COMBO_IEEE0 +
				 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
				 mii_ctrl |
				 MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
	}
E
Eilon Greenstein 已提交
3230 3231
}

Y
Yaniv Rosner 已提交
3232 3233
int bnx2x_set_led(struct link_params *params,
		  struct link_vars *vars, u8 mode, u32 speed)
E
Eilon Greenstein 已提交
3234
{
Y
Yaniv Rosner 已提交
3235 3236
	u8 port = params->port;
	u16 hw_led_mode = params->hw_led_mode;
Y
Yaniv Rosner 已提交
3237 3238
	int rc = 0;
	u8 phy_idx;
Y
Yaniv Rosner 已提交
3239 3240
	u32 tmp;
	u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
E
Eilon Greenstein 已提交
3241
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
3242 3243 3244
	DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
	DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
		 speed, hw_led_mode);
3245 3246 3247 3248 3249 3250 3251 3252
	/* In case */
	for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
		if (params->phy[phy_idx].set_link_led) {
			params->phy[phy_idx].set_link_led(
				&params->phy[phy_idx], params, mode);
		}
	}

Y
Yaniv Rosner 已提交
3253
	switch (mode) {
3254
	case LED_MODE_FRONT_PANEL_OFF:
Y
Yaniv Rosner 已提交
3255 3256 3257
	case LED_MODE_OFF:
		REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
		REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
Y
Yaniv Rosner 已提交
3258
		       SHARED_HW_CFG_LED_MAC1);
E
Eilon Greenstein 已提交
3259

Y
Yaniv Rosner 已提交
3260 3261 3262
		tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
		EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp | EMAC_LED_OVERRIDE));
		break;
E
Eilon Greenstein 已提交
3263

Y
Yaniv Rosner 已提交
3264
	case LED_MODE_OPER:
3265
		/*
3266 3267
		 * For all other phys, OPER mode is same as ON, so in case
		 * link is down, do nothing
3268
		 */
3269 3270 3271
		if (!vars->link_up)
			break;
	case LED_MODE_ON:
Y
Yaniv Rosner 已提交
3272 3273 3274 3275
		if (((params->phy[EXT_PHY1].type ==
			  PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
			 (params->phy[EXT_PHY1].type ==
			  PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
3276
		    CHIP_IS_E2(bp) && params->num_phys == 2) {
3277 3278 3279
			/*
			 * This is a work-around for E2+8727 Configurations
			 */
3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290
			if (mode == LED_MODE_ON ||
				speed == SPEED_10000){
				REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
				REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);

				tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
				EMAC_WR(bp, EMAC_REG_EMAC_LED,
					(tmp | EMAC_LED_OVERRIDE));
				return rc;
			}
		} else if (SINGLE_MEDIA_DIRECT(params)) {
3291 3292 3293 3294
			/*
			 * This is a work-around for HW issue found when link
			 * is up in CL73
			 */
Y
Yaniv Rosner 已提交
3295 3296 3297
			REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
			REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
		} else {
Y
Yaniv Rosner 已提交
3298
			REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, hw_led_mode);
Y
Yaniv Rosner 已提交
3299
		}
E
Eilon Greenstein 已提交
3300

Y
Yaniv Rosner 已提交
3301
		REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
Y
Yaniv Rosner 已提交
3302 3303
		/* Set blinking rate to ~15.9Hz */
		REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
Y
Yaniv Rosner 已提交
3304
		       LED_BLINK_RATE_VAL);
Y
Yaniv Rosner 已提交
3305
		REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
Y
Yaniv Rosner 已提交
3306
		       port*4, 1);
Y
Yaniv Rosner 已提交
3307
		tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Y
Yaniv Rosner 已提交
3308
		EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp & (~EMAC_LED_OVERRIDE)));
E
Eilon Greenstein 已提交
3309

Y
Yaniv Rosner 已提交
3310 3311 3312 3313 3314
		if (CHIP_IS_E1(bp) &&
		    ((speed == SPEED_2500) ||
		     (speed == SPEED_1000) ||
		     (speed == SPEED_100) ||
		     (speed == SPEED_10))) {
3315 3316 3317 3318
			/*
			 * On Everest 1 Ax chip versions for speeds less than
			 * 10G LED scheme is different
			 */
Y
Yaniv Rosner 已提交
3319
			REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
Y
Yaniv Rosner 已提交
3320
			       + port*4, 1);
Y
Yaniv Rosner 已提交
3321
			REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
Y
Yaniv Rosner 已提交
3322
			       port*4, 0);
Y
Yaniv Rosner 已提交
3323
			REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
Y
Yaniv Rosner 已提交
3324
			       port*4, 1);
Y
Yaniv Rosner 已提交
3325 3326
		}
		break;
E
Eilon Greenstein 已提交
3327

Y
Yaniv Rosner 已提交
3328 3329 3330 3331 3332
	default:
		rc = -EINVAL;
		DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
			 mode);
		break;
E
Eilon Greenstein 已提交
3333
	}
Y
Yaniv Rosner 已提交
3334
	return rc;
E
Eilon Greenstein 已提交
3335

E
Eilon Greenstein 已提交
3336 3337
}

3338
/*
Y
Yaniv Rosner 已提交
3339 3340 3341
 * This function comes to reflect the actual link state read DIRECTLY from the
 * HW
 */
Y
Yaniv Rosner 已提交
3342 3343
int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
		    u8 is_serdes)
E
Eilon Greenstein 已提交
3344 3345
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
3346
	u16 gp_status = 0, phy_index = 0;
Y
Yaniv Rosner 已提交
3347 3348
	u8 ext_phy_link_up = 0, serdes_phy_type;
	struct link_vars temp_vars;
E
Eilon Greenstein 已提交
3349

Y
Yaniv Rosner 已提交
3350
	CL22_RD_OVER_CL45(bp, &params->phy[INT_PHY],
Y
Yaniv Rosner 已提交
3351 3352 3353
			  MDIO_REG_BANK_GP_STATUS,
			  MDIO_GP_STATUS_TOP_AN_STATUS1,
			  &gp_status);
Y
Yaniv Rosner 已提交
3354
	/* link is up only if both local phy and external phy are up */
Y
Yaniv Rosner 已提交
3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
	if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
		return -ESRCH;

	switch (params->num_phys) {
	case 1:
		/* No external PHY */
		return 0;
	case 2:
		ext_phy_link_up = params->phy[EXT_PHY1].read_status(
			&params->phy[EXT_PHY1],
			params, &temp_vars);
		break;
	case 3: /* Dual Media */
Y
Yaniv Rosner 已提交
3368 3369
		for (phy_index = EXT_PHY1; phy_index < params->num_phys;
		      phy_index++) {
Y
Yaniv Rosner 已提交
3370 3371 3372
			serdes_phy_type = ((params->phy[phy_index].media_type ==
					    ETH_PHY_SFP_FIBER) ||
					   (params->phy[phy_index].media_type ==
Y
Yaniv Rosner 已提交
3373 3374 3375
					    ETH_PHY_XFP_FIBER) ||
					   (params->phy[phy_index].media_type ==
					    ETH_PHY_DA_TWINAX));
Y
Yaniv Rosner 已提交
3376 3377 3378 3379 3380

			if (is_serdes != serdes_phy_type)
				continue;
			if (params->phy[phy_index].read_status) {
				ext_phy_link_up |=
Y
Yaniv Rosner 已提交
3381 3382 3383
					params->phy[phy_index].read_status(
						&params->phy[phy_index],
						params, &temp_vars);
Y
Yaniv Rosner 已提交
3384
			}
Y
Yaniv Rosner 已提交
3385
		}
Y
Yaniv Rosner 已提交
3386
		break;
E
Eilon Greenstein 已提交
3387
	}
Y
Yaniv Rosner 已提交
3388 3389
	if (ext_phy_link_up)
		return 0;
Y
Yaniv Rosner 已提交
3390 3391
	return -ESRCH;
}
E
Eilon Greenstein 已提交
3392

Y
Yaniv Rosner 已提交
3393 3394
static int bnx2x_link_initialize(struct link_params *params,
				 struct link_vars *vars)
Y
Yaniv Rosner 已提交
3395
{
Y
Yaniv Rosner 已提交
3396
	int rc = 0;
Y
Yaniv Rosner 已提交
3397 3398
	u8 phy_index, non_ext_phy;
	struct bnx2x *bp = params->bp;
3399 3400 3401 3402 3403 3404
	/*
	 * In case of external phy existence, the line speed would be the
	 * line speed linked up by the external phy. In case it is direct
	 * only, then the line_speed during initialization will be
	 * equal to the req_line_speed
	 */
Y
Yaniv Rosner 已提交
3405
	vars->line_speed = params->phy[INT_PHY].req_line_speed;
E
Eilon Greenstein 已提交
3406

3407
	/*
Y
Yaniv Rosner 已提交
3408 3409 3410 3411
	 * Initialize the internal phy in case this is a direct board
	 * (no external phys), or this board has external phy which requires
	 * to first.
	 */
E
Eilon Greenstein 已提交
3412

Y
Yaniv Rosner 已提交
3413 3414 3415 3416
	if (params->phy[INT_PHY].config_init)
		params->phy[INT_PHY].config_init(
			&params->phy[INT_PHY],
			params, vars);
E
Eilon Greenstein 已提交
3417

Y
Yaniv Rosner 已提交
3418 3419 3420
	/* init ext phy and enable link state int */
	non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
		       (params->loopback_mode == LOOPBACK_XGXS));
E
Eilon Greenstein 已提交
3421

Y
Yaniv Rosner 已提交
3422 3423 3424 3425 3426 3427 3428
	if (non_ext_phy ||
	    (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
	    (params->loopback_mode == LOOPBACK_EXT_PHY)) {
		struct bnx2x_phy *phy = &params->phy[INT_PHY];
		if (vars->line_speed == SPEED_AUTO_NEG)
			bnx2x_set_parallel_detection(phy, params);
		bnx2x_init_internal_phy(phy, params, vars);
E
Eilon Greenstein 已提交
3429 3430
	}

Y
Yaniv Rosner 已提交
3431 3432 3433 3434
	/* Init external phy*/
	if (!non_ext_phy)
		for (phy_index = EXT_PHY1; phy_index < params->num_phys;
		      phy_index++) {
3435
			/*
Y
Yaniv Rosner 已提交
3436 3437 3438 3439
			 * No need to initialize second phy in case of first
			 * phy only selection. In case of second phy, we do
			 * need to initialize the first phy, since they are
			 * connected.
3440
			 */
Y
Yaniv Rosner 已提交
3441 3442 3443
			if (phy_index == EXT_PHY2 &&
			    (bnx2x_phy_selection(params) ==
			     PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
3444 3445
				DP(NETIF_MSG_LINK, "Not initializing"
						" second phy\n");
Y
Yaniv Rosner 已提交
3446 3447
				continue;
			}
Y
Yaniv Rosner 已提交
3448 3449 3450 3451
			params->phy[phy_index].config_init(
				&params->phy[phy_index],
				params, vars);
		}
E
Eilon Greenstein 已提交
3452

Y
Yaniv Rosner 已提交
3453 3454 3455 3456 3457 3458 3459 3460 3461
	/* Reset the interrupt indication after phy was initialized */
	bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
		       params->port*4,
		       (NIG_STATUS_XGXS0_LINK10G |
			NIG_STATUS_XGXS0_LINK_STATUS |
			NIG_STATUS_SERDES0_LINK_STATUS |
			NIG_MASK_MI_INT));
	return rc;
}
E
Eilon Greenstein 已提交
3462

Y
Yaniv Rosner 已提交
3463 3464 3465 3466
static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
				 struct link_params *params)
{
	/* reset the SerDes/XGXS */
Y
Yaniv Rosner 已提交
3467 3468
	REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
	       (0x1ff << (params->port*16)));
E
Eilon Greenstein 已提交
3469 3470
}

Y
Yaniv Rosner 已提交
3471 3472
static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
					struct link_params *params)
E
Eilon Greenstein 已提交
3473
{
Y
Yaniv Rosner 已提交
3474 3475 3476
	struct bnx2x *bp = params->bp;
	u8 gpio_port;
	/* HW reset */
D
Dmitry Kravkov 已提交
3477 3478 3479 3480
	if (CHIP_IS_E2(bp))
		gpio_port = BP_PATH(bp);
	else
		gpio_port = params->port;
Y
Yaniv Rosner 已提交
3481
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
3482 3483
		       MISC_REGISTERS_GPIO_OUTPUT_LOW,
		       gpio_port);
Y
Yaniv Rosner 已提交
3484
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
3485 3486
		       MISC_REGISTERS_GPIO_OUTPUT_LOW,
		       gpio_port);
Y
Yaniv Rosner 已提交
3487
	DP(NETIF_MSG_LINK, "reset external PHY\n");
E
Eilon Greenstein 已提交
3488
}
E
Eilon Greenstein 已提交
3489

Y
Yaniv Rosner 已提交
3490 3491
static int bnx2x_update_link_down(struct link_params *params,
				  struct link_vars *vars)
E
Eilon Greenstein 已提交
3492 3493
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
3494
	u8 port = params->port;
E
Eilon Greenstein 已提交
3495

Y
Yaniv Rosner 已提交
3496
	DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
3497
	bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
E
Eilon Greenstein 已提交
3498

Y
Yaniv Rosner 已提交
3499 3500
	/* indicate no mac active */
	vars->mac_type = MAC_TYPE_NONE;
3501

Y
Yaniv Rosner 已提交
3502 3503 3504 3505
	/* update shared memory */
	vars->link_status = 0;
	vars->line_speed = 0;
	bnx2x_update_mng(params, vars->link_status);
E
Eilon Greenstein 已提交
3506

Y
Yaniv Rosner 已提交
3507 3508
	/* activate nig drain */
	REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
E
Eilon Greenstein 已提交
3509

Y
Yaniv Rosner 已提交
3510 3511 3512 3513 3514 3515 3516
	/* disable emac */
	REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);

	msleep(10);

	/* reset BigMac */
	bnx2x_bmac_rx_disable(bp, params->port);
Y
Yaniv Rosner 已提交
3517 3518
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
	       (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
E
Eilon Greenstein 已提交
3519 3520
	return 0;
}
Y
Yaniv Rosner 已提交
3521

Y
Yaniv Rosner 已提交
3522 3523 3524
static int bnx2x_update_link_up(struct link_params *params,
				struct link_vars *vars,
				u8 link_10g)
E
Eilon Greenstein 已提交
3525 3526
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
3527
	u8 port = params->port;
Y
Yaniv Rosner 已提交
3528
	int rc = 0;
E
Eilon Greenstein 已提交
3529

Y
Yaniv Rosner 已提交
3530
	vars->link_status |= LINK_STATUS_LINK_UP;
3531

Y
Yaniv Rosner 已提交
3532 3533 3534
	if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
		vars->link_status |=
			LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
E
Eilon Greenstein 已提交
3535

Y
Yaniv Rosner 已提交
3536 3537 3538
	if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
		vars->link_status |=
			LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
3539

Y
Yaniv Rosner 已提交
3540 3541
	if (link_10g) {
		bnx2x_bmac_enable(params, vars, 0);
3542 3543
		bnx2x_set_led(params, vars,
			      LED_MODE_OPER, SPEED_10000);
Y
Yaniv Rosner 已提交
3544 3545
	} else {
		rc = bnx2x_emac_program(params, vars);
3546

Y
Yaniv Rosner 已提交
3547
		bnx2x_emac_enable(params, vars, 0);
3548

Y
Yaniv Rosner 已提交
3549 3550 3551 3552 3553 3554
		/* AN complete? */
		if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
		    && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
		    SINGLE_MEDIA_DIRECT(params))
			bnx2x_set_gmii_tx_driver(params);
	}
3555

Y
Yaniv Rosner 已提交
3556
	/* PBF - link up */
D
Dmitry Kravkov 已提交
3557 3558 3559
	if (!(CHIP_IS_E2(bp)))
		rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
				       vars->line_speed);
E
Eilon Greenstein 已提交
3560

Y
Yaniv Rosner 已提交
3561 3562
	/* disable drain */
	REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
E
Eilon Greenstein 已提交
3563

Y
Yaniv Rosner 已提交
3564 3565 3566 3567
	/* update shared memory */
	bnx2x_update_mng(params, vars->link_status);
	msleep(20);
	return rc;
E
Eilon Greenstein 已提交
3568
}
3569
/*
Y
Yaniv Rosner 已提交
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
 * The bnx2x_link_update function should be called upon link
 * interrupt.
 * Link is considered up as follows:
 * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
 *   to be up
 * - SINGLE_MEDIA - The link between the 577xx and the external
 *   phy (XGXS) need to up as well as the external link of the
 *   phy (PHY_EXT1)
 * - DUAL_MEDIA - The link between the 577xx and the first
 *   external phy needs to be up, and at least one of the 2
 *   external phy link must be up.
 */
Y
Yaniv Rosner 已提交
3582
int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
E
Eilon Greenstein 已提交
3583
{
Y
Yaniv Rosner 已提交
3584 3585 3586 3587
	struct bnx2x *bp = params->bp;
	struct link_vars phy_vars[MAX_PHYS];
	u8 port = params->port;
	u8 link_10g, phy_index;
Y
Yaniv Rosner 已提交
3588 3589
	u8 ext_phy_link_up = 0, cur_link_up;
	int rc = 0;
Y
Yaniv Rosner 已提交
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601
	u8 is_mi_int = 0;
	u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
	u8 active_external_phy = INT_PHY;
	vars->link_status = 0;
	for (phy_index = INT_PHY; phy_index < params->num_phys;
	      phy_index++) {
		phy_vars[phy_index].flow_ctrl = 0;
		phy_vars[phy_index].link_status = 0;
		phy_vars[phy_index].line_speed = 0;
		phy_vars[phy_index].duplex = DUPLEX_FULL;
		phy_vars[phy_index].phy_link_up = 0;
		phy_vars[phy_index].link_up = 0;
3602
		phy_vars[phy_index].fault_detected = 0;
Y
Yaniv Rosner 已提交
3603
	}
E
Eilon Greenstein 已提交
3604

Y
Yaniv Rosner 已提交
3605 3606 3607
	DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
		 port, (vars->phy_flags & PHY_XGXS_FLAG),
		 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
E
Eilon Greenstein 已提交
3608

Y
Yaniv Rosner 已提交
3609
	is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
Y
Yaniv Rosner 已提交
3610
				port*0x18) > 0);
Y
Yaniv Rosner 已提交
3611 3612 3613
	DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
		 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
		 is_mi_int,
Y
Yaniv Rosner 已提交
3614
		 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
E
Eilon Greenstein 已提交
3615

Y
Yaniv Rosner 已提交
3616 3617 3618
	DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
	  REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
	  REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
E
Eilon Greenstein 已提交
3619

Y
Yaniv Rosner 已提交
3620 3621
	/* disable emac */
	REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
E
Eilon Greenstein 已提交
3622

3623 3624 3625 3626
	/*
	 * Step 1:
	 * Check external link change only for external phys, and apply
	 * priority selection between them in case the link on both phys
3627
	 * is up. Note that instead of the common vars, a temporary
3628 3629 3630
	 * vars argument is used since each phy may have different link/
	 * speed/duplex result
	 */
Y
Yaniv Rosner 已提交
3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
	for (phy_index = EXT_PHY1; phy_index < params->num_phys;
	      phy_index++) {
		struct bnx2x_phy *phy = &params->phy[phy_index];
		if (!phy->read_status)
			continue;
		/* Read link status and params of this ext phy */
		cur_link_up = phy->read_status(phy, params,
					       &phy_vars[phy_index]);
		if (cur_link_up) {
			DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
				   phy_index);
		} else {
			DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
				   phy_index);
			continue;
		}
Y
Yaniv Rosner 已提交
3647

Y
Yaniv Rosner 已提交
3648 3649 3650
		if (!ext_phy_link_up) {
			ext_phy_link_up = 1;
			active_external_phy = phy_index;
Y
Yaniv Rosner 已提交
3651 3652 3653 3654
		} else {
			switch (bnx2x_phy_selection(params)) {
			case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
			case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
3655
			/*
Y
Yaniv Rosner 已提交
3656 3657 3658
			 * In this option, the first PHY makes sure to pass the
			 * traffic through itself only.
			 * Its not clear how to reset the link on the second phy
3659
			 */
Y
Yaniv Rosner 已提交
3660 3661 3662
				active_external_phy = EXT_PHY1;
				break;
			case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
3663
			/*
Y
Yaniv Rosner 已提交
3664 3665
			 * In this option, the first PHY makes sure to pass the
			 * traffic through the second PHY.
3666
			 */
Y
Yaniv Rosner 已提交
3667 3668 3669
				active_external_phy = EXT_PHY2;
				break;
			default:
3670
			/*
Y
Yaniv Rosner 已提交
3671 3672 3673 3674 3675 3676 3677
			 * Link indication on both PHYs with the following cases
			 * is invalid:
			 * - FIRST_PHY means that second phy wasn't initialized,
			 * hence its link is expected to be down
			 * - SECOND_PHY means that first phy should not be able
			 * to link up by itself (using configuration)
			 * - DEFAULT should be overriden during initialiazation
3678
			 */
Y
Yaniv Rosner 已提交
3679 3680 3681 3682 3683 3684
				DP(NETIF_MSG_LINK, "Invalid link indication"
					   "mpc=0x%x. DISABLING LINK !!!\n",
					   params->multi_phy_config);
				ext_phy_link_up = 0;
				break;
			}
E
Eilon Greenstein 已提交
3685 3686
		}
	}
Y
Yaniv Rosner 已提交
3687
	prev_line_speed = vars->line_speed;
3688 3689 3690 3691 3692 3693 3694
	/*
	 * Step 2:
	 * Read the status of the internal phy. In case of
	 * DIRECT_SINGLE_MEDIA board, this link is the external link,
	 * otherwise this is the link between the 577xx and the first
	 * external phy
	 */
Y
Yaniv Rosner 已提交
3695 3696 3697 3698
	if (params->phy[INT_PHY].read_status)
		params->phy[INT_PHY].read_status(
			&params->phy[INT_PHY],
			params, vars);
3699
	/*
Y
Yaniv Rosner 已提交
3700 3701 3702 3703 3704 3705
	 * The INT_PHY flow control reside in the vars. This include the
	 * case where the speed or flow control are not set to AUTO.
	 * Otherwise, the active external phy flow control result is set
	 * to the vars. The ext_phy_line_speed is needed to check if the
	 * speed is different between the internal phy and external phy.
	 * This case may be result of intermediate link speed change.
E
Eilon Greenstein 已提交
3706
	 */
Y
Yaniv Rosner 已提交
3707 3708
	if (active_external_phy > INT_PHY) {
		vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
3709
		/*
Y
Yaniv Rosner 已提交
3710 3711
		 * Link speed is taken from the XGXS. AN and FC result from
		 * the external phy.
E
Eilon Greenstein 已提交
3712
		 */
Y
Yaniv Rosner 已提交
3713
		vars->link_status |= phy_vars[active_external_phy].link_status;
Y
Yaniv Rosner 已提交
3714

3715
		/*
Y
Yaniv Rosner 已提交
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
		 * if active_external_phy is first PHY and link is up - disable
		 * disable TX on second external PHY
		 */
		if (active_external_phy == EXT_PHY1) {
			if (params->phy[EXT_PHY2].phy_specific_func) {
				DP(NETIF_MSG_LINK, "Disabling TX on"
						   " EXT_PHY2\n");
				params->phy[EXT_PHY2].phy_specific_func(
					&params->phy[EXT_PHY2],
					params, DISABLE_TX);
			}
		}

Y
Yaniv Rosner 已提交
3729 3730 3731 3732 3733 3734 3735 3736
		ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
		vars->duplex = phy_vars[active_external_phy].duplex;
		if (params->phy[active_external_phy].supported &
		    SUPPORTED_FIBRE)
			vars->link_status |= LINK_STATUS_SERDES_LINK;
		DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
			   active_external_phy);
	}
Y
Yaniv Rosner 已提交
3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747

	for (phy_index = EXT_PHY1; phy_index < params->num_phys;
	      phy_index++) {
		if (params->phy[phy_index].flags &
		    FLAGS_REARM_LATCH_SIGNAL) {
			bnx2x_rearm_latch_signal(bp, port,
						 phy_index ==
						 active_external_phy);
			break;
		}
	}
Y
Yaniv Rosner 已提交
3748 3749 3750
	DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
		   " ext_phy_line_speed = %d\n", vars->flow_ctrl,
		   vars->link_status, ext_phy_line_speed);
3751
	/*
Y
Yaniv Rosner 已提交
3752 3753 3754 3755
	 * Upon link speed change set the NIG into drain mode. Comes to
	 * deals with possible FIFO glitch due to clk change when speed
	 * is decreased without link down indicator
	 */
E
Eilon Greenstein 已提交
3756

Y
Yaniv Rosner 已提交
3757 3758 3759 3760 3761 3762 3763 3764 3765
	if (vars->phy_link_up) {
		if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
		    (ext_phy_line_speed != vars->line_speed)) {
			DP(NETIF_MSG_LINK, "Internal link speed %d is"
				   " different than the external"
				   " link speed %d\n", vars->line_speed,
				   ext_phy_line_speed);
			vars->phy_link_up = 0;
		} else if (prev_line_speed != vars->line_speed) {
Y
Yaniv Rosner 已提交
3766 3767
			REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
			       0);
Y
Yaniv Rosner 已提交
3768 3769 3770
			msleep(1);
		}
	}
Y
Yaniv Rosner 已提交
3771

Y
Yaniv Rosner 已提交
3772 3773 3774 3775 3776 3777 3778
	/* anything 10 and over uses the bmac */
	link_10g = ((vars->line_speed == SPEED_10000) ||
		    (vars->line_speed == SPEED_12000) ||
		    (vars->line_speed == SPEED_12500) ||
		    (vars->line_speed == SPEED_13000) ||
		    (vars->line_speed == SPEED_15000) ||
		    (vars->line_speed == SPEED_16000));
E
Eilon Greenstein 已提交
3779

Y
Yaniv Rosner 已提交
3780
	bnx2x_link_int_ack(params, vars, link_10g);
E
Eilon Greenstein 已提交
3781

3782 3783 3784 3785 3786 3787 3788 3789
	/*
	 * In case external phy link is up, and internal link is down
	 * (not initialized yet probably after link initialization, it
	 * needs to be initialized.
	 * Note that after link down-up as result of cable plug, the xgxs
	 * link would probably become up again without the need
	 * initialize it
	 */
Y
Yaniv Rosner 已提交
3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806
	if (!(SINGLE_MEDIA_DIRECT(params))) {
		DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
			   " init_preceding = %d\n", ext_phy_link_up,
			   vars->phy_link_up,
			   params->phy[EXT_PHY1].flags &
			   FLAGS_INIT_XGXS_FIRST);
		if (!(params->phy[EXT_PHY1].flags &
		      FLAGS_INIT_XGXS_FIRST)
		    && ext_phy_link_up && !vars->phy_link_up) {
			vars->line_speed = ext_phy_line_speed;
			if (vars->line_speed < SPEED_1000)
				vars->phy_flags |= PHY_SGMII_FLAG;
			else
				vars->phy_flags &= ~PHY_SGMII_FLAG;
			bnx2x_init_internal_phy(&params->phy[INT_PHY],
						params,
						vars);
E
Eilon Greenstein 已提交
3807
		}
E
Eilon Greenstein 已提交
3808
	}
3809 3810
	/*
	 * Link is up only if both local phy and external phy (in case of
3811
	 * non-direct board) are up and no fault detected on active PHY.
E
Eilon Greenstein 已提交
3812
	 */
Y
Yaniv Rosner 已提交
3813 3814
	vars->link_up = (vars->phy_link_up &&
			 (ext_phy_link_up ||
3815 3816
			  SINGLE_MEDIA_DIRECT(params)) &&
			 (phy_vars[active_external_phy].fault_detected == 0));
Y
Yaniv Rosner 已提交
3817 3818 3819

	if (vars->link_up)
		rc = bnx2x_update_link_up(params, vars, link_10g);
E
Eilon Greenstein 已提交
3820
	else
Y
Yaniv Rosner 已提交
3821
		rc = bnx2x_update_link_down(params, vars);
E
Eilon Greenstein 已提交
3822

E
Eilon Greenstein 已提交
3823
	return rc;
E
Eilon Greenstein 已提交
3824 3825 3826
}


Y
Yaniv Rosner 已提交
3827 3828 3829 3830 3831 3832
/*****************************************************************************/
/*			    External Phy section			     */
/*****************************************************************************/
void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
{
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
3833
		       MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Y
Yaniv Rosner 已提交
3834 3835
	msleep(1);
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
3836
		       MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
Y
Yaniv Rosner 已提交
3837
}
E
Eilon Greenstein 已提交
3838

Y
Yaniv Rosner 已提交
3839 3840 3841 3842 3843
static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
				      u32 spirom_ver, u32 ver_addr)
{
	DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
		 (u16)(spirom_ver>>16), (u16)spirom_ver, port);
E
Eilon Greenstein 已提交
3844

Y
Yaniv Rosner 已提交
3845 3846
	if (ver_addr)
		REG_WR(bp, ver_addr, spirom_ver);
E
Eilon Greenstein 已提交
3847 3848
}

Y
Yaniv Rosner 已提交
3849 3850 3851
static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
				      struct bnx2x_phy *phy,
				      u8 port)
Y
Yaniv Rosner 已提交
3852
{
Y
Yaniv Rosner 已提交
3853 3854 3855
	u16 fw_ver1, fw_ver2;

	bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
3856
			MDIO_PMA_REG_ROM_VER1, &fw_ver1);
Y
Yaniv Rosner 已提交
3857
	bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
3858
			MDIO_PMA_REG_ROM_VER2, &fw_ver2);
Y
Yaniv Rosner 已提交
3859 3860
	bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
				  phy->ver_addr);
Y
Yaniv Rosner 已提交
3861
}
3862

Y
Yaniv Rosner 已提交
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
				       struct bnx2x_phy *phy,
				       struct link_vars *vars)
{
	u16 val;
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD,
			MDIO_AN_REG_STATUS, &val);
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD,
			MDIO_AN_REG_STATUS, &val);
	if (val & (1<<5))
		vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
	if ((val & (1<<0)) == 0)
		vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
}

/******************************************************************/
/*		common BCM8073/BCM8727 PHY SECTION		  */
/******************************************************************/
static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
	if (phy->req_line_speed == SPEED_10 ||
	    phy->req_line_speed == SPEED_100) {
		vars->flow_ctrl = phy->req_flow_ctrl;
		return;
	}

	if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
	    (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
		u16 pause_result;
		u16 ld_pause;		/* local */
		u16 lp_pause;		/* link partner */
		bnx2x_cl45_read(bp, phy,
				MDIO_AN_DEVAD,
				MDIO_AN_REG_CL37_FC_LD, &ld_pause);

		bnx2x_cl45_read(bp, phy,
				MDIO_AN_DEVAD,
				MDIO_AN_REG_CL37_FC_LP, &lp_pause);
		pause_result = (ld_pause &
				MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
		pause_result |= (lp_pause &
				 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;

		bnx2x_pause_resolve(vars, pause_result);
		DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
			   pause_result);
	}
}
Y
Yaniv Rosner 已提交
3916 3917 3918
static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
					     struct bnx2x_phy *phy,
					     u8 port)
Y
Yaniv Rosner 已提交
3919
{
3920 3921
	u32 count = 0;
	u16 fw_ver1, fw_msgout;
Y
Yaniv Rosner 已提交
3922
	int rc = 0;
3923

Y
Yaniv Rosner 已提交
3924 3925 3926
	/* Boot port from external ROM  */
	/* EDC grst */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3927 3928 3929
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_GEN_CTRL,
			 0x0001);
Y
Yaniv Rosner 已提交
3930 3931 3932

	/* ucode reboot and rst */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3933 3934 3935
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_GEN_CTRL,
			 0x008c);
Y
Yaniv Rosner 已提交
3936 3937

	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3938 3939
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Y
Yaniv Rosner 已提交
3940 3941 3942

	/* Reset internal microprocessor */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3943 3944 3945
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_GEN_CTRL,
			 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
Y
Yaniv Rosner 已提交
3946 3947 3948

	/* Release srst bit */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3949 3950 3951
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_GEN_CTRL,
			 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
Y
Yaniv Rosner 已提交
3952

3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
	/* Delay 100ms per the PHY specifications */
	msleep(100);

	/* 8073 sometimes taking longer to download */
	do {
		count++;
		if (count > 300) {
			DP(NETIF_MSG_LINK,
				 "bnx2x_8073_8727_external_rom_boot port %x:"
				 "Download failed. fw version = 0x%x\n",
				 port, fw_ver1);
			rc = -EINVAL;
			break;
		}

		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_ROM_VER1, &fw_ver1);
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);

		msleep(1);
	} while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
			((fw_msgout & 0xff) != 0x03 && (phy->type ==
			PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
Y
Yaniv Rosner 已提交
3979 3980 3981

	/* Clear ser_boot_ctl bit */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
3982 3983
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Y
Yaniv Rosner 已提交
3984
	bnx2x_save_bcm_spirom_ver(bp, phy, port);
3985 3986 3987 3988 3989 3990 3991

	DP(NETIF_MSG_LINK,
		 "bnx2x_8073_8727_external_rom_boot port %x:"
		 "Download complete. fw version = 0x%x\n",
		 port, fw_ver1);

	return rc;
Y
Yaniv Rosner 已提交
3992 3993 3994 3995 3996
}

/******************************************************************/
/*			BCM8073 PHY SECTION			  */
/******************************************************************/
Y
Yaniv Rosner 已提交
3997
static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
3998 3999 4000 4001 4002 4003
{
	/* This is only required for 8073A1, version 102 only */
	u16 val;

	/* Read 8073 HW revision*/
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4004 4005
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_8073_CHIP_REV, &val);
Y
Yaniv Rosner 已提交
4006 4007 4008 4009 4010 4011 4012

	if (val != 1) {
		/* No need to workaround in 8073 A1 */
		return 0;
	}

	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4013 4014
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_ROM_VER2, &val);
Y
Yaniv Rosner 已提交
4015 4016 4017 4018 4019 4020 4021 4022

	/* SNR should be applied only for version 0x102 */
	if (val != 0x102)
		return 0;

	return 1;
}

Y
Yaniv Rosner 已提交
4023
static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
4024 4025 4026 4027
{
	u16 val, cnt, cnt1 ;

	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4028 4029
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_8073_CHIP_REV, &val);
Y
Yaniv Rosner 已提交
4030 4031 4032 4033 4034 4035 4036

	if (val > 0) {
		/* No need to workaround in 8073 A1 */
		return 0;
	}
	/* XAUI workaround in 8073 A0: */

4037 4038 4039 4040
	/*
	 * After loading the boot ROM and restarting Autoneg, poll
	 * Dev1, Reg $C820:
	 */
Y
Yaniv Rosner 已提交
4041 4042 4043

	for (cnt = 0; cnt < 1000; cnt++) {
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4044 4045 4046
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
				&val);
4047 4048 4049 4050 4051
		  /*
		   * If bit [14] = 0 or bit [13] = 0, continue on with
		   * system initialization (XAUI work-around not required, as
		   * these bits indicate 2.5G or 1G link up).
		   */
Y
Yaniv Rosner 已提交
4052 4053 4054 4055
		if (!(val & (1<<14)) || !(val & (1<<13))) {
			DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
			return 0;
		} else if (!(val & (1<<15))) {
4056 4057 4058 4059 4060 4061 4062
			DP(NETIF_MSG_LINK, "bit 15 went off\n");
			/*
			 * If bit 15 is 0, then poll Dev1, Reg $C841 until it's
			 * MSB (bit15) goes to 1 (indicating that the XAUI
			 * workaround has completed), then continue on with
			 * system initialization.
			 */
Y
Yaniv Rosner 已提交
4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
			for (cnt1 = 0; cnt1 < 1000; cnt1++) {
				bnx2x_cl45_read(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8073_XAUI_WA, &val);
				if (val & (1<<15)) {
					DP(NETIF_MSG_LINK,
					  "XAUI workaround has completed\n");
					return 0;
				 }
				 msleep(3);
			}
			break;
		}
		msleep(3);
	}
	DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
	return -EINVAL;
}

static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
{
	/* Force KR or KX */
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
	bnx2x_cl45_write(bp, phy,
			 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
}

Y
Yaniv Rosner 已提交
4095
static void bnx2x_8073_set_pause_cl37(struct link_params *params,
Y
Yaniv Rosner 已提交
4096 4097
				      struct bnx2x_phy *phy,
				      struct link_vars *vars)
Y
Yaniv Rosner 已提交
4098
{
Y
Yaniv Rosner 已提交
4099
	u16 cl37_val;
Y
Yaniv Rosner 已提交
4100 4101
	struct bnx2x *bp = params->bp;
	bnx2x_cl45_read(bp, phy,
4102
			MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
Y
Yaniv Rosner 已提交
4103 4104 4105

	cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
	/* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
Y
Yaniv Rosner 已提交
4106
	bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
Y
Yaniv Rosner 已提交
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
	if ((vars->ieee_fc &
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
		cl37_val |=  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
	}
	if ((vars->ieee_fc &
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
		cl37_val |=  MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
	}
	if ((vars->ieee_fc &
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
	    MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
		cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
	}
	DP(NETIF_MSG_LINK,
		 "Ext phy AN advertize cl37 0x%x\n", cl37_val);

Y
Yaniv Rosner 已提交
4125
	bnx2x_cl45_write(bp, phy,
4126
			 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
Y
Yaniv Rosner 已提交
4127
	msleep(500);
Y
Yaniv Rosner 已提交
4128 4129
}

Y
Yaniv Rosner 已提交
4130 4131 4132
static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
4133
{
Y
Yaniv Rosner 已提交
4134
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4135 4136 4137
	u16 val = 0, tmp1;
	u8 gpio_port;
	DP(NETIF_MSG_LINK, "Init 8073\n");
Y
Yaniv Rosner 已提交
4138

D
Dmitry Kravkov 已提交
4139 4140 4141 4142
	if (CHIP_IS_E2(bp))
		gpio_port = BP_PATH(bp);
	else
		gpio_port = params->port;
Y
Yaniv Rosner 已提交
4143 4144
	/* Restore normal power mode*/
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
4145
		       MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
Y
Yaniv Rosner 已提交
4146

Y
Yaniv Rosner 已提交
4147
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
4148
		       MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
Y
Yaniv Rosner 已提交
4149

Y
Yaniv Rosner 已提交
4150 4151 4152 4153 4154
	/* enable LASI */
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL, (1<<2));
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL,  0x0004);
4155

Y
Yaniv Rosner 已提交
4156
	bnx2x_8073_set_pause_cl37(params, phy, vars);
4157

Y
Yaniv Rosner 已提交
4158
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4159
			MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
4160

Y
Yaniv Rosner 已提交
4161 4162
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &tmp1);
4163

Y
Yaniv Rosner 已提交
4164
	DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
4165

4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
	/* Swap polarity if required - Must be done only in non-1G mode */
	if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
		/* Configure the 8073 to swap _P and _N of the KR lines */
		DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
		/* 10G Rx/Tx and 1G Tx signal polarity swap */
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
				 (val | (3<<9)));
	}


Y
Yaniv Rosner 已提交
4181
	/* Enable CL37 BAM */
4182 4183 4184 4185
	if (REG_RD(bp, params->shmem_base +
			 offsetof(struct shmem_region, dev_info.
				  port_hw_config[params->port].default_cfg)) &
	    PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
4186

4187 4188 4189 4190 4191 4192 4193 4194
		bnx2x_cl45_read(bp, phy,
				MDIO_AN_DEVAD,
				MDIO_AN_REG_8073_BAM, &val);
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD,
				 MDIO_AN_REG_8073_BAM, val | 1);
		DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
	}
Y
Yaniv Rosner 已提交
4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207
	if (params->loopback_mode == LOOPBACK_EXT) {
		bnx2x_807x_force_10G(bp, phy);
		DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
		return 0;
	} else {
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
	}
	if (phy->req_line_speed != SPEED_AUTO_NEG) {
		if (phy->req_line_speed == SPEED_10000) {
			val = (1<<7);
		} else if (phy->req_line_speed ==  SPEED_2500) {
			val = (1<<5);
4208 4209
			/*
			 * Note that 2.5G works only when used with 1G
L
Lucas De Marchi 已提交
4210
			 * advertisement
4211
			 */
Y
Yaniv Rosner 已提交
4212 4213 4214 4215 4216 4217 4218
		} else
			val = (1<<5);
	} else {
		val = 0;
		if (phy->speed_cap_mask &
			PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
			val |= (1<<7);
4219

L
Lucas De Marchi 已提交
4220
		/* Note that 2.5G works only when used with 1G advertisement */
Y
Yaniv Rosner 已提交
4221 4222 4223 4224 4225 4226
		if (phy->speed_cap_mask &
			(PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
			 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
			val |= (1<<5);
		DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
	}
4227

Y
Yaniv Rosner 已提交
4228 4229
	bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
	bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
4230

Y
Yaniv Rosner 已提交
4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
	if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
	     (phy->req_line_speed == SPEED_AUTO_NEG)) ||
	    (phy->req_line_speed == SPEED_2500)) {
		u16 phy_ver;
		/* Allow 2.5G for A1 and above */
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
				&phy_ver);
		DP(NETIF_MSG_LINK, "Add 2.5G\n");
		if (phy_ver > 0)
			tmp1 |= 1;
		else
			tmp1 &= 0xfffe;
	} else {
		DP(NETIF_MSG_LINK, "Disable 2.5G\n");
		tmp1 &= 0xfffe;
	}
4248

Y
Yaniv Rosner 已提交
4249 4250
	bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
	/* Add support for CL37 (passive mode) II */
4251

Y
Yaniv Rosner 已提交
4252 4253 4254 4255
	bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
	bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
			 (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
				  0x20 : 0x40)));
4256

Y
Yaniv Rosner 已提交
4257 4258
	/* Add support for CL37 (passive mode) III */
	bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
4259

4260 4261 4262 4263 4264
	/*
	 * The SNR will improve about 2db by changing BW and FEE main
	 * tap. Rest commands are executed after link is up
	 * Change FFE main cursor to 5 in EDC register
	 */
Y
Yaniv Rosner 已提交
4265 4266 4267 4268
	if (bnx2x_8073_is_snr_needed(bp, phy))
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
				 0xFB0C);
4269

Y
Yaniv Rosner 已提交
4270 4271 4272 4273
	/* Enable FEC (Forware Error Correction) Request in the AN */
	bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
	tmp1 |= (1<<15);
	bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
4274

Y
Yaniv Rosner 已提交
4275
	bnx2x_ext_phy_set_pause(params, phy, vars);
4276

Y
Yaniv Rosner 已提交
4277 4278 4279 4280 4281 4282
	/* Restart autoneg */
	msleep(500);
	bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
	DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
		   ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
	return 0;
Y
Yaniv Rosner 已提交
4283
}
Y
Yaniv Rosner 已提交
4284

Y
Yaniv Rosner 已提交
4285
static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
Y
Yaniv Rosner 已提交
4286 4287 4288 4289
				 struct link_params *params,
				 struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4290 4291 4292 4293
	u8 link_up = 0;
	u16 val1, val2;
	u16 link_status = 0;
	u16 an1000_status = 0;
E
Eilon Greenstein 已提交
4294

Y
Yaniv Rosner 已提交
4295 4296
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
Y
Yaniv Rosner 已提交
4297

Y
Yaniv Rosner 已提交
4298
	DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
Y
Yaniv Rosner 已提交
4299

Y
Yaniv Rosner 已提交
4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
	/* clear the interrupt LASI status register */
	bnx2x_cl45_read(bp, phy,
			MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
	bnx2x_cl45_read(bp, phy,
			MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
	DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
	/* Clear MSG-OUT */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);

	/* Check the LASI */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &val2);

	DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);

	/* Check the link status */
	bnx2x_cl45_read(bp, phy,
			MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
	DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);

	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
	link_up = ((val1 & 4) == 4);
	DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);

	if (link_up &&
	     ((phy->req_line_speed != SPEED_10000))) {
		if (bnx2x_8073_xaui_wa(bp, phy) != 0)
			return 0;
4332
	}
Y
Yaniv Rosner 已提交
4333 4334 4335 4336
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
4337

Y
Yaniv Rosner 已提交
4338 4339 4340 4341 4342 4343 4344
	/* Check the link status on 1.1.2 */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
	DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
		   "an_link_status=0x%x\n", val2, val1, an1000_status);
4345

Y
Yaniv Rosner 已提交
4346 4347
	link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
	if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
4348 4349 4350 4351 4352
		/*
		 * The SNR will improve about 2dbby changing the BW and FEE main
		 * tap. The 1st write to change FFE main tap is set before
		 * restart AN. Change PLL Bandwidth in EDC register
		 */
4353
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4354 4355
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
				 0x26BC);
4356

Y
Yaniv Rosner 已提交
4357
		/* Change CDR Bandwidth in EDC register */
4358
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4359 4360 4361 4362 4363 4364
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
				 0x0333);
	}
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
			&link_status);
4365

Y
Yaniv Rosner 已提交
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
	/* Bits 0..2 --> speed detected, bits 13..15--> link is down */
	if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
		link_up = 1;
		vars->line_speed = SPEED_10000;
		DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
			   params->port);
	} else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
		link_up = 1;
		vars->line_speed = SPEED_2500;
		DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
			   params->port);
	} else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
		link_up = 1;
		vars->line_speed = SPEED_1000;
		DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
			   params->port);
	} else {
		link_up = 0;
		DP(NETIF_MSG_LINK, "port %x: External link is down\n",
			   params->port);
4386
	}
Y
Yaniv Rosner 已提交
4387 4388

	if (link_up) {
4389 4390 4391 4392 4393 4394 4395
		/* Swap polarity if required */
		if (params->lane_config &
		    PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
			/* Configure the 8073 to swap P and N of the KR lines */
			bnx2x_cl45_read(bp, phy,
					MDIO_XS_DEVAD,
					MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
4396 4397 4398 4399
			/*
			 * Set bit 3 to invert Rx in 1G mode and clear this bit
			 * when it`s in 10G mode.
			 */
4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411
			if (vars->line_speed == SPEED_1000) {
				DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
					      "the 8073\n");
				val1 |= (1<<3);
			} else
				val1 &= ~(1<<3);

			bnx2x_cl45_write(bp, phy,
					 MDIO_XS_DEVAD,
					 MDIO_XS_REG_8073_RX_CTRL_PCIE,
					 val1);
		}
Y
Yaniv Rosner 已提交
4412 4413
		bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
		bnx2x_8073_resolve_fc(phy, params, vars);
4414
		vars->duplex = DUPLEX_FULL;
Y
Yaniv Rosner 已提交
4415 4416
	}
	return link_up;
Y
Yaniv Rosner 已提交
4417 4418
}

Y
Yaniv Rosner 已提交
4419 4420 4421 4422 4423
static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
				  struct link_params *params)
{
	struct bnx2x *bp = params->bp;
	u8 gpio_port;
D
Dmitry Kravkov 已提交
4424 4425 4426 4427
	if (CHIP_IS_E2(bp))
		gpio_port = BP_PATH(bp);
	else
		gpio_port = params->port;
Y
Yaniv Rosner 已提交
4428 4429 4430
	DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
	   gpio_port);
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
4431 4432
		       MISC_REGISTERS_GPIO_OUTPUT_LOW,
		       gpio_port);
Y
Yaniv Rosner 已提交
4433 4434 4435 4436 4437
}

/******************************************************************/
/*			BCM8705 PHY SECTION			  */
/******************************************************************/
Y
Yaniv Rosner 已提交
4438 4439 4440
static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
4441 4442
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4443
	DP(NETIF_MSG_LINK, "init 8705\n");
Y
Yaniv Rosner 已提交
4444 4445
	/* Restore normal power mode*/
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
4446
		       MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Y
Yaniv Rosner 已提交
4447 4448 4449
	/* HW reset */
	bnx2x_ext_phy_hw_reset(bp, params->port);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
4450
	bnx2x_wait_reset_complete(bp, phy, params);
Y
Yaniv Rosner 已提交
4451

Y
Yaniv Rosner 已提交
4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
	bnx2x_cl45_write(bp, phy,
			 MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
	/* BCM8705 doesn't have microcode, hence the 0 */
	bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
	return 0;
}
E
Eilon Greenstein 已提交
4464

Y
Yaniv Rosner 已提交
4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
				 struct link_params *params,
				 struct link_vars *vars)
{
	u8 link_up = 0;
	u16 val1, rx_sd;
	struct bnx2x *bp = params->bp;
	DP(NETIF_MSG_LINK, "read status 8705\n");
	bnx2x_cl45_read(bp, phy,
		      MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
	DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4476

Y
Yaniv Rosner 已提交
4477 4478 4479
	bnx2x_cl45_read(bp, phy,
		      MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
	DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4480

Y
Yaniv Rosner 已提交
4481 4482
	bnx2x_cl45_read(bp, phy,
		      MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
4483

Y
Yaniv Rosner 已提交
4484 4485 4486 4487
	bnx2x_cl45_read(bp, phy,
		      MDIO_PMA_DEVAD, 0xc809, &val1);
	bnx2x_cl45_read(bp, phy,
		      MDIO_PMA_DEVAD, 0xc809, &val1);
4488

Y
Yaniv Rosner 已提交
4489 4490 4491 4492 4493
	DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
	link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
	if (link_up) {
		vars->line_speed = SPEED_10000;
		bnx2x_ext_phy_resolve_fc(phy, params, vars);
4494
	}
Y
Yaniv Rosner 已提交
4495 4496
	return link_up;
}
4497

Y
Yaniv Rosner 已提交
4498 4499 4500
/******************************************************************/
/*			SFP+ module Section			  */
/******************************************************************/
4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
static u8 bnx2x_get_gpio_port(struct link_params *params)
{
	u8 gpio_port;
	u32 swap_val, swap_override;
	struct bnx2x *bp = params->bp;
	if (CHIP_IS_E2(bp))
		gpio_port = BP_PATH(bp);
	else
		gpio_port = params->port;
	swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
	swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
	return gpio_port ^ (swap_val && swap_override);
}
static void bnx2x_sfp_set_transmitter(struct link_params *params,
Y
Yaniv Rosner 已提交
4515 4516 4517 4518
				      struct bnx2x_phy *phy,
				      u8 tx_en)
{
	u16 val;
4519 4520 4521
	u8 port = params->port;
	struct bnx2x *bp = params->bp;
	u32 tx_en_mode;
4522

Y
Yaniv Rosner 已提交
4523
	/* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
4524 4525 4526 4527 4528 4529 4530 4531
	tx_en_mode = REG_RD(bp, params->shmem_base +
			    offsetof(struct shmem_region,
				     dev_info.port_hw_config[port].sfp_ctrl)) &
		PORT_HW_CFG_TX_LASER_MASK;
	DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
			   "mode = %x\n", tx_en, port, tx_en_mode);
	switch (tx_en_mode) {
	case PORT_HW_CFG_TX_LASER_MDIO:
4532

4533 4534 4535 4536
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_PHY_IDENTIFIER,
				&val);
Y
Yaniv Rosner 已提交
4537

4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568
		if (tx_en)
			val &= ~(1<<15);
		else
			val |= (1<<15);

		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_PHY_IDENTIFIER,
				 val);
	break;
	case PORT_HW_CFG_TX_LASER_GPIO0:
	case PORT_HW_CFG_TX_LASER_GPIO1:
	case PORT_HW_CFG_TX_LASER_GPIO2:
	case PORT_HW_CFG_TX_LASER_GPIO3:
	{
		u16 gpio_pin;
		u8 gpio_port, gpio_mode;
		if (tx_en)
			gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
		else
			gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;

		gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
		gpio_port = bnx2x_get_gpio_port(params);
		bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
		break;
	}
	default:
		DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
		break;
	}
Y
Yaniv Rosner 已提交
4569 4570
}

Y
Yaniv Rosner 已提交
4571 4572 4573
static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
					     struct link_params *params,
					     u16 addr, u8 byte_cnt, u8 *o_buf)
Y
Yaniv Rosner 已提交
4574 4575
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4576 4577 4578 4579 4580 4581 4582 4583
	u16 val = 0;
	u16 i;
	if (byte_cnt > 16) {
		DP(NETIF_MSG_LINK, "Reading from eeprom is"
			    " is limited to 0xf\n");
		return -EINVAL;
	}
	/* Set the read command byte count */
4584
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4585
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
Y
Yaniv Rosner 已提交
4586
			 (byte_cnt | 0xa000));
Y
Yaniv Rosner 已提交
4587

Y
Yaniv Rosner 已提交
4588 4589 4590
	/* Set the read command address */
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
Y
Yaniv Rosner 已提交
4591
			 addr);
Y
Yaniv Rosner 已提交
4592

Y
Yaniv Rosner 已提交
4593
	/* Activate read command */
4594
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4595
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
Y
Yaniv Rosner 已提交
4596
			 0x2c0f);
Y
Yaniv Rosner 已提交
4597

Y
Yaniv Rosner 已提交
4598 4599 4600
	/* Wait up to 500us for command complete status */
	for (i = 0; i < 100; i++) {
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4601 4602
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Y
Yaniv Rosner 已提交
4603 4604 4605 4606
		if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
		    MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
			break;
		udelay(5);
4607 4608
	}

Y
Yaniv Rosner 已提交
4609 4610 4611 4612 4613 4614
	if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
		    MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
		DP(NETIF_MSG_LINK,
			 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
			 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
		return -EINVAL;
4615
	}
Y
Yaniv Rosner 已提交
4616

Y
Yaniv Rosner 已提交
4617 4618
	/* Read the buffer */
	for (i = 0; i < byte_cnt; i++) {
4619
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4620 4621
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
Y
Yaniv Rosner 已提交
4622
		o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
4623
	}
Y
Yaniv Rosner 已提交
4624

Y
Yaniv Rosner 已提交
4625 4626
	for (i = 0; i < 100; i++) {
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4627 4628
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Y
Yaniv Rosner 已提交
4629 4630
		if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
		    MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
4631
			return 0;
Y
Yaniv Rosner 已提交
4632 4633 4634
		msleep(1);
	}
	return -EINVAL;
Y
Yaniv Rosner 已提交
4635
}
E
Eilon Greenstein 已提交
4636

Y
Yaniv Rosner 已提交
4637 4638 4639
static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
					     struct link_params *params,
					     u16 addr, u8 byte_cnt, u8 *o_buf)
Y
Yaniv Rosner 已提交
4640 4641
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4642
	u16 val, i;
Y
Yaniv Rosner 已提交
4643

Y
Yaniv Rosner 已提交
4644 4645 4646 4647 4648
	if (byte_cnt > 16) {
		DP(NETIF_MSG_LINK, "Reading from eeprom is"
			    " is limited to 0xf\n");
		return -EINVAL;
	}
E
Eilon Greenstein 已提交
4649

Y
Yaniv Rosner 已提交
4650 4651
	/* Need to read from 1.8000 to clear it */
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4652 4653 4654
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
			&val);
E
Eilon Greenstein 已提交
4655

Y
Yaniv Rosner 已提交
4656
	/* Set the read command byte count */
4657
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4658 4659 4660
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
			 ((byte_cnt < 2) ? 2 : byte_cnt));
Y
Yaniv Rosner 已提交
4661

Y
Yaniv Rosner 已提交
4662
	/* Set the read command address */
4663
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4664 4665 4666
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
			 addr);
Y
Yaniv Rosner 已提交
4667
	/* Set the destination address */
4668
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4669 4670 4671
			 MDIO_PMA_DEVAD,
			 0x8004,
			 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
4672

Y
Yaniv Rosner 已提交
4673
	/* Activate read command */
4674
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
4675 4676 4677
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
			 0x8002);
4678 4679 4680 4681
	/*
	 * Wait appropriate time for two-wire command to finish before
	 * polling the status register
	 */
Y
Yaniv Rosner 已提交
4682
	msleep(1);
E
Eilon Greenstein 已提交
4683

Y
Yaniv Rosner 已提交
4684 4685
	/* Wait up to 500us for command complete status */
	for (i = 0; i < 100; i++) {
4686
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4687 4688
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Y
Yaniv Rosner 已提交
4689 4690 4691 4692
		if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
		    MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
			break;
		udelay(5);
4693
	}
E
Eilon Greenstein 已提交
4694

Y
Yaniv Rosner 已提交
4695 4696 4697 4698 4699
	if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
		    MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
		DP(NETIF_MSG_LINK,
			 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
			 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
4700
		return -EFAULT;
Y
Yaniv Rosner 已提交
4701
	}
4702

Y
Yaniv Rosner 已提交
4703 4704 4705
	/* Read the buffer */
	for (i = 0; i < byte_cnt; i++) {
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4706 4707
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
Y
Yaniv Rosner 已提交
4708 4709
		o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
	}
E
Eilon Greenstein 已提交
4710

Y
Yaniv Rosner 已提交
4711 4712
	for (i = 0; i < 100; i++) {
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4713 4714
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Y
Yaniv Rosner 已提交
4715 4716
		if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
		    MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
4717
			return 0;
Y
Yaniv Rosner 已提交
4718
		msleep(1);
4719 4720
	}

Y
Yaniv Rosner 已提交
4721
	return -EINVAL;
Y
Yaniv Rosner 已提交
4722 4723
}

Y
Yaniv Rosner 已提交
4724 4725 4726
int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
				 struct link_params *params, u16 addr,
				 u8 byte_cnt, u8 *o_buf)
Y
Yaniv Rosner 已提交
4727
{
Y
Yaniv Rosner 已提交
4728
	int rc = -EINVAL;
Y
Yaniv Rosner 已提交
4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740
	switch (phy->type) {
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
		rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
						       byte_cnt, o_buf);
	break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
		rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
						       byte_cnt, o_buf);
	break;
	}
	return rc;
Y
Yaniv Rosner 已提交
4741 4742
}

Y
Yaniv Rosner 已提交
4743 4744 4745
static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
			      struct link_params *params,
			      u16 *edc_mode)
Y
Yaniv Rosner 已提交
4746 4747
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4748
	u32 sync_offset = 0, phy_idx, media_types;
Y
Yaniv Rosner 已提交
4749 4750
	u8 val, check_limiting_mode = 0;
	*edc_mode = EDC_MODE_LIMITING;
4751

Y
Yaniv Rosner 已提交
4752
	phy->media_type = ETH_PHY_UNSPECIFIED;
Y
Yaniv Rosner 已提交
4753 4754 4755 4756 4757 4758 4759 4760 4761
	/* First check for copper cable */
	if (bnx2x_read_sfp_module_eeprom(phy,
					 params,
					 SFP_EEPROM_CON_TYPE_ADDR,
					 1,
					 &val) != 0) {
		DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
		return -EINVAL;
	}
4762

Y
Yaniv Rosner 已提交
4763 4764 4765 4766
	switch (val) {
	case SFP_EEPROM_CON_TYPE_VAL_COPPER:
	{
		u8 copper_module_type;
Y
Yaniv Rosner 已提交
4767
		phy->media_type = ETH_PHY_DA_TWINAX;
4768 4769 4770 4771
		/*
		 * Check if its active cable (includes SFP+ module)
		 * of passive cable
		 */
Y
Yaniv Rosner 已提交
4772 4773 4774 4775
		if (bnx2x_read_sfp_module_eeprom(phy,
					       params,
					       SFP_EEPROM_FC_TX_TECH_ADDR,
					       1,
4776
					       &copper_module_type) != 0) {
Y
Yaniv Rosner 已提交
4777 4778 4779 4780 4781
			DP(NETIF_MSG_LINK,
				"Failed to read copper-cable-type"
				" from SFP+ EEPROM\n");
			return -EINVAL;
		}
Y
Yaniv Rosner 已提交
4782

Y
Yaniv Rosner 已提交
4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798
		if (copper_module_type &
		    SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
			DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
			check_limiting_mode = 1;
		} else if (copper_module_type &
			SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
				DP(NETIF_MSG_LINK, "Passive Copper"
					    " cable detected\n");
				*edc_mode =
				      EDC_MODE_PASSIVE_DAC;
		} else {
			DP(NETIF_MSG_LINK, "Unknown copper-cable-"
				     "type 0x%x !!!\n", copper_module_type);
			return -EINVAL;
		}
		break;
4799
	}
Y
Yaniv Rosner 已提交
4800
	case SFP_EEPROM_CON_TYPE_VAL_LC:
Y
Yaniv Rosner 已提交
4801
		phy->media_type = ETH_PHY_SFP_FIBER;
Y
Yaniv Rosner 已提交
4802 4803 4804 4805 4806 4807 4808
		DP(NETIF_MSG_LINK, "Optic module detected\n");
		check_limiting_mode = 1;
		break;
	default:
		DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
			 val);
		return -EINVAL;
4809
	}
Y
Yaniv Rosner 已提交
4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825
	sync_offset = params->shmem_base +
		offsetof(struct shmem_region,
			 dev_info.port_hw_config[params->port].media_type);
	media_types = REG_RD(bp, sync_offset);
	/* Update media type for non-PMF sync */
	for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
		if (&(params->phy[phy_idx]) == phy) {
			media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
				(PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
			media_types |= ((phy->media_type &
					PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
				(PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
			break;
		}
	}
	REG_WR(bp, sync_offset, media_types);
Y
Yaniv Rosner 已提交
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840
	if (check_limiting_mode) {
		u8 options[SFP_EEPROM_OPTIONS_SIZE];
		if (bnx2x_read_sfp_module_eeprom(phy,
						 params,
						 SFP_EEPROM_OPTIONS_ADDR,
						 SFP_EEPROM_OPTIONS_SIZE,
						 options) != 0) {
			DP(NETIF_MSG_LINK, "Failed to read Option"
				" field from module EEPROM\n");
			return -EINVAL;
		}
		if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
			*edc_mode = EDC_MODE_LINEAR;
		else
			*edc_mode = EDC_MODE_LIMITING;
4841
	}
Y
Yaniv Rosner 已提交
4842
	DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
4843
	return 0;
Y
Yaniv Rosner 已提交
4844
}
4845 4846 4847 4848
/*
 * This function read the relevant field from the module (SFP+), and verify it
 * is compliant with this board
 */
Y
Yaniv Rosner 已提交
4849 4850
static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
				   struct link_params *params)
Y
Yaniv Rosner 已提交
4851 4852
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4853 4854
	u32 val, cmd;
	u32 fw_resp, fw_cmd_param;
Y
Yaniv Rosner 已提交
4855 4856
	char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
	char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
Y
Yaniv Rosner 已提交
4857
	phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
Y
Yaniv Rosner 已提交
4858 4859 4860 4861 4862 4863 4864 4865
	val = REG_RD(bp, params->shmem_base +
			 offsetof(struct shmem_region, dev_info.
				  port_feature_config[params->port].config));
	if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
	    PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
		DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
		return 0;
	}
Y
Yaniv Rosner 已提交
4866

Y
Yaniv Rosner 已提交
4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
	if (params->feature_config_flags &
	    FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
		/* Use specific phy request */
		cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
	} else if (params->feature_config_flags &
		   FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
		/* Use first phy request only in case of non-dual media*/
		if (DUAL_MEDIA(params)) {
			DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
			   "verification\n");
			return -EINVAL;
		}
		cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
	} else {
		/* No support in OPT MDL detection */
Y
Yaniv Rosner 已提交
4882
		DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
Y
Yaniv Rosner 已提交
4883
			  "verification\n");
Y
Yaniv Rosner 已提交
4884 4885
		return -EINVAL;
	}
4886

Y
Yaniv Rosner 已提交
4887 4888
	fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
	fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
Y
Yaniv Rosner 已提交
4889 4890 4891 4892
	if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
		DP(NETIF_MSG_LINK, "Approved module\n");
		return 0;
	}
Y
Yaniv Rosner 已提交
4893

Y
Yaniv Rosner 已提交
4894 4895 4896
	/* format the warning message */
	if (bnx2x_read_sfp_module_eeprom(phy,
					 params,
Y
Yaniv Rosner 已提交
4897 4898 4899
					 SFP_EEPROM_VENDOR_NAME_ADDR,
					 SFP_EEPROM_VENDOR_NAME_SIZE,
					 (u8 *)vendor_name))
Y
Yaniv Rosner 已提交
4900 4901 4902 4903 4904
		vendor_name[0] = '\0';
	else
		vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
	if (bnx2x_read_sfp_module_eeprom(phy,
					 params,
Y
Yaniv Rosner 已提交
4905 4906 4907
					 SFP_EEPROM_PART_NO_ADDR,
					 SFP_EEPROM_PART_NO_SIZE,
					 (u8 *)vendor_pn))
Y
Yaniv Rosner 已提交
4908 4909 4910 4911
		vendor_pn[0] = '\0';
	else
		vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';

4912 4913 4914
	netdev_err(bp->dev,  "Warning: Unqualified SFP+ module detected,"
			      " Port %d from %s part number %s\n",
			 params->port, vendor_name, vendor_pn);
Y
Yaniv Rosner 已提交
4915
	phy->flags |= FLAGS_SFP_NOT_APPROVED;
Y
Yaniv Rosner 已提交
4916
	return -EINVAL;
Y
Yaniv Rosner 已提交
4917
}
4918

Y
Yaniv Rosner 已提交
4919 4920
static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
						 struct link_params *params)
4921

E
Eilon Greenstein 已提交
4922
{
Y
Yaniv Rosner 已提交
4923
	u8 val;
E
Eilon Greenstein 已提交
4924
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
4925
	u16 timeout;
4926 4927 4928 4929 4930
	/*
	 * Initialization time after hot-plug may take up to 300ms for
	 * some phys type ( e.g. JDSU )
	 */

Y
Yaniv Rosner 已提交
4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941
	for (timeout = 0; timeout < 60; timeout++) {
		if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
		    == 0) {
			DP(NETIF_MSG_LINK, "SFP+ module initialization "
				     "took %d ms\n", timeout * 5);
			return 0;
		}
		msleep(5);
	}
	return -EINVAL;
}
E
Eilon Greenstein 已提交
4942

Y
Yaniv Rosner 已提交
4943 4944 4945 4946 4947 4948
static void bnx2x_8727_power_module(struct bnx2x *bp,
				    struct bnx2x_phy *phy,
				    u8 is_power_up) {
	/* Make sure GPIOs are not using for LED mode */
	u16 val;
	/*
4949
	 * In the GPIO register, bit 4 is use to determine if the GPIOs are
Y
Yaniv Rosner 已提交
4950 4951 4952 4953 4954 4955
	 * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
	 * output
	 * Bits 0-1 determine the gpios value for OUTPUT in case bit 4 val is 0
	 * Bits 8-9 determine the gpios value for INPUT in case bit 4 val is 1
	 * where the 1st bit is the over-current(only input), and 2nd bit is
	 * for power( only output )
4956
	 *
Y
Yaniv Rosner 已提交
4957 4958 4959 4960 4961
	 * In case of NOC feature is disabled and power is up, set GPIO control
	 *  as input to enable listening of over-current indication
	 */
	if (phy->flags & FLAGS_NOC)
		return;
4962
	if (is_power_up)
Y
Yaniv Rosner 已提交
4963 4964 4965 4966 4967 4968
		val = (1<<4);
	else
		/*
		 * Set GPIO control to OUTPUT, and set the power bit
		 * to according to the is_power_up
		 */
4969
		val = (1<<1);
E
Eilon Greenstein 已提交
4970

Y
Yaniv Rosner 已提交
4971 4972 4973 4974 4975
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_8727_GPIO_CTRL,
			 val);
}
E
Eilon Greenstein 已提交
4976

Y
Yaniv Rosner 已提交
4977 4978 4979
static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
					struct bnx2x_phy *phy,
					u16 edc_mode)
Y
Yaniv Rosner 已提交
4980 4981
{
	u16 cur_limiting_mode;
E
Eilon Greenstein 已提交
4982

Y
Yaniv Rosner 已提交
4983
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
4984 4985 4986
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_ROM_VER2,
			&cur_limiting_mode);
Y
Yaniv Rosner 已提交
4987 4988 4989 4990
	DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
		 cur_limiting_mode);

	if (edc_mode == EDC_MODE_LIMITING) {
Y
Yaniv Rosner 已提交
4991
		DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
Y
Yaniv Rosner 已提交
4992
		bnx2x_cl45_write(bp, phy,
4993
				 MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
4994 4995 4996
				 MDIO_PMA_REG_ROM_VER2,
				 EDC_MODE_LIMITING);
	} else { /* LRM mode ( default )*/
E
Eilon Greenstein 已提交
4997

Y
Yaniv Rosner 已提交
4998
		DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
E
Eilon Greenstein 已提交
4999

5000 5001 5002 5003
		/*
		 * Changing to LRM mode takes quite few seconds. So do it only
		 * if current mode is limiting (default is LRM)
		 */
Y
Yaniv Rosner 已提交
5004 5005
		if (cur_limiting_mode != EDC_MODE_LIMITING)
			return 0;
E
Eilon Greenstein 已提交
5006

Y
Yaniv Rosner 已提交
5007
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5008 5009 5010
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_LRM_MODE,
				 0);
Y
Yaniv Rosner 已提交
5011
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5012 5013 5014
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_ROM_VER2,
				 0x128);
Y
Yaniv Rosner 已提交
5015
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5016 5017 5018
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_MISC_CTRL0,
				 0x4008);
Y
Yaniv Rosner 已提交
5019
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5020 5021 5022
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_LRM_MODE,
				 0xaaaa);
E
Eilon Greenstein 已提交
5023
	}
Y
Yaniv Rosner 已提交
5024
	return 0;
E
Eilon Greenstein 已提交
5025 5026
}

Y
Yaniv Rosner 已提交
5027 5028 5029
static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
					struct bnx2x_phy *phy,
					u16 edc_mode)
Y
Yaniv Rosner 已提交
5030
{
Y
Yaniv Rosner 已提交
5031 5032
	u16 phy_identifier;
	u16 rom_ver2_val;
5033
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
5034 5035 5036
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_PHY_IDENTIFIER,
			&phy_identifier);
Y
Yaniv Rosner 已提交
5037

Y
Yaniv Rosner 已提交
5038
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5039 5040 5041
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_PHY_IDENTIFIER,
			 (phy_identifier & ~(1<<9)));
Y
Yaniv Rosner 已提交
5042

5043
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
5044 5045 5046
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_ROM_VER2,
			&rom_ver2_val);
Y
Yaniv Rosner 已提交
5047 5048
	/* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5049 5050 5051
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_ROM_VER2,
			 (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
E
Eilon Greenstein 已提交
5052

Y
Yaniv Rosner 已提交
5053
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5054 5055 5056
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_PHY_IDENTIFIER,
			 (phy_identifier | (1<<9)));
E
Eilon Greenstein 已提交
5057

Y
Yaniv Rosner 已提交
5058
	return 0;
Y
Yaniv Rosner 已提交
5059
}
Y
Yaniv Rosner 已提交
5060

Y
Yaniv Rosner 已提交
5061 5062 5063 5064 5065 5066 5067 5068
static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
				     struct link_params *params,
				     u32 action)
{
	struct bnx2x *bp = params->bp;

	switch (action) {
	case DISABLE_TX:
5069
		bnx2x_sfp_set_transmitter(params, phy, 0);
Y
Yaniv Rosner 已提交
5070 5071 5072
		break;
	case ENABLE_TX:
		if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
5073
			bnx2x_sfp_set_transmitter(params, phy, 1);
Y
Yaniv Rosner 已提交
5074 5075 5076 5077 5078 5079 5080 5081
		break;
	default:
		DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
		   action);
		return;
	}
}

5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113
static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
					   u8 gpio_mode)
{
	struct bnx2x *bp = params->bp;

	u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
			    offsetof(struct shmem_region,
			dev_info.port_hw_config[params->port].sfp_ctrl)) &
		PORT_HW_CFG_FAULT_MODULE_LED_MASK;
	switch (fault_led_gpio) {
	case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
		return;
	case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
	case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
	case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
	case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
	{
		u8 gpio_port = bnx2x_get_gpio_port(params);
		u16 gpio_pin = fault_led_gpio -
			PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
		DP(NETIF_MSG_LINK, "Set fault module-detected led "
				   "pin %x port %x mode %x\n",
			       gpio_pin, gpio_port, gpio_mode);
		bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
	}
	break;
	default:
		DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
			       fault_led_gpio);
	}
}

Y
Yaniv Rosner 已提交
5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145
static void bnx2x_power_sfp_module(struct link_params *params,
				   struct bnx2x_phy *phy,
				   u8 power)
{
	struct bnx2x *bp = params->bp;
	DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);

	switch (phy->type) {
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
		bnx2x_8727_power_module(params->bp, phy, power);
		break;
	default:
		break;
	}
}

static void bnx2x_set_limiting_mode(struct link_params *params,
				    struct bnx2x_phy *phy,
				    u16 edc_mode)
{
	switch (phy->type) {
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
		bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
		bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
		break;
	}
}

Y
Yaniv Rosner 已提交
5146 5147
int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
			       struct link_params *params)
Y
Yaniv Rosner 已提交
5148 5149
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
5150
	u16 edc_mode;
Y
Yaniv Rosner 已提交
5151
	int rc = 0;
Y
Yaniv Rosner 已提交
5152

Y
Yaniv Rosner 已提交
5153 5154 5155
	u32 val = REG_RD(bp, params->shmem_base +
			     offsetof(struct shmem_region, dev_info.
				     port_feature_config[params->port].config));
5156

Y
Yaniv Rosner 已提交
5157 5158
	DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
		 params->port);
Y
Yaniv Rosner 已提交
5159 5160
	/* Power up module */
	bnx2x_power_sfp_module(params, phy, 1);
Y
Yaniv Rosner 已提交
5161 5162 5163
	if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
		DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
		return -EINVAL;
Y
Yaniv Rosner 已提交
5164
	} else if (bnx2x_verify_sfp_module(phy, params) != 0) {
Y
Yaniv Rosner 已提交
5165 5166 5167 5168
		/* check SFP+ module compatibility */
		DP(NETIF_MSG_LINK, "Module verification failed!!\n");
		rc = -EINVAL;
		/* Turn on fault module-detected led */
5169 5170 5171
		bnx2x_set_sfp_module_fault_led(params,
					       MISC_REGISTERS_GPIO_HIGH);

Y
Yaniv Rosner 已提交
5172 5173 5174
		/* Check if need to power down the SFP+ module */
		if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
		     PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
Y
Yaniv Rosner 已提交
5175
			DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
Y
Yaniv Rosner 已提交
5176
			bnx2x_power_sfp_module(params, phy, 0);
Y
Yaniv Rosner 已提交
5177 5178 5179 5180
			return rc;
		}
	} else {
		/* Turn off fault module-detected led */
5181
		bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
5182
	}
Y
Yaniv Rosner 已提交
5183

5184 5185 5186 5187
	/*
	 * Check and set limiting mode / LRM mode on 8726. On 8727 it
	 * is done automatically
	 */
Y
Yaniv Rosner 已提交
5188 5189
	bnx2x_set_limiting_mode(params, phy, edc_mode);

Y
Yaniv Rosner 已提交
5190 5191 5192 5193 5194 5195 5196
	/*
	 * Enable transmit for this module if the module is approved, or
	 * if unapproved modules should also enable the Tx laser
	 */
	if (rc == 0 ||
	    (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
	    PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
5197
		bnx2x_sfp_set_transmitter(params, phy, 1);
Y
Yaniv Rosner 已提交
5198
	else
5199
		bnx2x_sfp_set_transmitter(params, phy, 0);
Y
Yaniv Rosner 已提交
5200

Y
Yaniv Rosner 已提交
5201 5202 5203 5204
	return rc;
}

void bnx2x_handle_module_detect_int(struct link_params *params)
Y
Yaniv Rosner 已提交
5205 5206
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
5207 5208 5209
	struct bnx2x_phy *phy = &params->phy[EXT_PHY1];
	u32 gpio_val;
	u8 port = params->port;
E
Eilon Greenstein 已提交
5210

Y
Yaniv Rosner 已提交
5211
	/* Set valid module led off */
5212
	bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
E
Eilon Greenstein 已提交
5213

5214
	/* Get current gpio val reflecting module plugged in / out*/
Y
Yaniv Rosner 已提交
5215
	gpio_val = bnx2x_get_gpio(bp, MISC_REGISTERS_GPIO_3, port);
5216

Y
Yaniv Rosner 已提交
5217 5218
	/* Call the handling function in case module is detected */
	if (gpio_val == 0) {
Y
Yaniv Rosner 已提交
5219
		bnx2x_power_sfp_module(params, phy, 1);
Y
Yaniv Rosner 已提交
5220 5221 5222
		bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
				   MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
				   port);
E
Eilon Greenstein 已提交
5223

Y
Yaniv Rosner 已提交
5224 5225 5226 5227 5228 5229
		if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
			bnx2x_sfp_module_detection(phy, params);
		else
			DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
	} else {
		u32 val = REG_RD(bp, params->shmem_base +
Y
Yaniv Rosner 已提交
5230 5231 5232
				 offsetof(struct shmem_region, dev_info.
					  port_feature_config[params->port].
					  config));
E
Eilon Greenstein 已提交
5233

Y
Yaniv Rosner 已提交
5234 5235 5236
		bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
				   MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
				   port);
5237 5238 5239 5240
		/*
		 * Module was plugged out.
		 * Disable transmit for this module
		 */
Y
Yaniv Rosner 已提交
5241
		phy->media_type = ETH_PHY_NOT_PRESENT;
Y
Yaniv Rosner 已提交
5242 5243
		if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
		    PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
5244
			bnx2x_sfp_set_transmitter(params, phy, 0);
5245
	}
Y
Yaniv Rosner 已提交
5246
}
5247

5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270
/******************************************************************/
/*		Used by 8706 and 8727                             */
/******************************************************************/
static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
				 struct bnx2x_phy *phy,
				 u16 alarm_status_offset,
				 u16 alarm_ctrl_offset)
{
	u16 alarm_status, val;
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, alarm_status_offset,
			&alarm_status);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, alarm_status_offset,
			&alarm_status);
	/* Mask or enable the fault event. */
	bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
	if (alarm_status & (1<<0))
		val &= ~(1<<0);
	else
		val |= (1<<0);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
}
Y
Yaniv Rosner 已提交
5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282
/******************************************************************/
/*		common BCM8706/BCM8726 PHY SECTION		  */
/******************************************************************/
static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
				      struct link_params *params,
				      struct link_vars *vars)
{
	u8 link_up = 0;
	u16 val1, val2, rx_sd, pcs_status;
	struct bnx2x *bp = params->bp;
	DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
	/* Clear RX Alarm*/
5283
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
5284
			MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &val2);
5285 5286 5287 5288

	bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_REG_TX_ALARM,
			     MDIO_PMA_REG_TX_ALARM_CTRL);

Y
Yaniv Rosner 已提交
5289 5290 5291 5292 5293 5294
	/* clear LASI indication*/
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val2);
	DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
5295 5296

	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
5297 5298 5299 5300 5301 5302 5303
			MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
	bnx2x_cl45_read(bp, phy,
			MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
5304

Y
Yaniv Rosner 已提交
5305 5306
	DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
			" link_status 0x%x\n", rx_sd, pcs_status, val2);
5307 5308 5309
	/*
	 * link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
	 * are set, or if the autoneg bit 1 is set
Y
Yaniv Rosner 已提交
5310 5311 5312 5313 5314 5315 5316
	 */
	link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
	if (link_up) {
		if (val2 & (1<<1))
			vars->line_speed = SPEED_1000;
		else
			vars->line_speed = SPEED_10000;
5317
		bnx2x_ext_phy_resolve_fc(phy, params, vars);
5318
		vars->duplex = DUPLEX_FULL;
Y
Yaniv Rosner 已提交
5319
	}
5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330

	/* Capture 10G link fault. Read twice to clear stale value. */
	if (vars->line_speed == SPEED_10000) {
		bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
			    MDIO_PMA_REG_TX_ALARM, &val1);
		bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
			    MDIO_PMA_REG_TX_ALARM, &val1);
		if (val1 & (1<<0))
			vars->fault_detected = 1;
	}

5331
	return link_up;
Y
Yaniv Rosner 已提交
5332
}
5333

Y
Yaniv Rosner 已提交
5334 5335 5336 5337
/******************************************************************/
/*			BCM8706 PHY SECTION			  */
/******************************************************************/
static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
Y
Yaniv Rosner 已提交
5338 5339 5340
				 struct link_params *params,
				 struct link_vars *vars)
{
5341 5342
	u32 tx_en_mode;
	u16 cnt, val, tmp1;
Y
Yaniv Rosner 已提交
5343
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
5344
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
5345
		       MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Y
Yaniv Rosner 已提交
5346 5347 5348
	/* HW reset */
	bnx2x_ext_phy_hw_reset(bp, params->port);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
5349
	bnx2x_wait_reset_complete(bp, phy, params);
Y
Yaniv Rosner 已提交
5350

Y
Yaniv Rosner 已提交
5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380
	/* Wait until fw is loaded */
	for (cnt = 0; cnt < 100; cnt++) {
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
		if (val)
			break;
		msleep(10);
	}
	DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
	if ((params->feature_config_flags &
	     FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
		u8 i;
		u16 reg;
		for (i = 0; i < 4; i++) {
			reg = MDIO_XS_8706_REG_BANK_RX0 +
				i*(MDIO_XS_8706_REG_BANK_RX1 -
				   MDIO_XS_8706_REG_BANK_RX0);
			bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
			/* Clear first 3 bits of the control */
			val &= ~0x7;
			/* Set control bits according to configuration */
			val |= (phy->rx_preemphasis[i] & 0x7);
			DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
				   " reg 0x%x <-- val 0x%x\n", reg, val);
			bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
		}
	}
	/* Force speed */
	if (phy->req_line_speed == SPEED_10000) {
		DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
Y
Yaniv Rosner 已提交
5381

Y
Yaniv Rosner 已提交
5382 5383 5384 5385
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
		bnx2x_cl45_write(bp, phy,
5386 5387 5388 5389 5390
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_TX_ALARM_CTRL,
				 0);
		/* Arm LASI for link and Tx fault. */
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 3);
Y
Yaniv Rosner 已提交
5391
	} else {
L
Lucas De Marchi 已提交
5392
		/* Force 1Gbps using autoneg with 1G advertisement */
Y
Yaniv Rosner 已提交
5393

Y
Yaniv Rosner 已提交
5394 5395 5396 5397
		/* Allow CL37 through CL73 */
		DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
Y
Yaniv Rosner 已提交
5398

L
Lucas De Marchi 已提交
5399
		/* Enable Full-Duplex advertisement on CL37 */
Y
Yaniv Rosner 已提交
5400 5401 5402 5403 5404 5405 5406 5407
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
		/* Enable CL37 AN */
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
		/* 1G support */
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
Y
Yaniv Rosner 已提交
5408

Y
Yaniv Rosner 已提交
5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419
		/* Enable clause 73 AN */
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
				 0x0400);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL,
				 0x0004);
	}
	bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439

	/*
	 * If TX Laser is controlled by GPIO_0, do not let PHY go into low
	 * power mode, if TX Laser is disabled
	 */

	tx_en_mode = REG_RD(bp, params->shmem_base +
			    offsetof(struct shmem_region,
				dev_info.port_hw_config[params->port].sfp_ctrl))
			& PORT_HW_CFG_TX_LASER_MASK;

	if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
		DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
		bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
		tmp1 |= 0x1;
		bnx2x_cl45_write(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
	}

Y
Yaniv Rosner 已提交
5440 5441
	return 0;
}
Y
Yaniv Rosner 已提交
5442

Y
Yaniv Rosner 已提交
5443 5444 5445
static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
5446 5447 5448
{
	return bnx2x_8706_8726_read_status(phy, params, vars);
}
Y
Yaniv Rosner 已提交
5449

Y
Yaniv Rosner 已提交
5450 5451 5452 5453 5454 5455 5456 5457 5458 5459
/******************************************************************/
/*			BCM8726 PHY SECTION			  */
/******************************************************************/
static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
				       struct link_params *params)
{
	struct bnx2x *bp = params->bp;
	DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
}
5460

Y
Yaniv Rosner 已提交
5461 5462 5463 5464 5465 5466
static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
					 struct link_params *params)
{
	struct bnx2x *bp = params->bp;
	/* Need to wait 100ms after reset */
	msleep(100);
5467

Y
Yaniv Rosner 已提交
5468 5469 5470
	/* Micro controller re-boot */
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
5471

Y
Yaniv Rosner 已提交
5472 5473
	/* Set soft reset */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5474 5475 5476
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_GEN_CTRL,
			 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
5477

Y
Yaniv Rosner 已提交
5478
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5479 5480
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Y
Yaniv Rosner 已提交
5481

Y
Yaniv Rosner 已提交
5482
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5483 5484 5485
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_GEN_CTRL,
			 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
Y
Yaniv Rosner 已提交
5486 5487 5488 5489 5490 5491

	/* wait for 150ms for microcode load */
	msleep(150);

	/* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
	bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5492 5493
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Y
Yaniv Rosner 已提交
5494 5495 5496

	msleep(200);
	bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
Y
Yaniv Rosner 已提交
5497 5498
}

Y
Yaniv Rosner 已提交
5499
static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
Y
Yaniv Rosner 已提交
5500 5501 5502 5503
				 struct link_params *params,
				 struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
5504 5505
	u16 val1;
	u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
5506 5507
	if (link_up) {
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
5508 5509 5510 5511 5512 5513 5514
				MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
				&val1);
		if (val1 & (1<<15)) {
			DP(NETIF_MSG_LINK, "Tx is disabled\n");
			link_up = 0;
			vars->line_speed = 0;
		}
5515 5516
	}
	return link_up;
Y
Yaniv Rosner 已提交
5517 5518
}

Y
Yaniv Rosner 已提交
5519

Y
Yaniv Rosner 已提交
5520 5521 5522
static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
5523 5524
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
5525 5526 5527
	u32 val;
	u32 swap_val, swap_override, aeu_gpio_mask, offset;
	DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
5528

Y
Yaniv Rosner 已提交
5529
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
5530
	bnx2x_wait_reset_complete(bp, phy, params);
5531

Y
Yaniv Rosner 已提交
5532
	bnx2x_8726_external_rom_boot(phy, params);
5533

5534 5535 5536 5537 5538 5539
	/*
	 * Need to call module detected on initialization since the module
	 * detection triggered by actual module insertion might occur before
	 * driver is loaded, and when driver is loaded, it reset all
	 * registers, including the transmitter
	 */
Y
Yaniv Rosner 已提交
5540
	bnx2x_sfp_module_detection(phy, params);
5541

Y
Yaniv Rosner 已提交
5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571
	if (phy->req_line_speed == SPEED_1000) {
		DP(NETIF_MSG_LINK, "Setting 1G force\n");
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x5);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
				 0x400);
	} else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
		   (phy->speed_cap_mask &
		      PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
		   ((phy->speed_cap_mask &
		      PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
		    PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
		DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
		/* Set Flow control */
		bnx2x_ext_phy_set_pause(params, phy, vars);
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
		bnx2x_cl45_write(bp, phy,
				MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
5572 5573 5574 5575
		/*
		 * Enable RX-ALARM control to receive interrupt for 1G speed
		 * change
		 */
Y
Yaniv Rosner 已提交
5576 5577 5578 5579 5580
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x4);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
				 0x400);
5581

Y
Yaniv Rosner 已提交
5582 5583 5584
	} else { /* Default 10G. Set only LASI control */
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 1);
5585 5586
	}

Y
Yaniv Rosner 已提交
5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597
	/* Set TX PreEmphasis if needed */
	if ((params->feature_config_flags &
	     FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
		DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
			 "TX_CTRL2 0x%x\n",
			 phy->tx_preemphasis[0],
			 phy->tx_preemphasis[1]);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_8726_TX_CTRL1,
				 phy->tx_preemphasis[0]);
5598

Y
Yaniv Rosner 已提交
5599 5600 5601 5602 5603
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_8726_TX_CTRL2,
				 phy->tx_preemphasis[1]);
	}
5604

Y
Yaniv Rosner 已提交
5605 5606
	/* Set GPIO3 to trigger SFP+ module insertion/removal */
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
Y
Yaniv Rosner 已提交
5607
		       MISC_REGISTERS_GPIO_INPUT_HI_Z, params->port);
Y
Yaniv Rosner 已提交
5608

Y
Yaniv Rosner 已提交
5609 5610 5611
	/* The GPIO should be swapped if the swap register is set and active */
	swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
	swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Y
Yaniv Rosner 已提交
5612

Y
Yaniv Rosner 已提交
5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623
	/* Select function upon port-swap configuration */
	if (params->port == 0) {
		offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
		aeu_gpio_mask = (swap_val && swap_override) ?
			AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
			AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
	} else {
		offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
		aeu_gpio_mask = (swap_val && swap_override) ?
			AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
			AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
Y
Yaniv Rosner 已提交
5624
	}
Y
Yaniv Rosner 已提交
5625 5626 5627 5628 5629
	val = REG_RD(bp, offset);
	/* add GPIO3 to group */
	val |= aeu_gpio_mask;
	REG_WR(bp, offset, val);
	return 0;
5630

Y
Yaniv Rosner 已提交
5631 5632
}

Y
Yaniv Rosner 已提交
5633 5634
static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
				  struct link_params *params)
5635
{
Y
Yaniv Rosner 已提交
5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646
	struct bnx2x *bp = params->bp;
	DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
	/* Set serial boot control for external load */
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_GEN_CTRL, 0x0001);
}

/******************************************************************/
/*			BCM8727 PHY SECTION			  */
/******************************************************************/
5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693

static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
				    struct link_params *params, u8 mode)
{
	struct bnx2x *bp = params->bp;
	u16 led_mode_bitmask = 0;
	u16 gpio_pins_bitmask = 0;
	u16 val;
	/* Only NOC flavor requires to set the LED specifically */
	if (!(phy->flags & FLAGS_NOC))
		return;
	switch (mode) {
	case LED_MODE_FRONT_PANEL_OFF:
	case LED_MODE_OFF:
		led_mode_bitmask = 0;
		gpio_pins_bitmask = 0x03;
		break;
	case LED_MODE_ON:
		led_mode_bitmask = 0;
		gpio_pins_bitmask = 0x02;
		break;
	case LED_MODE_OPER:
		led_mode_bitmask = 0x60;
		gpio_pins_bitmask = 0x11;
		break;
	}
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_8727_PCS_OPT_CTRL,
			&val);
	val &= 0xff8f;
	val |= led_mode_bitmask;
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
			 val);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_8727_GPIO_CTRL,
			&val);
	val &= 0xffe0;
	val |= gpio_pins_bitmask;
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_8727_GPIO_CTRL,
			 val);
}
Y
Yaniv Rosner 已提交
5694 5695 5696 5697
static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
				struct link_params *params) {
	u32 swap_val, swap_override;
	u8 port;
5698
	/*
Y
Yaniv Rosner 已提交
5699 5700
	 * The PHY reset is controlled by GPIO 1. Fake the port number
	 * to cancel the swap done in set_gpio()
5701
	 */
Y
Yaniv Rosner 已提交
5702 5703 5704 5705 5706
	struct bnx2x *bp = params->bp;
	swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
	swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
	port = (swap_val && swap_override) ^ 1;
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
5707
		       MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
5708
}
Y
Yaniv Rosner 已提交
5709

Y
Yaniv Rosner 已提交
5710 5711 5712
static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
5713
{
5714 5715
	u32 tx_en_mode;
	u16 tmp1, val, mod_abs, tmp2;
Y
Yaniv Rosner 已提交
5716 5717
	u16 rx_alarm_ctrl_val;
	u16 lasi_ctrl_val;
Y
Yaniv Rosner 已提交
5718
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
5719
	/* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
Y
Yaniv Rosner 已提交
5720

5721
	bnx2x_wait_reset_complete(bp, phy, params);
Y
Yaniv Rosner 已提交
5722
	rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
5723 5724
	/* Should be 0x6 to enable XS on Tx side. */
	lasi_ctrl_val = 0x0006;
Y
Yaniv Rosner 已提交
5725

Y
Yaniv Rosner 已提交
5726 5727 5728 5729 5730
	DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
	/* enable LASI */
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
			 rx_alarm_ctrl_val);
5731 5732 5733
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_TX_ALARM_CTRL,
			 0);
Y
Yaniv Rosner 已提交
5734 5735
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, lasi_ctrl_val);
Y
Yaniv Rosner 已提交
5736

5737 5738 5739 5740
	/*
	 * Initially configure MOD_ABS to interrupt when module is
	 * presence( bit 8)
	 */
Y
Yaniv Rosner 已提交
5741 5742
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
5743 5744 5745 5746 5747
	/*
	 * Set EDC off by setting OPTXLOS signal input to low (bit 9).
	 * When the EDC is off it locks onto a reference clock and avoids
	 * becoming 'lost'
	 */
5748 5749 5750
	mod_abs &= ~(1<<8);
	if (!(phy->flags & FLAGS_NOC))
		mod_abs &= ~(1<<9);
Y
Yaniv Rosner 已提交
5751 5752
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
Y
Yaniv Rosner 已提交
5753 5754


Y
Yaniv Rosner 已提交
5755 5756 5757 5758
	/* Make MOD_ABS give interrupt on change */
	bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
			&val);
	val |= (1<<12);
5759 5760
	if (phy->flags & FLAGS_NOC)
		val |= (3<<5);
Y
Yaniv Rosner 已提交
5761

5762
	/*
5763 5764 5765 5766 5767
	 * Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
	 * status which reflect SFP+ module over-current
	 */
	if (!(phy->flags & FLAGS_NOC))
		val &= 0xff8f; /* Reset bits 4-6 */
Y
Yaniv Rosner 已提交
5768 5769
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
Y
Yaniv Rosner 已提交
5770

Y
Yaniv Rosner 已提交
5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788
	bnx2x_8727_power_module(bp, phy, 1);

	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);

	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &tmp1);

	/* Set option 1G speed */
	if (phy->req_line_speed == SPEED_1000) {
		DP(NETIF_MSG_LINK, "Setting 1G force\n");
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
		DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
5789
		/*
Y
Yaniv Rosner 已提交
5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801
		 * Power down the XAUI until link is up in case of dual-media
		 * and 1G
		 */
		if (DUAL_MEDIA(params)) {
			bnx2x_cl45_read(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8727_PCS_GP, &val);
			val |= (3<<10);
			bnx2x_cl45_write(bp, phy,
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8727_PCS_GP, val);
		}
Y
Yaniv Rosner 已提交
5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814
	} else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
		   ((phy->speed_cap_mask &
		     PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
		   ((phy->speed_cap_mask &
		      PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
		   PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {

		DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
	} else {
5815
		/*
Y
Yaniv Rosner 已提交
5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828
		 * Since the 8727 has only single reset pin, need to set the 10G
		 * registers although it is default
		 */
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
				 0x0020);
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
				 0x0008);
Y
Yaniv Rosner 已提交
5829 5830
	}

5831 5832
	/*
	 * Set 2-wire transfer rate of SFP+ module EEPROM
Y
Yaniv Rosner 已提交
5833 5834 5835 5836 5837 5838
	 * to 100Khz since some DACs(direct attached cables) do
	 * not work at 400Khz.
	 */
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
			 0xa001);
Y
Yaniv Rosner 已提交
5839

Y
Yaniv Rosner 已提交
5840 5841 5842 5843 5844 5845 5846 5847 5848
	/* Set TX PreEmphasis if needed */
	if ((params->feature_config_flags &
	     FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
		DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
			   phy->tx_preemphasis[0],
			   phy->tx_preemphasis[1]);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
				 phy->tx_preemphasis[0]);
Y
Yaniv Rosner 已提交
5849

Y
Yaniv Rosner 已提交
5850 5851 5852 5853
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
				 phy->tx_preemphasis[1]);
	}
Y
Yaniv Rosner 已提交
5854

5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874
	/*
	 * If TX Laser is controlled by GPIO_0, do not let PHY go into low
	 * power mode, if TX Laser is disabled
	 */
	tx_en_mode = REG_RD(bp, params->shmem_base +
			    offsetof(struct shmem_region,
				dev_info.port_hw_config[params->port].sfp_ctrl))
			& PORT_HW_CFG_TX_LASER_MASK;

	if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {

		DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
		bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
		tmp2 |= 0x1000;
		tmp2 &= 0xFFEF;
		bnx2x_cl45_write(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
	}

Y
Yaniv Rosner 已提交
5875
	return 0;
Y
Yaniv Rosner 已提交
5876 5877
}

Y
Yaniv Rosner 已提交
5878 5879
static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
				      struct link_params *params)
Y
Yaniv Rosner 已提交
5880 5881
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
5882 5883 5884 5885 5886 5887
	u16 mod_abs, rx_alarm_status;
	u32 val = REG_RD(bp, params->shmem_base +
			     offsetof(struct shmem_region, dev_info.
				      port_feature_config[params->port].
				      config));
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
5888 5889
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
Y
Yaniv Rosner 已提交
5890
	if (mod_abs & (1<<8)) {
Y
Yaniv Rosner 已提交
5891

Y
Yaniv Rosner 已提交
5892 5893 5894
		/* Module is absent */
		DP(NETIF_MSG_LINK, "MOD_ABS indication "
			    "show module is absent\n");
Y
Yaniv Rosner 已提交
5895
		phy->media_type = ETH_PHY_NOT_PRESENT;
5896 5897 5898 5899 5900 5901 5902 5903
		/*
		 * 1. Set mod_abs to detect next module
		 *    presence event
		 * 2. Set EDC off by setting OPTXLOS signal input to low
		 *    (bit 9).
		 *    When the EDC is off it locks onto a reference clock and
		 *    avoids becoming 'lost'.
		 */
5904 5905 5906
		mod_abs &= ~(1<<8);
		if (!(phy->flags & FLAGS_NOC))
			mod_abs &= ~(1<<9);
Y
Yaniv Rosner 已提交
5907
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5908 5909
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
Y
Yaniv Rosner 已提交
5910

5911 5912 5913 5914
		/*
		 * Clear RX alarm since it stays up as long as
		 * the mod_abs wasn't changed
		 */
Y
Yaniv Rosner 已提交
5915
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
5916 5917
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
Y
Yaniv Rosner 已提交
5918

Y
Yaniv Rosner 已提交
5919 5920 5921 5922
	} else {
		/* Module is present */
		DP(NETIF_MSG_LINK, "MOD_ABS indication "
			    "show module is present\n");
5923 5924 5925 5926 5927 5928 5929 5930
		/*
		 * First disable transmitter, and if the module is ok, the
		 * module_detection will enable it
		 * 1. Set mod_abs to detect next module absent event ( bit 8)
		 * 2. Restore the default polarity of the OPRXLOS signal and
		 * this signal will then correctly indicate the presence or
		 * absence of the Rx signal. (bit 9)
		 */
5931 5932 5933
		mod_abs |= (1<<8);
		if (!(phy->flags & FLAGS_NOC))
			mod_abs |= (1<<9);
Y
Yaniv Rosner 已提交
5934
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
5935 5936
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
Y
Yaniv Rosner 已提交
5937

5938 5939 5940 5941 5942 5943
		/*
		 * Clear RX alarm since it stays up as long as the mod_abs
		 * wasn't changed. This is need to be done before calling the
		 * module detection, otherwise it will clear* the link update
		 * alarm
		 */
Y
Yaniv Rosner 已提交
5944 5945 5946
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
Y
Yaniv Rosner 已提交
5947 5948


Y
Yaniv Rosner 已提交
5949 5950
		if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
		    PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
5951
			bnx2x_sfp_set_transmitter(params, phy, 0);
Y
Yaniv Rosner 已提交
5952 5953 5954 5955 5956

		if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
			bnx2x_sfp_module_detection(phy, params);
		else
			DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
Y
Yaniv Rosner 已提交
5957
	}
Y
Yaniv Rosner 已提交
5958 5959

	DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
5960 5961
		   rx_alarm_status);
	/* No need to check link status in case of module plugged in/out */
Y
Yaniv Rosner 已提交
5962 5963
}

Y
Yaniv Rosner 已提交
5964 5965 5966 5967
static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
				 struct link_params *params,
				 struct link_vars *vars)

Y
Yaniv Rosner 已提交
5968 5969
{
	struct bnx2x *bp = params->bp;
5970
	u8 link_up = 0, oc_port = params->port;
Y
Yaniv Rosner 已提交
5971
	u16 link_status = 0;
Y
Yaniv Rosner 已提交
5972 5973 5974 5975 5976 5977 5978 5979 5980
	u16 rx_alarm_status, lasi_ctrl, val1;

	/* If PHY is not initialized, do not check link status */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL,
			&lasi_ctrl);
	if (!lasi_ctrl)
		return 0;

5981
	/* Check the LASI on Rx */
Y
Yaniv Rosner 已提交
5982 5983 5984 5985 5986 5987
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM,
			&rx_alarm_status);
	vars->line_speed = 0;
	DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS  0x%x\n", rx_alarm_status);

5988 5989 5990
	bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_REG_TX_ALARM,
			     MDIO_PMA_REG_TX_ALARM_CTRL);

Y
Yaniv Rosner 已提交
5991 5992 5993 5994 5995 5996 5997 5998 5999
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);

	DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);

	/* Clear MSG-OUT */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);

6000
	/*
Y
Yaniv Rosner 已提交
6001 6002 6003 6004 6005 6006 6007 6008 6009 6010
	 * If a module is present and there is need to check
	 * for over current
	 */
	if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
		/* Check over-current using 8727 GPIO0 input*/
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
				&val1);

		if ((val1 & (1<<8)) == 0) {
6011 6012
			if (!CHIP_IS_E1x(bp))
				oc_port = BP_PATH(bp) + (params->port << 1);
Y
Yaniv Rosner 已提交
6013
			DP(NETIF_MSG_LINK, "8727 Power fault has been detected"
6014
				       " on port %d\n", oc_port);
Y
Yaniv Rosner 已提交
6015 6016 6017 6018 6019 6020 6021
			netdev_err(bp->dev, "Error:  Power fault on Port %d has"
					    " been detected and the power to "
					    "that SFP+ module has been removed"
					    " to prevent failure of the card."
					    " Please remove the SFP+ module and"
					    " restart the system to clear this"
					    " error.\n",
6022
			 oc_port);
6023
			/* Disable all RX_ALARMs except for mod_abs */
Y
Yaniv Rosner 已提交
6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051
			bnx2x_cl45_write(bp, phy,
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_RX_ALARM_CTRL, (1<<5));

			bnx2x_cl45_read(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
			/* Wait for module_absent_event */
			val1 |= (1<<8);
			bnx2x_cl45_write(bp, phy,
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_PHY_IDENTIFIER, val1);
			/* Clear RX alarm */
			bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
			return 0;
		}
	} /* Over current check */

	/* When module absent bit is set, check module */
	if (rx_alarm_status & (1<<5)) {
		bnx2x_8727_handle_mod_abs(phy, params);
		/* Enable all mod_abs and link detection bits */
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
				 ((1<<5) | (1<<2)));
	}
Y
Yaniv Rosner 已提交
6052 6053
	DP(NETIF_MSG_LINK, "Enabling 8727 TX laser if SFP is approved\n");
	bnx2x_8727_specific_func(phy, params, ENABLE_TX);
Y
Yaniv Rosner 已提交
6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065
	/* If transmitter is disabled, ignore false link up indication */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
	if (val1 & (1<<15)) {
		DP(NETIF_MSG_LINK, "Tx is disabled\n");
		return 0;
	}

	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);

6066 6067 6068 6069
	/*
	 * Bits 0..2 --> speed detected,
	 * Bits 13..15--> link is down
	 */
Y
Yaniv Rosner 已提交
6070 6071 6072
	if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
		link_up = 1;
		vars->line_speed = SPEED_10000;
6073 6074
		DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
			   params->port);
Y
Yaniv Rosner 已提交
6075 6076 6077 6078 6079 6080 6081 6082 6083 6084
	} else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
		link_up = 1;
		vars->line_speed = SPEED_1000;
		DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
			   params->port);
	} else {
		link_up = 0;
		DP(NETIF_MSG_LINK, "port %x: External link is down\n",
			   params->port);
	}
6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098

	/* Capture 10G link fault. */
	if (vars->line_speed == SPEED_10000) {
		bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
			    MDIO_PMA_REG_TX_ALARM, &val1);

		bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
			    MDIO_PMA_REG_TX_ALARM, &val1);

		if (val1 & (1<<0)) {
			vars->fault_detected = 1;
		}
	}

6099
	if (link_up) {
Y
Yaniv Rosner 已提交
6100
		bnx2x_ext_phy_resolve_fc(phy, params, vars);
6101 6102 6103
		vars->duplex = DUPLEX_FULL;
		DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
	}
Y
Yaniv Rosner 已提交
6104 6105 6106 6107 6108 6109

	if ((DUAL_MEDIA(params)) &&
	    (phy->req_line_speed == SPEED_1000)) {
		bnx2x_cl45_read(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_8727_PCS_GP, &val1);
6110
		/*
Y
Yaniv Rosner 已提交
6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121
		 * In case of dual-media board and 1G, power up the XAUI side,
		 * otherwise power it down. For 10G it is done automatically
		 */
		if (link_up)
			val1 &= ~(3<<10);
		else
			val1 |= (3<<10);
		bnx2x_cl45_write(bp, phy,
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_8727_PCS_GP, val1);
	}
Y
Yaniv Rosner 已提交
6122
	return link_up;
Y
Yaniv Rosner 已提交
6123
}
Y
Yaniv Rosner 已提交
6124

Y
Yaniv Rosner 已提交
6125 6126
static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
				  struct link_params *params)
Y
Yaniv Rosner 已提交
6127 6128
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6129
	/* Disable Transmitter */
6130
	bnx2x_sfp_set_transmitter(params, phy, 0);
Y
Yaniv Rosner 已提交
6131 6132 6133
	/* Clear LASI */
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0);

Y
Yaniv Rosner 已提交
6134
}
6135

Y
Yaniv Rosner 已提交
6136 6137 6138 6139 6140
/******************************************************************/
/*		BCM8481/BCM84823/BCM84833 PHY SECTION	          */
/******************************************************************/
static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
					   struct link_params *params)
Y
Yaniv Rosner 已提交
6141
{
Y
Yaniv Rosner 已提交
6142 6143
	u16 val, fw_ver1, fw_ver2, cnt;
	u8 port;
Y
Yaniv Rosner 已提交
6144
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6145

Y
Yaniv Rosner 已提交
6146
	port = params->port;
6147

Y
Yaniv Rosner 已提交
6148 6149
	/* For the 32 bits registers in 848xx, access via MDIO2ARM interface.*/
	/* (1) set register 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
Y
Yaniv Rosner 已提交
6150 6151 6152 6153 6154
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0014);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B, 0x0000);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C, 0x0300);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x0009);
Y
Yaniv Rosner 已提交
6155

Y
Yaniv Rosner 已提交
6156
	for (cnt = 0; cnt < 100; cnt++) {
Y
Yaniv Rosner 已提交
6157
		bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
Y
Yaniv Rosner 已提交
6158 6159 6160 6161 6162 6163
		if (val & 1)
			break;
		udelay(5);
	}
	if (cnt == 100) {
		DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(1)\n");
Y
Yaniv Rosner 已提交
6164
		bnx2x_save_spirom_version(bp, port, 0,
Y
Yaniv Rosner 已提交
6165 6166 6167
					  phy->ver_addr);
		return;
	}
Y
Yaniv Rosner 已提交
6168 6169


Y
Yaniv Rosner 已提交
6170
	/* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
Y
Yaniv Rosner 已提交
6171 6172 6173
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
Y
Yaniv Rosner 已提交
6174
	for (cnt = 0; cnt < 100; cnt++) {
Y
Yaniv Rosner 已提交
6175
		bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
Y
Yaniv Rosner 已提交
6176 6177 6178 6179 6180 6181
		if (val & 1)
			break;
		udelay(5);
	}
	if (cnt == 100) {
		DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(2)\n");
Y
Yaniv Rosner 已提交
6182
		bnx2x_save_spirom_version(bp, port, 0,
Y
Yaniv Rosner 已提交
6183 6184
					  phy->ver_addr);
		return;
Y
Yaniv Rosner 已提交
6185 6186
	}

Y
Yaniv Rosner 已提交
6187
	/* lower 16 bits of the register SPI_FW_STATUS */
Y
Yaniv Rosner 已提交
6188
	bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
Y
Yaniv Rosner 已提交
6189
	/* upper 16 bits of register SPI_FW_STATUS */
Y
Yaniv Rosner 已提交
6190
	bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
Y
Yaniv Rosner 已提交
6191

Y
Yaniv Rosner 已提交
6192
	bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
Y
Yaniv Rosner 已提交
6193 6194
				  phy->ver_addr);
}
Y
Yaniv Rosner 已提交
6195

Y
Yaniv Rosner 已提交
6196 6197
static void bnx2x_848xx_set_led(struct bnx2x *bp,
				struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
6198
{
Y
Yaniv Rosner 已提交
6199
	u16 val;
Y
Yaniv Rosner 已提交
6200

Y
Yaniv Rosner 已提交
6201 6202 6203
	/* PHYC_CTL_LED_CTL */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6204
			MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
Y
Yaniv Rosner 已提交
6205 6206
	val &= 0xFE00;
	val |= 0x0092;
6207

Y
Yaniv Rosner 已提交
6208 6209
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6210
			 MDIO_PMA_REG_8481_LINK_SIGNAL, val);
Y
Yaniv Rosner 已提交
6211

Y
Yaniv Rosner 已提交
6212 6213
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6214
			 MDIO_PMA_REG_8481_LED1_MASK,
Y
Yaniv Rosner 已提交
6215
			 0x80);
Y
Yaniv Rosner 已提交
6216

Y
Yaniv Rosner 已提交
6217 6218
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6219
			 MDIO_PMA_REG_8481_LED2_MASK,
Y
Yaniv Rosner 已提交
6220
			 0x18);
Y
Yaniv Rosner 已提交
6221

Y
Yaniv Rosner 已提交
6222
	/* Select activity source by Tx and Rx, as suggested by PHY AE */
Y
Yaniv Rosner 已提交
6223 6224
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6225
			 MDIO_PMA_REG_8481_LED3_MASK,
Y
Yaniv Rosner 已提交
6226 6227 6228 6229 6230
			 0x0006);

	/* Select the closest activity blink rate to that in 10/100/1000 */
	bnx2x_cl45_write(bp, phy,
			MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6231
			MDIO_PMA_REG_8481_LED3_BLINK,
Y
Yaniv Rosner 已提交
6232 6233 6234 6235
			0);

	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6236
			MDIO_PMA_REG_84823_CTL_LED_CTL_1, &val);
Y
Yaniv Rosner 已提交
6237 6238 6239 6240
	val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/

	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
Y
Yaniv Rosner 已提交
6241
			 MDIO_PMA_REG_84823_CTL_LED_CTL_1, val);
Y
Yaniv Rosner 已提交
6242

Y
Yaniv Rosner 已提交
6243 6244 6245 6246
	/* 'Interrupt Mask' */
	bnx2x_cl45_write(bp, phy,
			 MDIO_AN_DEVAD,
			 0xFFFB, 0xFFFD);
Y
Yaniv Rosner 已提交
6247 6248
}

Y
Yaniv Rosner 已提交
6249 6250 6251
static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
				       struct link_params *params,
				       struct link_vars *vars)
Y
Yaniv Rosner 已提交
6252
{
6253
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6254
	u16 autoneg_val, an_1000_val, an_10_100_val;
Y
Yaniv Rosner 已提交
6255 6256 6257 6258 6259 6260 6261
	u16 tmp_req_line_speed;

	tmp_req_line_speed = phy->req_line_speed;
	if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
		if (phy->req_line_speed == SPEED_10000)
			phy->req_line_speed = SPEED_AUTO_NEG;

6262 6263 6264 6265 6266
	/*
	 * This phy uses the NIG latch mechanism since link indication
	 * arrives through its LED4 and not via its LASI signal, so we
	 * get steady signal instead of clear on read
	 */
Y
Yaniv Rosner 已提交
6267 6268
	bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
		      1 << NIG_LATCH_BC_ENABLE_MI_INT);
Y
Yaniv Rosner 已提交
6269

Y
Yaniv Rosner 已提交
6270 6271
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
Y
Yaniv Rosner 已提交
6272

Y
Yaniv Rosner 已提交
6273
	bnx2x_848xx_set_led(bp, phy);
Y
Yaniv Rosner 已提交
6274

Y
Yaniv Rosner 已提交
6275 6276 6277 6278
	/* set 1000 speed advertisement */
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
			&an_1000_val);
6279

Y
Yaniv Rosner 已提交
6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290
	bnx2x_ext_phy_set_pause(params, phy, vars);
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD,
			MDIO_AN_REG_8481_LEGACY_AN_ADV,
			&an_10_100_val);
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
			&autoneg_val);
	/* Disable forced speed */
	autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
	an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
Y
Yaniv Rosner 已提交
6291

Y
Yaniv Rosner 已提交
6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302
	if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
	     (phy->speed_cap_mask &
	     PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
	    (phy->req_line_speed == SPEED_1000)) {
		an_1000_val |= (1<<8);
		autoneg_val |= (1<<9 | 1<<12);
		if (phy->req_duplex == DUPLEX_FULL)
			an_1000_val |= (1<<9);
		DP(NETIF_MSG_LINK, "Advertising 1G\n");
	} else
		an_1000_val &= ~((1<<8) | (1<<9));
Y
Yaniv Rosner 已提交
6303

Y
Yaniv Rosner 已提交
6304 6305 6306
	bnx2x_cl45_write(bp, phy,
			 MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
			 an_1000_val);
Y
Yaniv Rosner 已提交
6307

Y
Yaniv Rosner 已提交
6308 6309 6310 6311 6312 6313 6314 6315
	/* set 10 speed advertisement */
	if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
	     (phy->speed_cap_mask &
	     (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
	      PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
		an_10_100_val |= (1<<7);
		/* Enable autoneg and restart autoneg for legacy speeds */
		autoneg_val |= (1<<9 | 1<<12);
Y
Yaniv Rosner 已提交
6316

Y
Yaniv Rosner 已提交
6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331
		if (phy->req_duplex == DUPLEX_FULL)
			an_10_100_val |= (1<<8);
		DP(NETIF_MSG_LINK, "Advertising 100M\n");
	}
	/* set 10 speed advertisement */
	if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
	    (phy->speed_cap_mask &
	  (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
	   PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
		an_10_100_val |= (1<<5);
		autoneg_val |= (1<<9 | 1<<12);
		if (phy->req_duplex == DUPLEX_FULL)
			an_10_100_val |= (1<<6);
		DP(NETIF_MSG_LINK, "Advertising 10M\n");
	}
Y
Yaniv Rosner 已提交
6332

Y
Yaniv Rosner 已提交
6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348
	/* Only 10/100 are allowed to work in FORCE mode */
	if (phy->req_line_speed == SPEED_100) {
		autoneg_val |= (1<<13);
		/* Enabled AUTO-MDIX when autoneg is disabled */
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
				 (1<<15 | 1<<9 | 7<<0));
		DP(NETIF_MSG_LINK, "Setting 100M force\n");
	}
	if (phy->req_line_speed == SPEED_10) {
		/* Enabled AUTO-MDIX when autoneg is disabled */
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
				 (1<<15 | 1<<9 | 7<<0));
		DP(NETIF_MSG_LINK, "Setting 10M force\n");
	}
Y
Yaniv Rosner 已提交
6349

Y
Yaniv Rosner 已提交
6350 6351 6352
	bnx2x_cl45_write(bp, phy,
			 MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
			 an_10_100_val);
Y
Yaniv Rosner 已提交
6353

Y
Yaniv Rosner 已提交
6354 6355
	if (phy->req_duplex == DUPLEX_FULL)
		autoneg_val |= (1<<8);
Y
Yaniv Rosner 已提交
6356

Y
Yaniv Rosner 已提交
6357 6358 6359
	bnx2x_cl45_write(bp, phy,
			 MDIO_AN_DEVAD,
			 MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
Y
Yaniv Rosner 已提交
6360

Y
Yaniv Rosner 已提交
6361 6362 6363 6364
	if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
	    (phy->speed_cap_mask &
	     PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
		(phy->req_line_speed == SPEED_10000)) {
6365 6366
			DP(NETIF_MSG_LINK, "Advertising 10G\n");
			/* Restart autoneg for 10G*/
Y
Yaniv Rosner 已提交
6367

6368
			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6369 6370 6371 6372 6373 6374 6375 6376
				 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
				 0x3200);
	} else if (phy->req_line_speed != SPEED_10 &&
		   phy->req_line_speed != SPEED_100) {
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD,
				 MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
				 1);
Y
Yaniv Rosner 已提交
6377
	}
Y
Yaniv Rosner 已提交
6378 6379 6380
	/* Save spirom version */
	bnx2x_save_848xx_spirom_version(phy, params);

Y
Yaniv Rosner 已提交
6381 6382
	phy->req_line_speed = tmp_req_line_speed;

Y
Yaniv Rosner 已提交
6383
	return 0;
Y
Yaniv Rosner 已提交
6384 6385
}

Y
Yaniv Rosner 已提交
6386 6387 6388
static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
6389 6390
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6391 6392
	/* Restore normal power mode*/
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
6393
		       MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Y
Yaniv Rosner 已提交
6394

Y
Yaniv Rosner 已提交
6395 6396
	/* HW reset */
	bnx2x_ext_phy_hw_reset(bp, params->port);
6397
	bnx2x_wait_reset_complete(bp, phy, params);
6398

Y
Yaniv Rosner 已提交
6399 6400 6401
	bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
	return bnx2x_848xx_cmn_config_init(phy, params, vars);
}
Y
Yaniv Rosner 已提交
6402

Y
Yaniv Rosner 已提交
6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458

#define PHY84833_HDSHK_WAIT 300
static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
				   struct link_params *params,
				   struct link_vars *vars)
{
	u32 idx;
	u16 val;
	u16 data = 0x01b1;
	struct bnx2x *bp = params->bp;
	/* Do pair swap */


	/* Write CMD_OPEN_OVERRIDE to STATUS reg */
	bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
			MDIO_84833_TOP_CFG_SCRATCH_REG2,
			PHY84833_CMD_OPEN_OVERRIDE);
	for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
		bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
				MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
		if (val == PHY84833_CMD_OPEN_FOR_CMDS)
			break;
		msleep(1);
	}
	if (idx >= PHY84833_HDSHK_WAIT) {
		DP(NETIF_MSG_LINK, "Pairswap: FW not ready.\n");
		return -EINVAL;
	}

	bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
			MDIO_84833_TOP_CFG_SCRATCH_REG4,
			data);
	/* Issue pair swap command */
	bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
			MDIO_84833_TOP_CFG_SCRATCH_REG0,
			PHY84833_DIAG_CMD_PAIR_SWAP_CHANGE);
	for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
		bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
				MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
		if ((val == PHY84833_CMD_COMPLETE_PASS) ||
			(val == PHY84833_CMD_COMPLETE_ERROR))
			break;
		msleep(1);
	}
	if ((idx >= PHY84833_HDSHK_WAIT) ||
		(val == PHY84833_CMD_COMPLETE_ERROR)) {
		DP(NETIF_MSG_LINK, "Pairswap: override failed.\n");
		return -EINVAL;
	}
	bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
			MDIO_84833_TOP_CFG_SCRATCH_REG2,
			PHY84833_CMD_CLEAR_COMPLETE);
	DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data);
	return 0;
}

Y
Yaniv Rosner 已提交
6459 6460 6461
static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
				   struct link_params *params,
				   struct link_vars *vars)
Y
Yaniv Rosner 已提交
6462 6463
{
	struct bnx2x *bp = params->bp;
6464
	u8 port, initialize = 1;
Y
Yaniv Rosner 已提交
6465
	u16 val;
Y
Yaniv Rosner 已提交
6466
	u16 temp;
6467
	u32 actual_phy_selection, cms_enable;
Y
Yaniv Rosner 已提交
6468
	int rc = 0;
6469

Y
Yaniv Rosner 已提交
6470
	msleep(1);
Y
Yaniv Rosner 已提交
6471 6472

	if (!(CHIP_IS_E1(bp)))
6473 6474 6475
		port = BP_PATH(bp);
	else
		port = params->port;
Y
Yaniv Rosner 已提交
6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486

	if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
		bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
			       MISC_REGISTERS_GPIO_OUTPUT_HIGH,
			       port);
	} else {
		bnx2x_cl45_write(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_CTRL, 0x8000);
	}

6487
	bnx2x_wait_reset_complete(bp, phy, params);
6488 6489
	/* Wait for GPHY to come out of reset */
	msleep(50);
Y
Yaniv Rosner 已提交
6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505

	/* Bring PHY out of super isolate mode */
	if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
		bnx2x_cl45_read(bp, phy,
				MDIO_CTL_DEVAD,
				MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
		val &= ~MDIO_84833_SUPER_ISOLATE;
		bnx2x_cl45_write(bp, phy,
				MDIO_CTL_DEVAD,
				MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
		bnx2x_wait_reset_complete(bp, phy, params);
	}

	if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
		bnx2x_84833_pair_swap_cfg(phy, params, vars);

6506 6507 6508
	/*
	 * BCM84823 requires that XGXS links up first @ 10G for normal behavior
	 */
Y
Yaniv Rosner 已提交
6509 6510
	temp = vars->line_speed;
	vars->line_speed = SPEED_10000;
Y
Yaniv Rosner 已提交
6511 6512
	bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
	bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
Y
Yaniv Rosner 已提交
6513
	vars->line_speed = temp;
Y
Yaniv Rosner 已提交
6514 6515 6516 6517

	/* Set dual-media configuration according to configuration */

	bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
Y
Yaniv Rosner 已提交
6518
			MDIO_CTL_REG_84823_MEDIA, &val);
Y
Yaniv Rosner 已提交
6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530
	val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
		 MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
		 MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
		 MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
		 MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
	val |= MDIO_CTL_REG_84823_CTRL_MAC_XFI |
		MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L;

	actual_phy_selection = bnx2x_phy_selection(params);

	switch (actual_phy_selection) {
	case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
L
Lucas De Marchi 已提交
6531
		/* Do nothing. Essentially this is like the priority copper */
Y
Yaniv Rosner 已提交
6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550
		break;
	case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
		val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
		break;
	case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
		val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
		break;
	case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
		/* Do nothing here. The first PHY won't be initialized at all */
		break;
	case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
		val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
		initialize = 0;
		break;
	}
	if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
		val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;

	bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
Y
Yaniv Rosner 已提交
6551
			 MDIO_CTL_REG_84823_MEDIA, val);
Y
Yaniv Rosner 已提交
6552 6553 6554 6555 6556 6557 6558
	DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
		   params->multi_phy_config, val);

	if (initialize)
		rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
	else
		bnx2x_save_848xx_spirom_version(phy, params);
6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573
	cms_enable = REG_RD(bp, params->shmem_base +
			offsetof(struct shmem_region,
			dev_info.port_hw_config[params->port].default_cfg)) &
			PORT_HW_CFG_ENABLE_CMS_MASK;

	bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
		MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
	if (cms_enable)
		val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
	else
		val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
	bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
		MDIO_CTL_REG_84823_USER_CTRL_REG, val);


Y
Yaniv Rosner 已提交
6574
	return rc;
Y
Yaniv Rosner 已提交
6575
}
Y
Yaniv Rosner 已提交
6576

Y
Yaniv Rosner 已提交
6577
static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
Y
Yaniv Rosner 已提交
6578 6579
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
6580 6581
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6582
	u16 val, val1, val2;
Y
Yaniv Rosner 已提交
6583
	u8 link_up = 0;
Y
Yaniv Rosner 已提交
6584

6585

Y
Yaniv Rosner 已提交
6586 6587 6588 6589 6590
	/* Check 10G-BaseT link status */
	/* Check PMD signal ok */
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, 0xFFFA, &val1);
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
6591
			MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
Y
Yaniv Rosner 已提交
6592 6593
			&val2);
	DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
Y
Yaniv Rosner 已提交
6594

Y
Yaniv Rosner 已提交
6595 6596
	/* Check link 10G */
	if (val2 & (1<<11)) {
Y
Yaniv Rosner 已提交
6597
		vars->line_speed = SPEED_10000;
6598
		vars->duplex = DUPLEX_FULL;
Y
Yaniv Rosner 已提交
6599 6600 6601 6602
		link_up = 1;
		bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
	} else { /* Check Legacy speed link */
		u16 legacy_status, legacy_speed;
Y
Yaniv Rosner 已提交
6603

Y
Yaniv Rosner 已提交
6604 6605 6606 6607
		/* Enable expansion register 0x42 (Operation mode status) */
		bnx2x_cl45_write(bp, phy,
				 MDIO_AN_DEVAD,
				 MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
Y
Yaniv Rosner 已提交
6608

Y
Yaniv Rosner 已提交
6609 6610 6611 6612 6613
		/* Get legacy speed operation status */
		bnx2x_cl45_read(bp, phy,
				MDIO_AN_DEVAD,
				MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
				&legacy_status);
Y
Yaniv Rosner 已提交
6614

Y
Yaniv Rosner 已提交
6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627
		DP(NETIF_MSG_LINK, "Legacy speed status"
			     " = 0x%x\n", legacy_status);
		link_up = ((legacy_status & (1<<11)) == (1<<11));
		if (link_up) {
			legacy_speed = (legacy_status & (3<<9));
			if (legacy_speed == (0<<9))
				vars->line_speed = SPEED_10;
			else if (legacy_speed == (1<<9))
				vars->line_speed = SPEED_100;
			else if (legacy_speed == (2<<9))
				vars->line_speed = SPEED_1000;
			else /* Should not happen */
				vars->line_speed = 0;
Y
Yaniv Rosner 已提交
6628

Y
Yaniv Rosner 已提交
6629 6630 6631 6632
			if (legacy_status & (1<<8))
				vars->duplex = DUPLEX_FULL;
			else
				vars->duplex = DUPLEX_HALF;
Y
Yaniv Rosner 已提交
6633

Y
Yaniv Rosner 已提交
6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651
			DP(NETIF_MSG_LINK, "Link is up in %dMbps,"
				   " is_duplex_full= %d\n", vars->line_speed,
				   (vars->duplex == DUPLEX_FULL));
			/* Check legacy speed AN resolution */
			bnx2x_cl45_read(bp, phy,
					MDIO_AN_DEVAD,
					MDIO_AN_REG_8481_LEGACY_MII_STATUS,
					&val);
			if (val & (1<<5))
				vars->link_status |=
					LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
			bnx2x_cl45_read(bp, phy,
					MDIO_AN_DEVAD,
					MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
					&val);
			if ((val & (1<<0)) == 0)
				vars->link_status |=
					LINK_STATUS_PARALLEL_DETECTION_USED;
Y
Yaniv Rosner 已提交
6652 6653
		}
	}
Y
Yaniv Rosner 已提交
6654 6655 6656 6657 6658
	if (link_up) {
		DP(NETIF_MSG_LINK, "BCM84823: link speed is %d\n",
			   vars->line_speed);
		bnx2x_ext_phy_resolve_fc(phy, params, vars);
	}
E
Eilon Greenstein 已提交
6659

Y
Yaniv Rosner 已提交
6660
	return link_up;
Y
Yaniv Rosner 已提交
6661 6662
}

Y
Yaniv Rosner 已提交
6663 6664

static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
Y
Yaniv Rosner 已提交
6665
{
Y
Yaniv Rosner 已提交
6666
	int status = 0;
Y
Yaniv Rosner 已提交
6667 6668 6669 6670
	u32 spirom_ver;
	spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
	status = bnx2x_format_ver(spirom_ver, str, len);
	return status;
Y
Yaniv Rosner 已提交
6671
}
Y
Yaniv Rosner 已提交
6672 6673 6674

static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
				struct link_params *params)
Y
Yaniv Rosner 已提交
6675
{
Y
Yaniv Rosner 已提交
6676
	bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
6677
		       MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
Y
Yaniv Rosner 已提交
6678
	bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
6679
		       MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
Y
Yaniv Rosner 已提交
6680
}
Y
Yaniv Rosner 已提交
6681

Y
Yaniv Rosner 已提交
6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694
static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
					struct link_params *params)
{
	bnx2x_cl45_write(params->bp, phy,
			 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
	bnx2x_cl45_write(params->bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
}

static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
				   struct link_params *params)
{
	struct bnx2x *bp = params->bp;
6695
	u8 port;
Y
Yaniv Rosner 已提交
6696 6697

	if (!(CHIP_IS_E1(bp)))
6698 6699 6700
		port = BP_PATH(bp);
	else
		port = params->port;
Y
Yaniv Rosner 已提交
6701 6702 6703 6704 6705 6706 6707 6708 6709 6710

	if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
		bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
			       MISC_REGISTERS_GPIO_OUTPUT_LOW,
			       port);
	} else {
		bnx2x_cl45_write(bp, phy,
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_CTRL, 0x800);
	}
Y
Yaniv Rosner 已提交
6711 6712
}

6713 6714 6715 6716 6717
static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
				     struct link_params *params, u8 mode)
{
	struct bnx2x *bp = params->bp;
	u16 val;
Y
Yaniv Rosner 已提交
6718 6719 6720 6721 6722 6723
	u8 port;

	if (!(CHIP_IS_E1(bp)))
		port = BP_PATH(bp);
	else
		port = params->port;
6724 6725 6726 6727

	switch (mode) {
	case LED_MODE_OFF:

Y
Yaniv Rosner 已提交
6728
		DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763

		if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
		    SHARED_HW_CFG_LED_EXTPHY1) {

			/* Set LED masks */
			bnx2x_cl45_write(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8481_LED1_MASK,
					0x0);

			bnx2x_cl45_write(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8481_LED2_MASK,
					0x0);

			bnx2x_cl45_write(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8481_LED3_MASK,
					0x0);

			bnx2x_cl45_write(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8481_LED5_MASK,
					0x0);

		} else {
			bnx2x_cl45_write(bp, phy,
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED1_MASK,
					 0x0);
		}
		break;
	case LED_MODE_FRONT_PANEL_OFF:

		DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
Y
Yaniv Rosner 已提交
6764
		   port);
6765 6766 6767 6768 6769 6770

		if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
		    SHARED_HW_CFG_LED_EXTPHY1) {

			/* Set LED masks */
			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6771 6772 6773
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED1_MASK,
					 0x0);
6774 6775

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6776 6777 6778
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED2_MASK,
					 0x0);
6779 6780

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6781 6782 6783
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED3_MASK,
					 0x0);
6784 6785

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6786 6787 6788
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED5_MASK,
					 0x20);
6789 6790 6791 6792 6793 6794 6795 6796 6797 6798

		} else {
			bnx2x_cl45_write(bp, phy,
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED1_MASK,
					 0x0);
		}
		break;
	case LED_MODE_ON:

Y
Yaniv Rosner 已提交
6799
		DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811

		if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
		    SHARED_HW_CFG_LED_EXTPHY1) {
			/* Set control reg */
			bnx2x_cl45_read(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8481_LINK_SIGNAL,
					&val);
			val &= 0x8000;
			val |= 0x2492;

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6812 6813 6814
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LINK_SIGNAL,
					 val);
6815 6816 6817

			/* Set LED masks */
			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6818 6819 6820
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED1_MASK,
					 0x0);
6821 6822

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6823 6824 6825
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED2_MASK,
					 0x20);
6826 6827

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6828 6829 6830
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED3_MASK,
					 0x20);
6831 6832

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6833 6834 6835
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED5_MASK,
					 0x0);
6836 6837
		} else {
			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6838 6839 6840
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED1_MASK,
					 0x20);
6841 6842 6843 6844 6845
		}
		break;

	case LED_MODE_OPER:

Y
Yaniv Rosner 已提交
6846
		DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857

		if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
		    SHARED_HW_CFG_LED_EXTPHY1) {

			/* Set control reg */
			bnx2x_cl45_read(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8481_LINK_SIGNAL,
					&val);

			if (!((val &
Y
Yaniv Rosner 已提交
6858 6859
			       MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
			  >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
6860
				DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
6861 6862 6863 6864 6865 6866 6867 6868
				bnx2x_cl45_write(bp, phy,
						 MDIO_PMA_DEVAD,
						 MDIO_PMA_REG_8481_LINK_SIGNAL,
						 0xa492);
			}

			/* Set LED masks */
			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6869 6870 6871
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED1_MASK,
					 0x10);
6872 6873

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6874 6875 6876
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED2_MASK,
					 0x80);
6877 6878

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6879 6880 6881
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED3_MASK,
					 0x98);
6882 6883

			bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
6884 6885 6886
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED5_MASK,
					 0x40);
6887 6888 6889 6890 6891 6892

		} else {
			bnx2x_cl45_write(bp, phy,
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LED1_MASK,
					 0x80);
6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904

			/* Tell LED3 to blink on source */
			bnx2x_cl45_read(bp, phy,
					MDIO_PMA_DEVAD,
					MDIO_PMA_REG_8481_LINK_SIGNAL,
					&val);
			val &= ~(7<<6);
			val |= (1<<6); /* A83B[8:6]= 1 */
			bnx2x_cl45_write(bp, phy,
					 MDIO_PMA_DEVAD,
					 MDIO_PMA_REG_8481_LINK_SIGNAL,
					 val);
6905 6906 6907 6908
		}
		break;
	}
}
Y
Yaniv Rosner 已提交
6909 6910 6911 6912 6913
/******************************************************************/
/*			SFX7101 PHY SECTION			  */
/******************************************************************/
static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
				       struct link_params *params)
Y
Yaniv Rosner 已提交
6914 6915
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6916 6917 6918
	/* SFX7101_XGXS_TEST1 */
	bnx2x_cl45_write(bp, phy,
			 MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
E
Eilon Greenstein 已提交
6919 6920
}

Y
Yaniv Rosner 已提交
6921 6922 6923
static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
				  struct link_params *params,
				  struct link_vars *vars)
Y
Yaniv Rosner 已提交
6924
{
Y
Yaniv Rosner 已提交
6925
	u16 fw_ver1, fw_ver2, val;
Y
Yaniv Rosner 已提交
6926
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6927
	DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
Y
Yaniv Rosner 已提交
6928

Y
Yaniv Rosner 已提交
6929 6930
	/* Restore normal power mode*/
	bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
6931
		       MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Y
Yaniv Rosner 已提交
6932 6933
	/* HW reset */
	bnx2x_ext_phy_hw_reset(bp, params->port);
6934
	bnx2x_wait_reset_complete(bp, phy, params);
Y
Yaniv Rosner 已提交
6935

Y
Yaniv Rosner 已提交
6936 6937 6938 6939 6940
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x1);
	DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
Y
Yaniv Rosner 已提交
6941

Y
Yaniv Rosner 已提交
6942 6943 6944 6945 6946 6947 6948
	bnx2x_ext_phy_set_pause(params, phy, vars);
	/* Restart autoneg */
	bnx2x_cl45_read(bp, phy,
			MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
	val |= 0x200;
	bnx2x_cl45_write(bp, phy,
			 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
Y
Yaniv Rosner 已提交
6949

Y
Yaniv Rosner 已提交
6950 6951 6952
	/* Save spirom version */
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
Y
Yaniv Rosner 已提交
6953

Y
Yaniv Rosner 已提交
6954 6955 6956 6957 6958 6959
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
	bnx2x_save_spirom_version(bp, params->port,
				  (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
	return 0;
}
Y
Yaniv Rosner 已提交
6960

Y
Yaniv Rosner 已提交
6961 6962 6963
static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
				 struct link_params *params,
				 struct link_vars *vars)
6964 6965
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980
	u8 link_up;
	u16 val1, val2;
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val2);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
	DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
		   val2, val1);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
	bnx2x_cl45_read(bp, phy,
			MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
	DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
		   val2, val1);
	link_up = ((val1 & 4) == 4);
6981
	/* if link is up print the AN outcome of the SFX7101 PHY */
Y
Yaniv Rosner 已提交
6982 6983 6984 6985 6986
	if (link_up) {
		bnx2x_cl45_read(bp, phy,
				MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
				&val2);
		vars->line_speed = SPEED_10000;
6987
		vars->duplex = DUPLEX_FULL;
Y
Yaniv Rosner 已提交
6988 6989 6990 6991 6992 6993 6994
		DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
			   val2, (val2 & (1<<14)));
		bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
		bnx2x_ext_phy_resolve_fc(phy, params, vars);
	}
	return link_up;
}
E
Eilon Greenstein 已提交
6995

Y
Yaniv Rosner 已提交
6996
static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
Y
Yaniv Rosner 已提交
6997 6998 6999 7000 7001 7002 7003 7004 7005
{
	if (*len < 5)
		return -EINVAL;
	str[0] = (spirom_ver & 0xFF);
	str[1] = (spirom_ver & 0xFF00) >> 8;
	str[2] = (spirom_ver & 0xFF0000) >> 16;
	str[3] = (spirom_ver & 0xFF000000) >> 24;
	str[4] = '\0';
	*len -= 5;
7006 7007 7008
	return 0;
}

Y
Yaniv Rosner 已提交
7009
void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
7010
{
Y
Yaniv Rosner 已提交
7011
	u16 val, cnt;
7012

Y
Yaniv Rosner 已提交
7013
	bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
7014 7015
			MDIO_PMA_DEVAD,
			MDIO_PMA_REG_7101_RESET, &val);
7016

Y
Yaniv Rosner 已提交
7017 7018 7019 7020
	for (cnt = 0; cnt < 10; cnt++) {
		msleep(50);
		/* Writes a self-clearing reset */
		bnx2x_cl45_write(bp, phy,
Y
Yaniv Rosner 已提交
7021 7022 7023
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_7101_RESET,
				 (val | (1<<15)));
Y
Yaniv Rosner 已提交
7024 7025
		/* Wait for clear */
		bnx2x_cl45_read(bp, phy,
Y
Yaniv Rosner 已提交
7026 7027
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_7101_RESET, &val);
7028

Y
Yaniv Rosner 已提交
7029 7030
		if ((val & (1<<15)) == 0)
			break;
7031 7032
	}
}
Y
Yaniv Rosner 已提交
7033

Y
Yaniv Rosner 已提交
7034 7035 7036 7037
static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
				struct link_params *params) {
	/* Low power mode is controlled by GPIO 2 */
	bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
7038
		       MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
Y
Yaniv Rosner 已提交
7039 7040
	/* The PHY reset is controlled by GPIO 1 */
	bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Y
Yaniv Rosner 已提交
7041
		       MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
Y
Yaniv Rosner 已提交
7042
}
Y
Yaniv Rosner 已提交
7043

7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066
static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
				    struct link_params *params, u8 mode)
{
	u16 val = 0;
	struct bnx2x *bp = params->bp;
	switch (mode) {
	case LED_MODE_FRONT_PANEL_OFF:
	case LED_MODE_OFF:
		val = 2;
		break;
	case LED_MODE_ON:
		val = 1;
		break;
	case LED_MODE_OPER:
		val = 0;
		break;
	}
	bnx2x_cl45_write(bp, phy,
			 MDIO_PMA_DEVAD,
			 MDIO_PMA_REG_7107_LINK_LED_CNTL,
			 val);
}

Y
Yaniv Rosner 已提交
7067 7068 7069
/******************************************************************/
/*			STATIC PHY DECLARATION			  */
/******************************************************************/
Y
Yaniv Rosner 已提交
7070

Y
Yaniv Rosner 已提交
7071 7072 7073 7074
static struct bnx2x_phy phy_null = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
	.addr		= 0,
	.def_md_devad	= 0,
7075
	.flags		= FLAGS_INIT_XGXS_FIRST,
Y
Yaniv Rosner 已提交
7076 7077 7078 7079 7080 7081
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= 0,
	.media_type	= ETH_PHY_NOT_PRESENT,
	.ver_addr	= 0,
Y
Yaniv Rosner 已提交
7082 7083 7084
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
Y
Yaniv Rosner 已提交
7085 7086 7087 7088 7089 7090 7091 7092
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)NULL,
	.read_status	= (read_status_t)NULL,
	.link_reset	= (link_reset_t)NULL,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)NULL,
	.hw_reset	= (hw_reset_t)NULL,
Y
Yaniv Rosner 已提交
7093 7094
	.set_link_led	= (set_link_led_t)NULL,
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7095
};
Y
Yaniv Rosner 已提交
7096

Y
Yaniv Rosner 已提交
7097 7098 7099 7100
static struct bnx2x_phy phy_serdes = {
	.type		= PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
	.addr		= 0xff,
	.def_md_devad	= 0,
7101
	.flags		= 0,
Y
Yaniv Rosner 已提交
7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10baseT_Half |
			   SUPPORTED_10baseT_Full |
			   SUPPORTED_100baseT_Half |
			   SUPPORTED_100baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_2500baseX_Full |
			   SUPPORTED_TP |
			   SUPPORTED_Autoneg |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
Y
Yaniv Rosner 已提交
7115
	.media_type	= ETH_PHY_BASE_T,
Y
Yaniv Rosner 已提交
7116 7117
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
Y
Yaniv Rosner 已提交
7118 7119
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
Y
Yaniv Rosner 已提交
7120 7121 7122 7123 7124 7125 7126 7127
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_init_serdes,
	.read_status	= (read_status_t)bnx2x_link_settings_status,
	.link_reset	= (link_reset_t)bnx2x_int_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)NULL,
	.hw_reset	= (hw_reset_t)NULL,
Y
Yaniv Rosner 已提交
7128 7129
	.set_link_led	= (set_link_led_t)NULL,
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7130
};
Y
Yaniv Rosner 已提交
7131 7132 7133 7134 7135

static struct bnx2x_phy phy_xgxs = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
	.addr		= 0xff,
	.def_md_devad	= 0,
7136
	.flags		= 0,
Y
Yaniv Rosner 已提交
7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10baseT_Half |
			   SUPPORTED_10baseT_Full |
			   SUPPORTED_100baseT_Half |
			   SUPPORTED_100baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_2500baseX_Full |
			   SUPPORTED_10000baseT_Full |
			   SUPPORTED_FIBRE |
			   SUPPORTED_Autoneg |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
Y
Yaniv Rosner 已提交
7151
	.media_type	= ETH_PHY_CX4,
Y
Yaniv Rosner 已提交
7152 7153
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
Y
Yaniv Rosner 已提交
7154 7155
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
Y
Yaniv Rosner 已提交
7156 7157 7158 7159 7160 7161 7162 7163
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_init_xgxs,
	.read_status	= (read_status_t)bnx2x_link_settings_status,
	.link_reset	= (link_reset_t)bnx2x_int_link_reset,
	.config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
	.format_fw_ver	= (format_fw_ver_t)NULL,
	.hw_reset	= (hw_reset_t)NULL,
Y
Yaniv Rosner 已提交
7164 7165
	.set_link_led	= (set_link_led_t)NULL,
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7166 7167 7168 7169 7170 7171
};

static struct bnx2x_phy phy_7101 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
	.addr		= 0xff,
	.def_md_devad	= 0,
7172
	.flags		= FLAGS_FAN_FAILURE_DET_REQ,
Y
Yaniv Rosner 已提交
7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10000baseT_Full |
			   SUPPORTED_TP |
			   SUPPORTED_Autoneg |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.media_type	= ETH_PHY_BASE_T,
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
Y
Yaniv Rosner 已提交
7184 7185
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
Y
Yaniv Rosner 已提交
7186 7187 7188 7189 7190 7191 7192 7193
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_7101_config_init,
	.read_status	= (read_status_t)bnx2x_7101_read_status,
	.link_reset	= (link_reset_t)bnx2x_common_ext_link_reset,
	.config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_7101_format_ver,
	.hw_reset	= (hw_reset_t)bnx2x_7101_hw_reset,
7194
	.set_link_led	= (set_link_led_t)bnx2x_7101_set_link_led,
Y
Yaniv Rosner 已提交
7195
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7196 7197 7198 7199 7200
};
static struct bnx2x_phy phy_8073 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
	.addr		= 0xff,
	.def_md_devad	= 0,
7201
	.flags		= FLAGS_HW_LOCK_REQUIRED,
Y
Yaniv Rosner 已提交
7202 7203 7204 7205 7206 7207 7208 7209 7210 7211
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10000baseT_Full |
			   SUPPORTED_2500baseX_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_FIBRE |
			   SUPPORTED_Autoneg |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
Y
Yaniv Rosner 已提交
7212
	.media_type	= ETH_PHY_KR,
Y
Yaniv Rosner 已提交
7213
	.ver_addr	= 0,
Y
Yaniv Rosner 已提交
7214 7215 7216
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
Y
Yaniv Rosner 已提交
7217 7218
	.req_duplex	= 0,
	.rsrv		= 0,
7219
	.config_init	= (config_init_t)bnx2x_8073_config_init,
Y
Yaniv Rosner 已提交
7220 7221 7222 7223 7224
	.read_status	= (read_status_t)bnx2x_8073_read_status,
	.link_reset	= (link_reset_t)bnx2x_8073_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_format_ver,
	.hw_reset	= (hw_reset_t)NULL,
Y
Yaniv Rosner 已提交
7225 7226
	.set_link_led	= (set_link_led_t)NULL,
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7227 7228 7229 7230 7231
};
static struct bnx2x_phy phy_8705 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
	.addr		= 0xff,
	.def_md_devad	= 0,
7232
	.flags		= FLAGS_INIT_XGXS_FIRST,
Y
Yaniv Rosner 已提交
7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10000baseT_Full |
			   SUPPORTED_FIBRE |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.media_type	= ETH_PHY_XFP_FIBER,
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_8705_config_init,
	.read_status	= (read_status_t)bnx2x_8705_read_status,
	.link_reset	= (link_reset_t)bnx2x_common_ext_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_null_format_ver,
	.hw_reset	= (hw_reset_t)NULL,
Y
Yaniv Rosner 已提交
7253 7254
	.set_link_led	= (set_link_led_t)NULL,
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7255 7256 7257 7258 7259
};
static struct bnx2x_phy phy_8706 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
	.addr		= 0xff,
	.def_md_devad	= 0,
7260
	.flags		= FLAGS_INIT_XGXS_FIRST,
Y
Yaniv Rosner 已提交
7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10000baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_FIBRE |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.media_type	= ETH_PHY_SFP_FIBER,
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_8706_config_init,
	.read_status	= (read_status_t)bnx2x_8706_read_status,
	.link_reset	= (link_reset_t)bnx2x_common_ext_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_format_ver,
	.hw_reset	= (hw_reset_t)NULL,
Y
Yaniv Rosner 已提交
7282 7283
	.set_link_led	= (set_link_led_t)NULL,
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7284 7285 7286 7287 7288
};

static struct bnx2x_phy phy_8726 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
	.addr		= 0xff,
7289
	.def_md_devad	= 0,
Y
Yaniv Rosner 已提交
7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300
	.flags		= (FLAGS_HW_LOCK_REQUIRED |
			   FLAGS_INIT_XGXS_FIRST),
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10000baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_Autoneg |
			   SUPPORTED_FIBRE |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
Y
Yaniv Rosner 已提交
7301
	.media_type	= ETH_PHY_NOT_PRESENT,
Y
Yaniv Rosner 已提交
7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_8726_config_init,
	.read_status	= (read_status_t)bnx2x_8726_read_status,
	.link_reset	= (link_reset_t)bnx2x_8726_link_reset,
	.config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_format_ver,
	.hw_reset	= (hw_reset_t)NULL,
Y
Yaniv Rosner 已提交
7314 7315
	.set_link_led	= (set_link_led_t)NULL,
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7316 7317 7318 7319 7320 7321
};

static struct bnx2x_phy phy_8727 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
	.addr		= 0xff,
	.def_md_devad	= 0,
7322
	.flags		= FLAGS_FAN_FAILURE_DET_REQ,
Y
Yaniv Rosner 已提交
7323 7324 7325 7326 7327 7328 7329 7330
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10000baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_FIBRE |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
Y
Yaniv Rosner 已提交
7331
	.media_type	= ETH_PHY_NOT_PRESENT,
Y
Yaniv Rosner 已提交
7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_8727_config_init,
	.read_status	= (read_status_t)bnx2x_8727_read_status,
	.link_reset	= (link_reset_t)bnx2x_8727_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_format_ver,
	.hw_reset	= (hw_reset_t)bnx2x_8727_hw_reset,
7344
	.set_link_led	= (set_link_led_t)bnx2x_8727_set_link_led,
Y
Yaniv Rosner 已提交
7345
	.phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
Y
Yaniv Rosner 已提交
7346 7347 7348 7349
};
static struct bnx2x_phy phy_8481 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
	.addr		= 0xff,
7350
	.def_md_devad	= 0,
Y
Yaniv Rosner 已提交
7351 7352
	.flags		= FLAGS_FAN_FAILURE_DET_REQ |
			  FLAGS_REARM_LATCH_SIGNAL,
Y
Yaniv Rosner 已提交
7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10baseT_Half |
			   SUPPORTED_10baseT_Full |
			   SUPPORTED_100baseT_Half |
			   SUPPORTED_100baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_10000baseT_Full |
			   SUPPORTED_TP |
			   SUPPORTED_Autoneg |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.media_type	= ETH_PHY_BASE_T,
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_8481_config_init,
	.read_status	= (read_status_t)bnx2x_848xx_read_status,
	.link_reset	= (link_reset_t)bnx2x_8481_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_848xx_format_ver,
	.hw_reset	= (hw_reset_t)bnx2x_8481_hw_reset,
7379
	.set_link_led	= (set_link_led_t)bnx2x_848xx_set_link_led,
Y
Yaniv Rosner 已提交
7380
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7381 7382
};

Y
Yaniv Rosner 已提交
7383 7384 7385
static struct bnx2x_phy phy_84823 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
	.addr		= 0xff,
7386
	.def_md_devad	= 0,
Y
Yaniv Rosner 已提交
7387 7388
	.flags		= FLAGS_FAN_FAILURE_DET_REQ |
			  FLAGS_REARM_LATCH_SIGNAL,
Y
Yaniv Rosner 已提交
7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10baseT_Half |
			   SUPPORTED_10baseT_Full |
			   SUPPORTED_100baseT_Half |
			   SUPPORTED_100baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_10000baseT_Full |
			   SUPPORTED_TP |
			   SUPPORTED_Autoneg |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.media_type	= ETH_PHY_BASE_T,
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_848x3_config_init,
	.read_status	= (read_status_t)bnx2x_848xx_read_status,
	.link_reset	= (link_reset_t)bnx2x_848x3_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_848xx_format_ver,
	.hw_reset	= (hw_reset_t)NULL,
7415
	.set_link_led	= (set_link_led_t)bnx2x_848xx_set_link_led,
Y
Yaniv Rosner 已提交
7416
	.phy_specific_func = (phy_specific_func_t)NULL
Y
Yaniv Rosner 已提交
7417 7418
};

7419 7420 7421
static struct bnx2x_phy phy_84833 = {
	.type		= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
	.addr		= 0xff,
7422
	.def_md_devad	= 0,
7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454
	.flags		= FLAGS_FAN_FAILURE_DET_REQ |
			    FLAGS_REARM_LATCH_SIGNAL,
	.rx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.tx_preemphasis	= {0xffff, 0xffff, 0xffff, 0xffff},
	.mdio_ctrl	= 0,
	.supported	= (SUPPORTED_10baseT_Half |
			   SUPPORTED_10baseT_Full |
			   SUPPORTED_100baseT_Half |
			   SUPPORTED_100baseT_Full |
			   SUPPORTED_1000baseT_Full |
			   SUPPORTED_10000baseT_Full |
			   SUPPORTED_TP |
			   SUPPORTED_Autoneg |
			   SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.media_type	= ETH_PHY_BASE_T,
	.ver_addr	= 0,
	.req_flow_ctrl	= 0,
	.req_line_speed	= 0,
	.speed_cap_mask	= 0,
	.req_duplex	= 0,
	.rsrv		= 0,
	.config_init	= (config_init_t)bnx2x_848x3_config_init,
	.read_status	= (read_status_t)bnx2x_848xx_read_status,
	.link_reset	= (link_reset_t)bnx2x_848x3_link_reset,
	.config_loopback = (config_loopback_t)NULL,
	.format_fw_ver	= (format_fw_ver_t)bnx2x_848xx_format_ver,
	.hw_reset	= (hw_reset_t)NULL,
	.set_link_led	= (set_link_led_t)bnx2x_848xx_set_link_led,
	.phy_specific_func = (phy_specific_func_t)NULL
};

Y
Yaniv Rosner 已提交
7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467
/*****************************************************************/
/*                                                               */
/* Populate the phy according. Main function: bnx2x_populate_phy   */
/*                                                               */
/*****************************************************************/

static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
				     struct bnx2x_phy *phy, u8 port,
				     u8 phy_index)
{
	/* Get the 4 lanes xgxs config rx and tx */
	u32 rx = 0, tx = 0, i;
	for (i = 0; i < 2; i++) {
7468
		/*
Y
Yaniv Rosner 已提交
7469 7470 7471 7472
		 * INT_PHY and EXT_PHY1 share the same value location in the
		 * shmem. When num_phys is greater than 1, than this value
		 * applies only to EXT_PHY1
		 */
Y
Yaniv Rosner 已提交
7473 7474 7475
		if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
			rx = REG_RD(bp, shmem_base +
				    offsetof(struct shmem_region,
Y
Yaniv Rosner 已提交
7476
			  dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
Y
Yaniv Rosner 已提交
7477 7478 7479

			tx = REG_RD(bp, shmem_base +
				    offsetof(struct shmem_region,
Y
Yaniv Rosner 已提交
7480
			  dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
Y
Yaniv Rosner 已提交
7481 7482 7483
		} else {
			rx = REG_RD(bp, shmem_base +
				    offsetof(struct shmem_region,
Y
Yaniv Rosner 已提交
7484
			 dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
Y
Yaniv Rosner 已提交
7485

Y
Yaniv Rosner 已提交
7486 7487
			tx = REG_RD(bp, shmem_base +
				    offsetof(struct shmem_region,
Y
Yaniv Rosner 已提交
7488
			 dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
Y
Yaniv Rosner 已提交
7489
		}
Y
Yaniv Rosner 已提交
7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508

		phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
		phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);

		phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
		phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
	}
}

static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
				    u8 phy_index, u8 port)
{
	u32 ext_phy_config = 0;
	switch (phy_index) {
	case EXT_PHY1:
		ext_phy_config = REG_RD(bp, shmem_base +
					      offsetof(struct shmem_region,
			dev_info.port_hw_config[port].external_phy_config));
		break;
Y
Yaniv Rosner 已提交
7509 7510 7511 7512 7513
	case EXT_PHY2:
		ext_phy_config = REG_RD(bp, shmem_base +
					      offsetof(struct shmem_region,
			dev_info.port_hw_config[port].external_phy_config2));
		break;
Y
Yaniv Rosner 已提交
7514 7515 7516 7517 7518 7519 7520
	default:
		DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
		return -EINVAL;
	}

	return ext_phy_config;
}
Y
Yaniv Rosner 已提交
7521 7522
static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
				  struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551
{
	u32 phy_addr;
	u32 chip_id;
	u32 switch_cfg = (REG_RD(bp, shmem_base +
				       offsetof(struct shmem_region,
			dev_info.port_feature_config[port].link_config)) &
			  PORT_FEATURE_CONNECTED_SWITCH_MASK);
	chip_id = REG_RD(bp, MISC_REG_CHIP_NUM) << 16;
	switch (switch_cfg) {
	case SWITCH_CFG_1G:
		phy_addr = REG_RD(bp,
					NIG_REG_SERDES0_CTRL_PHY_ADDR +
					port * 0x10);
		*phy = phy_serdes;
		break;
	case SWITCH_CFG_10G:
		phy_addr = REG_RD(bp,
					NIG_REG_XGXS0_CTRL_PHY_ADDR +
					port * 0x18);
		*phy = phy_xgxs;
		break;
	default:
		DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
		return -EINVAL;
	}
	phy->addr = (u8)phy_addr;
	phy->mdio_ctrl = bnx2x_get_emac_base(bp,
					    SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
					    port);
D
Dmitry Kravkov 已提交
7552 7553 7554 7555
	if (CHIP_IS_E2(bp))
		phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
	else
		phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
Y
Yaniv Rosner 已提交
7556 7557 7558 7559 7560 7561 7562 7563

	DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
		   port, phy->addr, phy->mdio_ctrl);

	bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
	return 0;
}

Y
Yaniv Rosner 已提交
7564 7565 7566 7567 7568 7569
static int bnx2x_populate_ext_phy(struct bnx2x *bp,
				  u8 phy_index,
				  u32 shmem_base,
				  u32 shmem2_base,
				  u8 port,
				  struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597
{
	u32 ext_phy_config, phy_type, config2;
	u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
	ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
						  phy_index, port);
	phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
	/* Select the phy type */
	switch (phy_type) {
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
		mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
		*phy = phy_8073;
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
		*phy = phy_8705;
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
		*phy = phy_8706;
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
		mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
		*phy = phy_8726;
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
		/* BCM8727_NOC => BCM8727 no over current */
		mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
		*phy = phy_8727;
		phy->flags |= FLAGS_NOC;
		break;
Y
Yaniv Rosner 已提交
7598
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
Y
Yaniv Rosner 已提交
7599 7600 7601 7602 7603 7604 7605 7606 7607 7608
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
		mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
		*phy = phy_8727;
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
		*phy = phy_8481;
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
		*phy = phy_84823;
		break;
7609 7610 7611
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
		*phy = phy_84833;
		break;
Y
Yaniv Rosner 已提交
7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
		*phy = phy_7101;
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
		*phy = phy_null;
		return -EINVAL;
	default:
		*phy = phy_null;
		return 0;
	}

	phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
	bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);

7626 7627 7628 7629 7630
	/*
	 * The shmem address of the phy version is located on different
	 * structures. In case this structure is too old, do not set
	 * the address
	 */
Y
Yaniv Rosner 已提交
7631 7632
	config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
					dev_info.shared_hw_config.config2));
Y
Yaniv Rosner 已提交
7633 7634 7635
	if (phy_index == EXT_PHY1) {
		phy->ver_addr = shmem_base + offsetof(struct shmem_region,
				port_mb[port].ext_phy_fw_version);
Y
Yaniv Rosner 已提交
7636

Y
Yaniv Rosner 已提交
7637 7638 7639 7640
		/* Check specific mdc mdio settings */
		if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
			mdc_mdio_access = config2 &
			SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
Y
Yaniv Rosner 已提交
7641 7642
	} else {
		u32 size = REG_RD(bp, shmem2_base);
Y
Yaniv Rosner 已提交
7643

Y
Yaniv Rosner 已提交
7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656
		if (size >
		    offsetof(struct shmem2_region, ext_phy_fw_version2)) {
			phy->ver_addr = shmem2_base +
			    offsetof(struct shmem2_region,
				     ext_phy_fw_version2[port]);
		}
		/* Check specific mdc mdio settings */
		if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
			mdc_mdio_access = (config2 &
			SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
			(SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
			 SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
	}
Y
Yaniv Rosner 已提交
7657 7658
	phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);

7659
	/*
Y
Yaniv Rosner 已提交
7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672
	 * In case mdc/mdio_access of the external phy is different than the
	 * mdc/mdio access of the XGXS, a HW lock must be taken in each access
	 * to prevent one port interfere with another port's CL45 operations.
	 */
	if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
		phy->flags |= FLAGS_HW_LOCK_REQUIRED;
	DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
		   phy_type, port, phy_index);
	DP(NETIF_MSG_LINK, "             addr=0x%x, mdio_ctl=0x%x\n",
		   phy->addr, phy->mdio_ctrl);
	return 0;
}

Y
Yaniv Rosner 已提交
7673 7674
static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
			      u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
Y
Yaniv Rosner 已提交
7675
{
Y
Yaniv Rosner 已提交
7676
	int status = 0;
Y
Yaniv Rosner 已提交
7677 7678 7679
	phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
	if (phy_index == INT_PHY)
		return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
Y
Yaniv Rosner 已提交
7680
	status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
Y
Yaniv Rosner 已提交
7681 7682 7683 7684 7685 7686
					port, phy);
	return status;
}

static void bnx2x_phy_def_cfg(struct link_params *params,
			      struct bnx2x_phy *phy,
Y
Yaniv Rosner 已提交
7687
			      u8 phy_index)
Y
Yaniv Rosner 已提交
7688 7689 7690 7691
{
	struct bnx2x *bp = params->bp;
	u32 link_config;
	/* Populate the default phy configuration for MF mode */
Y
Yaniv Rosner 已提交
7692 7693
	if (phy_index == EXT_PHY2) {
		link_config = REG_RD(bp, params->shmem_base +
Y
Yaniv Rosner 已提交
7694
				     offsetof(struct shmem_region, dev_info.
Y
Yaniv Rosner 已提交
7695 7696
			port_feature_config[params->port].link_config2));
		phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
Y
Yaniv Rosner 已提交
7697 7698
					     offsetof(struct shmem_region,
						      dev_info.
Y
Yaniv Rosner 已提交
7699 7700 7701
			port_hw_config[params->port].speed_capability_mask2));
	} else {
		link_config = REG_RD(bp, params->shmem_base +
Y
Yaniv Rosner 已提交
7702
				     offsetof(struct shmem_region, dev_info.
Y
Yaniv Rosner 已提交
7703 7704
				port_feature_config[params->port].link_config));
		phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
Y
Yaniv Rosner 已提交
7705 7706 7707
					     offsetof(struct shmem_region,
						      dev_info.
			port_hw_config[params->port].speed_capability_mask));
Y
Yaniv Rosner 已提交
7708 7709 7710
	}
	DP(NETIF_MSG_LINK, "Default config phy idx %x cfg 0x%x speed_cap_mask"
		       " 0x%x\n", phy_index, link_config, phy->speed_cap_mask);
Y
Yaniv Rosner 已提交
7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756

	phy->req_duplex = DUPLEX_FULL;
	switch (link_config  & PORT_FEATURE_LINK_SPEED_MASK) {
	case PORT_FEATURE_LINK_SPEED_10M_HALF:
		phy->req_duplex = DUPLEX_HALF;
	case PORT_FEATURE_LINK_SPEED_10M_FULL:
		phy->req_line_speed = SPEED_10;
		break;
	case PORT_FEATURE_LINK_SPEED_100M_HALF:
		phy->req_duplex = DUPLEX_HALF;
	case PORT_FEATURE_LINK_SPEED_100M_FULL:
		phy->req_line_speed = SPEED_100;
		break;
	case PORT_FEATURE_LINK_SPEED_1G:
		phy->req_line_speed = SPEED_1000;
		break;
	case PORT_FEATURE_LINK_SPEED_2_5G:
		phy->req_line_speed = SPEED_2500;
		break;
	case PORT_FEATURE_LINK_SPEED_10G_CX4:
		phy->req_line_speed = SPEED_10000;
		break;
	default:
		phy->req_line_speed = SPEED_AUTO_NEG;
		break;
	}

	switch (link_config  & PORT_FEATURE_FLOW_CONTROL_MASK) {
	case PORT_FEATURE_FLOW_CONTROL_AUTO:
		phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
		break;
	case PORT_FEATURE_FLOW_CONTROL_TX:
		phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
		break;
	case PORT_FEATURE_FLOW_CONTROL_RX:
		phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
		break;
	case PORT_FEATURE_FLOW_CONTROL_BOTH:
		phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
		break;
	default:
		phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
		break;
	}
}

Y
Yaniv Rosner 已提交
7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789
u32 bnx2x_phy_selection(struct link_params *params)
{
	u32 phy_config_swapped, prio_cfg;
	u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;

	phy_config_swapped = params->multi_phy_config &
		PORT_HW_CFG_PHY_SWAPPED_ENABLED;

	prio_cfg = params->multi_phy_config &
			PORT_HW_CFG_PHY_SELECTION_MASK;

	if (phy_config_swapped) {
		switch (prio_cfg) {
		case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
		     return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
		     break;
		case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
		     return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
		     break;
		case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
		     return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
		     break;
		case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
		     return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
		     break;
		}
	} else
		return_cfg = prio_cfg;

	return return_cfg;
}


Y
Yaniv Rosner 已提交
7790
int bnx2x_phy_probe(struct link_params *params)
Y
Yaniv Rosner 已提交
7791 7792
{
	u8 phy_index, actual_phy_idx, link_cfg_idx;
Y
Yaniv Rosner 已提交
7793
	u32 phy_config_swapped, sync_offset, media_types;
Y
Yaniv Rosner 已提交
7794 7795 7796 7797
	struct bnx2x *bp = params->bp;
	struct bnx2x_phy *phy;
	params->num_phys = 0;
	DP(NETIF_MSG_LINK, "Begin phy probe\n");
Y
Yaniv Rosner 已提交
7798 7799
	phy_config_swapped = params->multi_phy_config &
		PORT_HW_CFG_PHY_SWAPPED_ENABLED;
Y
Yaniv Rosner 已提交
7800 7801 7802 7803 7804

	for (phy_index = INT_PHY; phy_index < MAX_PHYS;
	      phy_index++) {
		link_cfg_idx = LINK_CONFIG_IDX(phy_index);
		actual_phy_idx = phy_index;
Y
Yaniv Rosner 已提交
7805 7806 7807 7808 7809 7810 7811 7812 7813
		if (phy_config_swapped) {
			if (phy_index == EXT_PHY1)
				actual_phy_idx = EXT_PHY2;
			else if (phy_index == EXT_PHY2)
				actual_phy_idx = EXT_PHY1;
		}
		DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
			       " actual_phy_idx %x\n", phy_config_swapped,
			   phy_index, actual_phy_idx);
Y
Yaniv Rosner 已提交
7814 7815
		phy = &params->phy[actual_phy_idx];
		if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
Y
Yaniv Rosner 已提交
7816
				       params->shmem2_base, params->port,
Y
Yaniv Rosner 已提交
7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829
				       phy) != 0) {
			params->num_phys = 0;
			DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
				   phy_index);
			for (phy_index = INT_PHY;
			      phy_index < MAX_PHYS;
			      phy_index++)
				*phy = phy_null;
			return -EINVAL;
		}
		if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
			break;

Y
Yaniv Rosner 已提交
7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849
		sync_offset = params->shmem_base +
			offsetof(struct shmem_region,
			dev_info.port_hw_config[params->port].media_type);
		media_types = REG_RD(bp, sync_offset);

		/*
		 * Update media type for non-PMF sync only for the first time
		 * In case the media type changes afterwards, it will be updated
		 * using the update_status function
		 */
		if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
				    (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
				     actual_phy_idx))) == 0) {
			media_types |= ((phy->media_type &
					PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
				(PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
				 actual_phy_idx));
		}
		REG_WR(bp, sync_offset, media_types);

Y
Yaniv Rosner 已提交
7850
		bnx2x_phy_def_cfg(params, phy, phy_index);
Y
Yaniv Rosner 已提交
7851 7852 7853 7854 7855 7856 7857
		params->num_phys++;
	}

	DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
	return 0;
}

7858 7859
void bnx2x_init_bmac_loopback(struct link_params *params,
			      struct link_vars *vars)
Y
Yaniv Rosner 已提交
7860 7861 7862 7863 7864 7865 7866
{
	struct bnx2x *bp = params->bp;
		vars->link_up = 1;
		vars->line_speed = SPEED_10000;
		vars->duplex = DUPLEX_FULL;
		vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
		vars->mac_type = MAC_TYPE_BMAC;
Y
Yaniv Rosner 已提交
7867

Y
Yaniv Rosner 已提交
7868
		vars->phy_flags = PHY_XGXS_FLAG;
Y
Yaniv Rosner 已提交
7869

Y
Yaniv Rosner 已提交
7870
		bnx2x_xgxs_deassert(params);
Y
Yaniv Rosner 已提交
7871

Y
Yaniv Rosner 已提交
7872 7873
		/* set bmac loopback */
		bnx2x_bmac_enable(params, vars, 1);
Y
Yaniv Rosner 已提交
7874

Y
Yaniv Rosner 已提交
7875
		REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
7876
}
Y
Yaniv Rosner 已提交
7877

7878 7879 7880 7881
void bnx2x_init_emac_loopback(struct link_params *params,
			      struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
7882 7883 7884 7885 7886
		vars->link_up = 1;
		vars->line_speed = SPEED_1000;
		vars->duplex = DUPLEX_FULL;
		vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
		vars->mac_type = MAC_TYPE_EMAC;
Y
Yaniv Rosner 已提交
7887

Y
Yaniv Rosner 已提交
7888
		vars->phy_flags = PHY_XGXS_FLAG;
Y
Yaniv Rosner 已提交
7889

Y
Yaniv Rosner 已提交
7890 7891 7892 7893
		bnx2x_xgxs_deassert(params);
		/* set bmac loopback */
		bnx2x_emac_enable(params, vars, 1);
		bnx2x_emac_program(params, vars);
Y
Yaniv Rosner 已提交
7894
		REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
7895
}
Y
Yaniv Rosner 已提交
7896

7897 7898 7899 7900
void bnx2x_init_xgxs_loopback(struct link_params *params,
			      struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
Y
Yaniv Rosner 已提交
7901 7902
		vars->link_up = 1;
		vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Y
Yaniv Rosner 已提交
7903
		vars->duplex = DUPLEX_FULL;
7904
	if (params->req_line_speed[0] == SPEED_1000)
Y
Yaniv Rosner 已提交
7905
			vars->line_speed = SPEED_1000;
7906
	else
Y
Yaniv Rosner 已提交
7907
			vars->line_speed = SPEED_10000;
7908

7909

7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920
	bnx2x_xgxs_deassert(params);
	bnx2x_link_initialize(params, vars);

	if (params->req_line_speed[0] == SPEED_1000) {
		bnx2x_emac_program(params, vars);
		bnx2x_emac_enable(params, vars, 0);

	} else
		bnx2x_bmac_enable(params, vars, 0);


Y
Yaniv Rosner 已提交
7921 7922 7923 7924 7925
		if (params->loopback_mode == LOOPBACK_XGXS) {
			/* set 10G XGXS loopback */
			params->phy[INT_PHY].config_loopback(
				&params->phy[INT_PHY],
				params);
7926

Y
Yaniv Rosner 已提交
7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937
		} else {
			/* set external phy loopback */
			u8 phy_index;
			for (phy_index = EXT_PHY1;
			      phy_index < params->num_phys; phy_index++) {
				if (params->phy[phy_index].config_loopback)
					params->phy[phy_index].config_loopback(
						&params->phy[phy_index],
						params);
			}
		}
Y
Yaniv Rosner 已提交
7938
		REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
Y
Yaniv Rosner 已提交
7939

7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988
	bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
}

int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
{
	struct bnx2x *bp = params->bp;
	DP(NETIF_MSG_LINK, "Phy Initialization started\n");
	DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
		   params->req_line_speed[0], params->req_flow_ctrl[0]);
	DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
		   params->req_line_speed[1], params->req_flow_ctrl[1]);
	vars->link_status = 0;
	vars->phy_link_up = 0;
	vars->link_up = 0;
	vars->line_speed = 0;
	vars->duplex = DUPLEX_FULL;
	vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
	vars->mac_type = MAC_TYPE_NONE;
	vars->phy_flags = 0;

	/* disable attentions */
	bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
		       (NIG_MASK_XGXS0_LINK_STATUS |
			NIG_MASK_XGXS0_LINK10G |
			NIG_MASK_SERDES0_LINK_STATUS |
			NIG_MASK_MI_INT));

	bnx2x_emac_init(params, vars);

	if (params->num_phys == 0) {
		DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
		return -EINVAL;
	}
	set_phy_vars(params, vars);

	DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
	switch (params->loopback_mode) {
	case LOOPBACK_BMAC:
		bnx2x_init_bmac_loopback(params, vars);
		break;
	case LOOPBACK_EMAC:
		bnx2x_init_emac_loopback(params, vars);
		break;
	case LOOPBACK_XGXS:
	case LOOPBACK_EXT_PHY:
		bnx2x_init_xgxs_loopback(params, vars);
		break;
	default:
		/* No loopback */
Y
Yaniv Rosner 已提交
7989 7990 7991 7992
		if (params->switch_cfg == SWITCH_CFG_10G)
			bnx2x_xgxs_deassert(params);
		else
			bnx2x_serdes_deassert(bp, params->port);
7993

Y
Yaniv Rosner 已提交
7994 7995 7996
		bnx2x_link_initialize(params, vars);
		msleep(30);
		bnx2x_link_int_enable(params);
7997
		break;
Y
Yaniv Rosner 已提交
7998
	}
Y
Yaniv Rosner 已提交
7999 8000
	return 0;
}
Y
Yaniv Rosner 已提交
8001 8002 8003

int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
		     u8 reset_ext_phy)
Y
Yaniv Rosner 已提交
8004 8005
{
	struct bnx2x *bp = params->bp;
8006
	u8 phy_index, port = params->port, clear_latch_ind = 0;
Y
Yaniv Rosner 已提交
8007 8008 8009 8010 8011
	DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
	/* disable attentions */
	vars->link_status = 0;
	bnx2x_update_mng(params, vars->link_status);
	bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
Y
Yaniv Rosner 已提交
8012 8013 8014 8015
		       (NIG_MASK_XGXS0_LINK_STATUS |
			NIG_MASK_XGXS0_LINK10G |
			NIG_MASK_SERDES0_LINK_STATUS |
			NIG_MASK_MI_INT));
Y
Yaniv Rosner 已提交
8016

Y
Yaniv Rosner 已提交
8017 8018
	/* activate nig drain */
	REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
Y
Yaniv Rosner 已提交
8019

Y
Yaniv Rosner 已提交
8020 8021 8022
	/* disable nig egress interface */
	REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
	REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
Y
Yaniv Rosner 已提交
8023

Y
Yaniv Rosner 已提交
8024 8025
	/* Stop BigMac rx */
	bnx2x_bmac_rx_disable(bp, port);
Y
Yaniv Rosner 已提交
8026

Y
Yaniv Rosner 已提交
8027 8028
	/* disable emac */
	REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
Y
Yaniv Rosner 已提交
8029

Y
Yaniv Rosner 已提交
8030
	msleep(10);
L
Lucas De Marchi 已提交
8031
	/* The PHY reset is controlled by GPIO 1
Y
Yaniv Rosner 已提交
8032 8033 8034
	 * Hold it as vars low
	 */
	 /* clear link led */
8035 8036
	bnx2x_set_led(params, vars, LED_MODE_OFF, 0);

Y
Yaniv Rosner 已提交
8037 8038 8039 8040 8041 8042 8043
	if (reset_ext_phy) {
		for (phy_index = EXT_PHY1; phy_index < params->num_phys;
		      phy_index++) {
			if (params->phy[phy_index].link_reset)
				params->phy[phy_index].link_reset(
					&params->phy[phy_index],
					params);
8044 8045 8046
			if (params->phy[phy_index].flags &
			    FLAGS_REARM_LATCH_SIGNAL)
				clear_latch_ind = 1;
Y
Yaniv Rosner 已提交
8047 8048 8049
		}
	}

8050 8051 8052 8053 8054 8055
	if (clear_latch_ind) {
		/* Clear latching indication */
		bnx2x_rearm_latch_signal(bp, port, 0);
		bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
			       1 << NIG_LATCH_BC_ENABLE_MI_INT);
	}
Y
Yaniv Rosner 已提交
8056 8057 8058 8059 8060 8061
	if (params->phy[INT_PHY].link_reset)
		params->phy[INT_PHY].link_reset(
			&params->phy[INT_PHY], params);
	/* reset BigMac */
	REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
	       (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
Y
Yaniv Rosner 已提交
8062

Y
Yaniv Rosner 已提交
8063 8064 8065 8066 8067 8068
	/* disable nig ingress interface */
	REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
	REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
	REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
	REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
	vars->link_up = 0;
Y
Yaniv Rosner 已提交
8069 8070 8071
	return 0;
}

Y
Yaniv Rosner 已提交
8072 8073 8074
/****************************************************************************/
/*				Common function				    */
/****************************************************************************/
Y
Yaniv Rosner 已提交
8075 8076 8077 8078
static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
				      u32 shmem_base_path[],
				      u32 shmem2_base_path[], u8 phy_index,
				      u32 chip_id)
Y
Yaniv Rosner 已提交
8079
{
Y
Yaniv Rosner 已提交
8080 8081
	struct bnx2x_phy phy[PORT_MAX];
	struct bnx2x_phy *phy_blk[PORT_MAX];
Y
Yaniv Rosner 已提交
8082
	u16 val;
Y
Yaniv Rosner 已提交
8083
	s8 port = 0;
D
Dmitry Kravkov 已提交
8084
	s8 port_of_path = 0;
Y
Yaniv Rosner 已提交
8085 8086 8087 8088 8089
	u32 swap_val, swap_override;
	swap_val = REG_RD(bp,  NIG_REG_PORT_SWAP);
	swap_override = REG_RD(bp,  NIG_REG_STRAP_OVERRIDE);
	port ^= (swap_val && swap_override);
	bnx2x_ext_phy_hw_reset(bp, port);
Y
Yaniv Rosner 已提交
8090 8091
	/* PART1 - Reset both phys */
	for (port = PORT_MAX - 1; port >= PORT_0; port--) {
D
Dmitry Kravkov 已提交
8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103
		u32 shmem_base, shmem2_base;
		/* In E2, same phy is using for port0 of the two paths */
		if (CHIP_IS_E2(bp)) {
			shmem_base = shmem_base_path[port];
			shmem2_base = shmem2_base_path[port];
			port_of_path = 0;
		} else {
			shmem_base = shmem_base_path[0];
			shmem2_base = shmem2_base_path[0];
			port_of_path = port;
		}

Y
Yaniv Rosner 已提交
8104
		/* Extract the ext phy address for the port */
Y
Yaniv Rosner 已提交
8105
		if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
D
Dmitry Kravkov 已提交
8106
				       port_of_path, &phy[port]) !=
Y
Yaniv Rosner 已提交
8107 8108 8109 8110
		    0) {
			DP(NETIF_MSG_LINK, "populate_phy failed\n");
			return -EINVAL;
		}
Y
Yaniv Rosner 已提交
8111
		/* disable attentions */
8112 8113
		bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
			       port_of_path*4,
Y
Yaniv Rosner 已提交
8114 8115 8116 8117
			       (NIG_MASK_XGXS0_LINK_STATUS |
				NIG_MASK_XGXS0_LINK10G |
				NIG_MASK_SERDES0_LINK_STATUS |
				NIG_MASK_MI_INT));
Y
Yaniv Rosner 已提交
8118 8119 8120 8121

		/* Need to take the phy out of low power mode in order
			to write to access its registers */
		bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
8122 8123
			       MISC_REGISTERS_GPIO_OUTPUT_HIGH,
			       port);
Y
Yaniv Rosner 已提交
8124 8125

		/* Reset the phy */
Y
Yaniv Rosner 已提交
8126
		bnx2x_cl45_write(bp, &phy[port],
Y
Yaniv Rosner 已提交
8127 8128 8129
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_CTRL,
				 1<<15);
Y
Yaniv Rosner 已提交
8130 8131 8132 8133 8134
	}

	/* Add delay of 150ms after reset */
	msleep(150);

Y
Yaniv Rosner 已提交
8135 8136 8137 8138 8139 8140 8141 8142
	if (phy[PORT_0].addr & 0x1) {
		phy_blk[PORT_0] = &(phy[PORT_1]);
		phy_blk[PORT_1] = &(phy[PORT_0]);
	} else {
		phy_blk[PORT_0] = &(phy[PORT_0]);
		phy_blk[PORT_1] = &(phy[PORT_1]);
	}

Y
Yaniv Rosner 已提交
8143 8144
	/* PART2 - Download firmware to both phys */
	for (port = PORT_MAX - 1; port >= PORT_0; port--) {
D
Dmitry Kravkov 已提交
8145 8146 8147 8148
		if (CHIP_IS_E2(bp))
			port_of_path = 0;
		else
			port_of_path = port;
Y
Yaniv Rosner 已提交
8149

D
Dmitry Kravkov 已提交
8150 8151
		DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
			   phy_blk[port]->addr);
8152 8153
		if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
						      port_of_path))
Y
Yaniv Rosner 已提交
8154 8155 8156
			return -EINVAL;

		/* Only set bit 10 = 1 (Tx power down) */
Y
Yaniv Rosner 已提交
8157
		bnx2x_cl45_read(bp, phy_blk[port],
Y
Yaniv Rosner 已提交
8158 8159
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_TX_POWER_DOWN, &val);
Y
Yaniv Rosner 已提交
8160 8161

		/* Phase1 of TX_POWER_DOWN reset */
Y
Yaniv Rosner 已提交
8162
		bnx2x_cl45_write(bp, phy_blk[port],
Y
Yaniv Rosner 已提交
8163 8164 8165
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_TX_POWER_DOWN,
				 (val | 1<<10));
Y
Yaniv Rosner 已提交
8166 8167
	}

8168 8169 8170 8171
	/*
	 * Toggle Transmitter: Power down and then up with 600ms delay
	 * between
	 */
Y
Yaniv Rosner 已提交
8172 8173 8174 8175
	msleep(600);

	/* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
	for (port = PORT_MAX - 1; port >= PORT_0; port--) {
E
Eilon Greenstein 已提交
8176
		/* Phase2 of POWER_DOWN_RESET */
Y
Yaniv Rosner 已提交
8177
		/* Release bit 10 (Release Tx power down) */
Y
Yaniv Rosner 已提交
8178
		bnx2x_cl45_read(bp, phy_blk[port],
Y
Yaniv Rosner 已提交
8179 8180
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_TX_POWER_DOWN, &val);
Y
Yaniv Rosner 已提交
8181

Y
Yaniv Rosner 已提交
8182
		bnx2x_cl45_write(bp, phy_blk[port],
Y
Yaniv Rosner 已提交
8183 8184
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
Y
Yaniv Rosner 已提交
8185 8186 8187
		msleep(15);

		/* Read modify write the SPI-ROM version select register */
Y
Yaniv Rosner 已提交
8188
		bnx2x_cl45_read(bp, phy_blk[port],
Y
Yaniv Rosner 已提交
8189 8190
				MDIO_PMA_DEVAD,
				MDIO_PMA_REG_EDC_FFE_MAIN, &val);
Y
Yaniv Rosner 已提交
8191
		bnx2x_cl45_write(bp, phy_blk[port],
Y
Yaniv Rosner 已提交
8192 8193
				 MDIO_PMA_DEVAD,
				 MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
Y
Yaniv Rosner 已提交
8194 8195 8196

		/* set GPIO2 back to LOW */
		bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Y
Yaniv Rosner 已提交
8197
			       MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Y
Yaniv Rosner 已提交
8198 8199 8200
	}
	return 0;
}
Y
Yaniv Rosner 已提交
8201 8202 8203 8204
static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
				      u32 shmem_base_path[],
				      u32 shmem2_base_path[], u8 phy_index,
				      u32 chip_id)
Y
Yaniv Rosner 已提交
8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215
{
	u32 val;
	s8 port;
	struct bnx2x_phy phy;
	/* Use port1 because of the static port-swap */
	/* Enable the module detection interrupt */
	val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
	val |= ((1<<MISC_REGISTERS_GPIO_3)|
		(1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
	REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);

8216
	bnx2x_ext_phy_hw_reset(bp, 0);
Y
Yaniv Rosner 已提交
8217 8218
	msleep(5);
	for (port = 0; port < PORT_MAX; port++) {
D
Dmitry Kravkov 已提交
8219 8220 8221 8222 8223 8224 8225 8226 8227 8228
		u32 shmem_base, shmem2_base;

		/* In E2, same phy is using for port0 of the two paths */
		if (CHIP_IS_E2(bp)) {
			shmem_base = shmem_base_path[port];
			shmem2_base = shmem2_base_path[port];
		} else {
			shmem_base = shmem_base_path[0];
			shmem2_base = shmem2_base_path[0];
		}
Y
Yaniv Rosner 已提交
8229
		/* Extract the ext phy address for the port */
Y
Yaniv Rosner 已提交
8230
		if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Y
Yaniv Rosner 已提交
8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243
				       port, &phy) !=
		    0) {
			DP(NETIF_MSG_LINK, "populate phy failed\n");
			return -EINVAL;
		}

		/* Reset phy*/
		bnx2x_cl45_write(bp, &phy,
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);


		/* Set fault module detected LED on */
		bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
Y
Yaniv Rosner 已提交
8244 8245
			       MISC_REGISTERS_GPIO_HIGH,
			       port);
Y
Yaniv Rosner 已提交
8246 8247 8248 8249
	}

	return 0;
}
8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294
static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
					 u8 *io_gpio, u8 *io_port)
{

	u32 phy_gpio_reset = REG_RD(bp, shmem_base +
					  offsetof(struct shmem_region,
				dev_info.port_hw_config[PORT_0].default_cfg));
	switch (phy_gpio_reset) {
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
		*io_gpio = 0;
		*io_port = 0;
		break;
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
		*io_gpio = 1;
		*io_port = 0;
		break;
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
		*io_gpio = 2;
		*io_port = 0;
		break;
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
		*io_gpio = 3;
		*io_port = 0;
		break;
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
		*io_gpio = 0;
		*io_port = 1;
		break;
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
		*io_gpio = 1;
		*io_port = 1;
		break;
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
		*io_gpio = 2;
		*io_port = 1;
		break;
	case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
		*io_gpio = 3;
		*io_port = 1;
		break;
	default:
		/* Don't override the io_gpio and io_port */
		break;
	}
}
Y
Yaniv Rosner 已提交
8295 8296 8297 8298 8299

static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
				      u32 shmem_base_path[],
				      u32 shmem2_base_path[], u8 phy_index,
				      u32 chip_id)
E
Eilon Greenstein 已提交
8300
{
8301
	s8 port, reset_gpio;
E
Eilon Greenstein 已提交
8302
	u32 swap_val, swap_override;
Y
Yaniv Rosner 已提交
8303 8304
	struct bnx2x_phy phy[PORT_MAX];
	struct bnx2x_phy *phy_blk[PORT_MAX];
D
Dmitry Kravkov 已提交
8305
	s8 port_of_path;
Y
Yaniv Rosner 已提交
8306 8307
	swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
	swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
E
Eilon Greenstein 已提交
8308

8309
	reset_gpio = MISC_REGISTERS_GPIO_1;
Y
Yaniv Rosner 已提交
8310
	port = 1;
E
Eilon Greenstein 已提交
8311

8312 8313 8314 8315 8316 8317
	/*
	 * Retrieve the reset gpio/port which control the reset.
	 * Default is GPIO1, PORT1
	 */
	bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
				     (u8 *)&reset_gpio, (u8 *)&port);
Y
Yaniv Rosner 已提交
8318 8319 8320 8321

	/* Calculate the port based on port swap */
	port ^= (swap_val && swap_override);

8322 8323 8324 8325 8326 8327 8328
	/* Initiate PHY reset*/
	bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
		       port);
	msleep(1);
	bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
		       port);

Y
Yaniv Rosner 已提交
8329
	msleep(5);
E
Eilon Greenstein 已提交
8330

E
Eilon Greenstein 已提交
8331
	/* PART1 - Reset both phys */
Y
Yaniv Rosner 已提交
8332
	for (port = PORT_MAX - 1; port >= PORT_0; port--) {
D
Dmitry Kravkov 已提交
8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345
		u32 shmem_base, shmem2_base;

		/* In E2, same phy is using for port0 of the two paths */
		if (CHIP_IS_E2(bp)) {
			shmem_base = shmem_base_path[port];
			shmem2_base = shmem2_base_path[port];
			port_of_path = 0;
		} else {
			shmem_base = shmem_base_path[0];
			shmem2_base = shmem2_base_path[0];
			port_of_path = port;
		}

E
Eilon Greenstein 已提交
8346
		/* Extract the ext phy address for the port */
Y
Yaniv Rosner 已提交
8347
		if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
D
Dmitry Kravkov 已提交
8348
				       port_of_path, &phy[port]) !=
Y
Yaniv Rosner 已提交
8349 8350 8351 8352
				       0) {
			DP(NETIF_MSG_LINK, "populate phy failed\n");
			return -EINVAL;
		}
E
Eilon Greenstein 已提交
8353
		/* disable attentions */
D
Dmitry Kravkov 已提交
8354 8355 8356 8357 8358 8359
		bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
			       port_of_path*4,
			       (NIG_MASK_XGXS0_LINK_STATUS |
				NIG_MASK_XGXS0_LINK10G |
				NIG_MASK_SERDES0_LINK_STATUS |
				NIG_MASK_MI_INT));
E
Eilon Greenstein 已提交
8360 8361 8362


		/* Reset the phy */
Y
Yaniv Rosner 已提交
8363
		bnx2x_cl45_write(bp, &phy[port],
Y
Yaniv Rosner 已提交
8364
				 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
E
Eilon Greenstein 已提交
8365 8366 8367 8368
	}

	/* Add delay of 150ms after reset */
	msleep(150);
Y
Yaniv Rosner 已提交
8369 8370 8371 8372 8373 8374 8375
	if (phy[PORT_0].addr & 0x1) {
		phy_blk[PORT_0] = &(phy[PORT_1]);
		phy_blk[PORT_1] = &(phy[PORT_0]);
	} else {
		phy_blk[PORT_0] = &(phy[PORT_0]);
		phy_blk[PORT_1] = &(phy[PORT_1]);
	}
E
Eilon Greenstein 已提交
8376
	/* PART2 - Download firmware to both phys */
Y
Yaniv Rosner 已提交
8377
	for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Y
Yaniv Rosner 已提交
8378
		if (CHIP_IS_E2(bp))
D
Dmitry Kravkov 已提交
8379 8380 8381 8382 8383
			port_of_path = 0;
		else
			port_of_path = port;
		DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
			   phy_blk[port]->addr);
8384 8385
		if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
						      port_of_path))
E
Eilon Greenstein 已提交
8386 8387
			return -EINVAL;

8388
	}
E
Eilon Greenstein 已提交
8389 8390 8391
	return 0;
}

Y
Yaniv Rosner 已提交
8392 8393 8394
static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
				     u32 shmem2_base_path[], u8 phy_index,
				     u32 ext_phy_type, u32 chip_id)
Y
Yaniv Rosner 已提交
8395
{
Y
Yaniv Rosner 已提交
8396
	int rc = 0;
Y
Yaniv Rosner 已提交
8397 8398 8399

	switch (ext_phy_type) {
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
D
Dmitry Kravkov 已提交
8400 8401 8402
		rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
						shmem2_base_path,
						phy_index, chip_id);
Y
Yaniv Rosner 已提交
8403
		break;
Y
Yaniv Rosner 已提交
8404
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
E
Eilon Greenstein 已提交
8405 8406
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
D
Dmitry Kravkov 已提交
8407 8408 8409
		rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
						shmem2_base_path,
						phy_index, chip_id);
E
Eilon Greenstein 已提交
8410 8411
		break;

E
Eilon Greenstein 已提交
8412
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
8413 8414 8415 8416
		/*
		 * GPIO1 affects both ports, so there's need to pull
		 * it for single port alone
		 */
D
Dmitry Kravkov 已提交
8417 8418 8419
		rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
						shmem2_base_path,
						phy_index, chip_id);
Y
Yaniv Rosner 已提交
8420 8421 8422
		break;
	case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
		rc = -EINVAL;
Y
Yaniv Rosner 已提交
8423
		break;
Y
Yaniv Rosner 已提交
8424 8425
	default:
		DP(NETIF_MSG_LINK,
8426 8427
			   "ext_phy 0x%x common init not required\n",
			   ext_phy_type);
Y
Yaniv Rosner 已提交
8428 8429 8430
		break;
	}

8431 8432 8433 8434
	if (rc != 0)
		netdev_err(bp->dev,  "Warning: PHY was not initialized,"
				      " Port %d\n",
			 0);
Y
Yaniv Rosner 已提交
8435 8436 8437
	return rc;
}

Y
Yaniv Rosner 已提交
8438 8439
int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
			  u32 shmem2_base_path[], u32 chip_id)
Y
Yaniv Rosner 已提交
8440
{
Y
Yaniv Rosner 已提交
8441
	int rc = 0;
8442
	u32 phy_ver;
Y
Yaniv Rosner 已提交
8443 8444 8445 8446
	u8 phy_index;
	u32 ext_phy_type, ext_phy_config;
	DP(NETIF_MSG_LINK, "Begin common phy init\n");

8447 8448 8449 8450 8451 8452 8453 8454 8455 8456
	/* Check if common init was already done */
	phy_ver = REG_RD(bp, shmem_base_path[0] +
			 offsetof(struct shmem_region,
				  port_mb[PORT_0].ext_phy_fw_version));
	if (phy_ver) {
		DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
			       phy_ver);
		return 0;
	}

Y
Yaniv Rosner 已提交
8457 8458 8459 8460
	/* Read the ext_phy_type for arbitrary port(0) */
	for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
	      phy_index++) {
		ext_phy_config = bnx2x_get_ext_phy_config(bp,
D
Dmitry Kravkov 已提交
8461
							  shmem_base_path[0],
Y
Yaniv Rosner 已提交
8462 8463
							  phy_index, 0);
		ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
D
Dmitry Kravkov 已提交
8464 8465 8466 8467
		rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
						shmem2_base_path,
						phy_index, ext_phy_type,
						chip_id);
Y
Yaniv Rosner 已提交
8468 8469 8470
	}
	return rc;
}
8471

Y
Yaniv Rosner 已提交
8472
u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
8473 8474 8475 8476 8477
{
	u8 phy_index;
	struct bnx2x_phy phy;
	for (phy_index = INT_PHY; phy_index < MAX_PHYS;
	      phy_index++) {
Y
Yaniv Rosner 已提交
8478
		if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491
				       0, &phy) != 0) {
			DP(NETIF_MSG_LINK, "populate phy failed\n");
			return 0;
		}

		if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
			return 1;
	}
	return 0;
}

u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
			     u32 shmem_base,
Y
Yaniv Rosner 已提交
8492
			     u32 shmem2_base,
8493 8494 8495 8496 8497 8498
			     u8 port)
{
	u8 phy_index, fan_failure_det_req = 0;
	struct bnx2x_phy phy;
	for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
	      phy_index++) {
Y
Yaniv Rosner 已提交
8499
		if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
8500 8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523
				       port, &phy)
		    != 0) {
			DP(NETIF_MSG_LINK, "populate phy failed\n");
			return 0;
		}
		fan_failure_det_req |= (phy.flags &
					FLAGS_FAN_FAILURE_DET_REQ);
	}
	return fan_failure_det_req;
}

void bnx2x_hw_reset_phy(struct link_params *params)
{
	u8 phy_index;
	for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
	      phy_index++) {
		if (params->phy[phy_index].hw_reset) {
			params->phy[phy_index].hw_reset(
				&params->phy[phy_index],
				params);
			params->phy[phy_index] = phy_null;
		}
	}
}