ci.h 7.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * ci.h - common structures, functions, and macros of the ChipIdea driver
 *
 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
 *
 * Author: David Lopo
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
#define __DRIVERS_USB_CHIPIDEA_CI_H

#include <linux/list.h>
17
#include <linux/irqreturn.h>
18
#include <linux/usb.h>
19 20 21 22 23
#include <linux/usb/gadget.h>

/******************************************************************************
 * DEFINE
 *****************************************************************************/
24
#define TD_PAGE_COUNT      5
25
#define CI_HDRC_PAGE_SIZE  4096ul /* page size for TD's */
26 27 28 29 30
#define ENDPT_MAX          32

/******************************************************************************
 * STRUCTURES
 *****************************************************************************/
31
/**
32
 * struct ci_hw_ep - endpoint representation
33 34 35 36 37 38 39
 * @ep: endpoint structure for gadget drivers
 * @dir: endpoint direction (TX/RX)
 * @num: endpoint number
 * @type: endpoint type
 * @name: string description of the endpoint
 * @qh: queue head for this endpoint
 * @wedge: is the endpoint wedged
40
 * @ci: pointer to the controller
41 42 43
 * @lock: pointer to controller's spinlock
 * @td_pool: pointer to controller's TD pool
 */
44
struct ci_hw_ep {
45 46 47 48 49
	struct usb_ep				ep;
	u8					dir;
	u8					num;
	u8					type;
	char					name[16];
50
	struct {
51
		struct list_head	queue;
52
		struct ci_hw_qh		*ptr;
53 54 55
		dma_addr_t		dma;
	}					qh;
	int					wedge;
56 57

	/* global resources */
58
	struct ci_hdrc				*ci;
59 60
	spinlock_t				*lock;
	struct dma_pool				*td_pool;
61
	struct td_node				*pending_td;
62 63
};

64 65 66 67 68 69 70 71 72 73 74 75 76 77
enum ci_role {
	CI_ROLE_HOST = 0,
	CI_ROLE_GADGET,
	CI_ROLE_END,
};

/**
 * struct ci_role_driver - host/gadget role driver
 * start: start this role
 * stop: stop this role
 * irq: irq handler for this role
 * name: role name string (host/gadget)
 */
struct ci_role_driver {
78 79 80
	int		(*start)(struct ci_hdrc *);
	void		(*stop)(struct ci_hdrc *);
	irqreturn_t	(*irq)(struct ci_hdrc *);
81 82 83
	const char	*name;
};

84 85 86
/**
 * struct hw_bank - hardware register mapping representation
 * @lpm: set if the device is LPM capable
87
 * @phys: physical address of the controller's registers
88 89 90 91 92 93
 * @abs: absolute address of the beginning of register window
 * @cap: capability registers
 * @op: operational registers
 * @size: size of the register window
 * @regmap: register lookup table
 */
94
struct hw_bank {
95
	unsigned	lpm;
96
	resource_size_t	phys;
97 98 99 100 101
	void __iomem	*abs;
	void __iomem	*cap;
	void __iomem	*op;
	size_t		size;
	void __iomem	**regmap;
102 103
};

104
/**
105
 * struct ci_hdrc - chipidea device representation
106 107 108 109 110 111 112 113 114 115 116 117 118 119
 * @dev: pointer to parent device
 * @lock: access synchronization
 * @hw_bank: hardware register mapping
 * @irq: IRQ number
 * @roles: array of supported roles for this controller
 * @role: current role
 * @is_otg: if the device is otg-capable
 * @work: work for role changing
 * @wq: workqueue thread
 * @qh_pool: allocation pool for queue heads
 * @td_pool: allocation pool for transfer descriptors
 * @gadget: device side representation for peripheral controller
 * @driver: gadget driver
 * @hw_ep_max: total number of endpoints supported by hardware
120
 * @ci_hw_ep: array of endpoints
121 122 123 124 125 126 127 128 129
 * @ep0_dir: ep0 direction
 * @ep0out: pointer to ep0 OUT endpoint
 * @ep0in: pointer to ep0 IN endpoint
 * @status: ep0 status request
 * @setaddr: if we should set the address on status completion
 * @address: usb address received from the host
 * @remote_wakeup: host-enabled remote wakeup
 * @suspended: suspended by host
 * @test_mode: the selected test mode
130
 * @platdata: platform specific information supplied by parent device
131 132
 * @vbus_active: is VBUS active
 * @transceiver: pointer to USB PHY, if any
133
 * @hcd: pointer to usb_hcd for ehci host driver
134
 * @debugfs: root dentry for this controller in debugfs
135
 */
136
struct ci_hdrc {
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
	struct device			*dev;
	spinlock_t			lock;
	struct hw_bank			hw_bank;
	int				irq;
	struct ci_role_driver		*roles[CI_ROLE_END];
	enum ci_role			role;
	bool				is_otg;
	struct work_struct		work;
	struct workqueue_struct		*wq;

	struct dma_pool			*qh_pool;
	struct dma_pool			*td_pool;

	struct usb_gadget		gadget;
	struct usb_gadget_driver	*driver;
	unsigned			hw_ep_max;
153
	struct ci_hw_ep			ci_hw_ep[ENDPT_MAX];
154
	u32				ep0_dir;
155
	struct ci_hw_ep			*ep0out, *ep0in;
156 157 158 159 160 161 162 163

	struct usb_request		*status;
	bool				setaddr;
	u8				address;
	u8				remote_wakeup;
	u8				suspended;
	u8				test_mode;

164
	struct ci_hdrc_platform_data	*platdata;
165
	int				vbus_active;
166 167
	/* FIXME: some day, we'll not use global phy */
	bool				global_phy;
168
	struct usb_phy			*transceiver;
169
	struct usb_hcd			*hcd;
170
	struct dentry			*debugfs;
171 172
};

173
static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
174 175 176 177 178
{
	BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
	return ci->roles[ci->role];
}

179
static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
{
	int ret;

	if (role >= CI_ROLE_END)
		return -EINVAL;

	if (!ci->roles[role])
		return -ENXIO;

	ret = ci->roles[role]->start(ci);
	if (!ret)
		ci->role = role;
	return ret;
}

195
static inline void ci_role_stop(struct ci_hdrc *ci)
196 197 198 199 200 201 202 203 204 205 206
{
	enum ci_role role = ci->role;

	if (role == CI_ROLE_END)
		return;

	ci->role = CI_ROLE_END;

	ci->roles[role]->stop(ci);
}

207 208 209 210 211 212 213
/******************************************************************************
 * REGISTERS
 *****************************************************************************/
/* register size */
#define REG_BITS   (32)

/* register indices */
214
enum ci_hw_regs {
215 216 217 218 219 220 221 222 223 224 225 226
	CAP_CAPLENGTH,
	CAP_HCCPARAMS,
	CAP_DCCPARAMS,
	CAP_TESTMODE,
	CAP_LAST = CAP_TESTMODE,
	OP_USBCMD,
	OP_USBSTS,
	OP_USBINTR,
	OP_DEVICEADDR,
	OP_ENDPTLISTADDR,
	OP_PORTSC,
	OP_DEVLC,
227
	OP_OTGSC,
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
	OP_USBMODE,
	OP_ENDPTSETUPSTAT,
	OP_ENDPTPRIME,
	OP_ENDPTFLUSH,
	OP_ENDPTSTAT,
	OP_ENDPTCOMPLETE,
	OP_ENDPTCTRL,
	/* endptctrl1..15 follow */
	OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
};

/**
 * hw_read: reads from a hw register
 * @reg:  register index
 * @mask: bitfield mask
 *
 * This function returns register contents
 */
246
static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
247
{
248
	return ioread32(ci->hw_bank.regmap[reg]) & mask;
249 250 251 252 253 254 255 256
}

/**
 * hw_write: writes to a hw register
 * @reg:  register index
 * @mask: bitfield mask
 * @data: new value
 */
257
static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
258 259 260
			    u32 mask, u32 data)
{
	if (~mask)
261
		data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
262 263
			| (data & mask);

264
	iowrite32(data, ci->hw_bank.regmap[reg]);
265 266 267 268 269 270 271 272 273
}

/**
 * hw_test_and_clear: tests & clears a hw register
 * @reg:  register index
 * @mask: bitfield mask
 *
 * This function returns register contents
 */
274
static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
275 276
				    u32 mask)
{
277
	u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
278

279
	iowrite32(val, ci->hw_bank.regmap[reg]);
280 281 282 283 284 285 286 287 288 289 290
	return val;
}

/**
 * hw_test_and_write: tests & writes a hw register
 * @reg:  register index
 * @mask: bitfield mask
 * @data: new value
 *
 * This function returns register contents
 */
291
static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
292 293
				    u32 mask, u32 data)
{
294
	u32 val = hw_read(ci, reg, ~0);
295

296
	hw_write(ci, reg, mask, data);
297
	return (val & mask) >> __ffs(mask);
298 299
}

300
int hw_device_reset(struct ci_hdrc *ci, u32 mode);
301

302
int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
303

304
u8 hw_port_test_get(struct ci_hdrc *ci);
305 306

#endif	/* __DRIVERS_USB_CHIPIDEA_CI_H */