trans.c 37.4 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
W
Wey-Yi Guy 已提交
8
 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
W
Wey-Yi Guy 已提交
33
 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-drv.h"
72
#include "iwl-trans.h"
73 74
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-agn-hw.h"
76
#include "internal.h"
77

78
static void iwl_pcie_set_pwr_vmain(struct iwl_trans *trans)
79 80 81 82 83 84
{
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
85
			iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
86 87 88 89
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

90
	iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
91 92 93 94
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

E
Emmanuel Grumbach 已提交
95 96 97 98 99
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041
#define PCI_CFG_LINK_CTRL_VAL_L0S_EN	0x01
#define PCI_CFG_LINK_CTRL_VAL_L1_EN	0x02

100
static void iwl_pcie_apm_config(struct iwl_trans *trans)
E
Emmanuel Grumbach 已提交
101
{
102
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
103
	u16 lctl;
E
Emmanuel Grumbach 已提交
104 105 106 107 108 109 110 111 112

	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
113
	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
E
Emmanuel Grumbach 已提交
114 115 116 117 118 119 120 121 122 123 124 125 126

	if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
				PCI_CFG_LINK_CTRL_VAL_L1_EN) {
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Enabled; Disabling L0S\n");
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Disabled; Enabling L0S\n");
	}
127
	trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
E
Emmanuel Grumbach 已提交
128 129
}

130 131
/*
 * Start up NIC's basic functionality after it has been reset
132
 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
133 134
 * NOTE:  This does not load uCode nor start the embedded processor
 */
135
static int iwl_pcie_apm_init(struct iwl_trans *trans)
136
{
D
Don Fry 已提交
137
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
138 139 140 141 142 143 144 145 146 147
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
148
		    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
149 150 151 152 153 154

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
155
		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
156 157 158 159 160 161 162 163 164

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
165
		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
166

167
	iwl_pcie_apm_config(trans);
168 169

	/* Configure analog phase-lock-loop before activating to D0A */
170
	if (trans->cfg->base_params->pll_cfg_val)
171
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
172
			    trans->cfg->base_params->pll_cfg_val);
173 174 175 176 177 178 179 180 181 182 183 184 185

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
186 187
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
	 * do not disable clocks.  This preserves any hardware bits already
	 * set by default in "CLK_CTRL_REG" after reset.
	 */
	iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
	udelay(20);

	/* Disable L1-Active */
	iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

D
Don Fry 已提交
207
	set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
208 209 210 211 212

out:
	return ret;
}

213
static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
214 215 216 217 218 219 220
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
221 222
			   CSR_RESET_REG_FLAG_MASTER_DISABLED,
			   CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
223 224 225 226 227 228 229 230
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

231
static void iwl_pcie_apm_stop(struct iwl_trans *trans)
232
{
D
Don Fry 已提交
233
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
234 235
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

D
Don Fry 已提交
236
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
237 238

	/* Stop device's DMA activity */
239
	iwl_pcie_apm_stop_master(trans);
240 241 242 243 244 245 246 247 248 249 250 251 252 253

	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

254
static int iwl_pcie_nic_init(struct iwl_trans *trans)
255
{
J
Johannes Berg 已提交
256
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
257 258 259
	unsigned long flags;

	/* nic_init */
J
Johannes Berg 已提交
260
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
261
	iwl_pcie_apm_init(trans);
262 263

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
264
	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
265

J
Johannes Berg 已提交
266
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
267

268
	iwl_pcie_set_pwr_vmain(trans);
269

J
Johannes Berg 已提交
270
	iwl_op_mode_nic_config(trans->op_mode);
271 272

	/* Allocate the RX queue, or reset if it is already allocated */
273
	iwl_pcie_rx_init(trans);
274 275

	/* Allocate or reset and init all Tx and Command queues */
276
	if (iwl_pcie_tx_init(trans))
277 278
		return -ENOMEM;

279
	if (trans->cfg->base_params->shadow_reg_enable) {
280
		/* enable shadow regs in HW */
281
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
282
		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
283 284 285 286 287 288 289 290
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
291
static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
292 293 294
{
	int ret;

295
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
296
		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
297 298

	/* See if we got it */
299
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
300 301 302
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   HW_READY_TIMEOUT);
303

304
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
305 306 307 308
	return ret;
}

/* Note: returns standard 0/-ERROR code */
309
static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
310 311
{
	int ret;
312
	int t = 0;
313

314
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
315

316
	ret = iwl_pcie_set_hw_ready(trans);
317
	/* If the card is ready, exit 0 */
318 319 320 321
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
322
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
323
		    CSR_HW_IF_CONFIG_REG_PREPARE);
324

325
	do {
326
		ret = iwl_pcie_set_hw_ready(trans);
327 328
		if (ret >= 0)
			return 0;
329

330 331 332
		usleep_range(200, 1000);
		t += 200;
	} while (t < 150000);
333 334 335 336

	return ret;
}

337 338 339
/*
 * ucode
 */
340
static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
J
Johannes Berg 已提交
341
				   dma_addr_t phy_addr, u32 byte_cnt)
342
{
343
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
344 345
	int ret;

346
	trans_pcie->ucode_write_complete = false;
347 348

	iwl_write_direct32(trans,
349 350
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
351 352

	iwl_write_direct32(trans,
353 354
			   FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
			   dst_addr);
355 356

	iwl_write_direct32(trans,
J
Johannes Berg 已提交
357 358
			   FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
			   phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
359 360

	iwl_write_direct32(trans,
361 362 363
			   FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
			   (iwl_get_dma_hi_addr(phy_addr)
				<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
364 365

	iwl_write_direct32(trans,
366 367 368 369
			   FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
			   FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
370 371

	iwl_write_direct32(trans,
372 373 374 375
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
376

377 378
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
379
	if (!ret) {
J
Johannes Berg 已提交
380
		IWL_ERR(trans, "Failed to load firmware chunk!\n");
381 382 383 384 385 386
		return -ETIMEDOUT;
	}

	return 0;
}

387
static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
J
Johannes Berg 已提交
388
			    const struct fw_desc *section)
389
{
J
Johannes Berg 已提交
390 391 392
	u8 *v_addr;
	dma_addr_t p_addr;
	u32 offset;
393 394
	int ret = 0;

J
Johannes Berg 已提交
395 396 397 398 399 400 401 402 403 404 405
	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
		     section_num);

	v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
	if (!v_addr)
		return -ENOMEM;

	for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
		u32 copy_size;

		copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
406

J
Johannes Berg 已提交
407
		memcpy(v_addr, (u8 *)section->data + offset, copy_size);
408 409 410
		ret = iwl_pcie_load_firmware_chunk(trans,
						   section->offset + offset,
						   p_addr, copy_size);
J
Johannes Berg 已提交
411 412 413 414 415
		if (ret) {
			IWL_ERR(trans,
				"Could not load the [%d] uCode section\n",
				section_num);
			break;
D
David Spinadel 已提交
416
		}
J
Johannes Berg 已提交
417 418 419 420 421 422
	}

	dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
	return ret;
}

423
static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
424
				const struct fw_img *image)
425
{
426
	int i, ret = 0;
427

428
	for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
J
Johannes Berg 已提交
429
		if (!image->sec[i].data)
430
			break;
431

432
		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
433 434 435
		if (ret)
			return ret;
	}
436 437 438 439 440 441 442

	/* Remove all resets to allow NIC to operate */
	iwl_write32(trans, CSR_RESET, 0);

	return 0;
}

443 444
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
				   const struct fw_img *fw)
445
{
446
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
447
	int ret;
448
	bool hw_rfkill;
449

450
	/* This may fail if AMT took ownership of the device */
451
	if (iwl_pcie_prepare_card_hw(trans)) {
452
		IWL_WARN(trans, "Exit HW not ready\n");
453 454 455
		return -EIO;
	}

456 457
	clear_bit(STATUS_FW_ERROR, &trans_pcie->status);

458 459
	iwl_enable_rfkill_int(trans);

460
	/* If platform's RF_KILL switch is NOT set to KILL */
461
	hw_rfkill = iwl_is_rfkill_set(trans);
462
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
463
	if (hw_rfkill)
464 465
		return -ERFKILL;

466
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
467

468
	ret = iwl_pcie_nic_init(trans);
469
	if (ret) {
470
		IWL_ERR(trans, "Unable to init nic\n");
471 472 473 474
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
475 476
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
477 478 479
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
480
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
481
	iwl_enable_interrupts(trans);
482 483

	/* really make sure rfkill handshake bits are cleared */
484 485
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
486

487
	/* Load the given image to the HW */
488
	return iwl_pcie_load_given_ucode(trans, fw);
489 490
}

491
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
492
{
493
	iwl_pcie_reset_ict(trans);
494
	iwl_pcie_tx_start(trans, scd_addr);
495 496
}

497
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
498
{
499
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
500
	unsigned long flags;
501

502
	/* tell the device to stop sending interrupts */
J
Johannes Berg 已提交
503
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
504
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
505
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
506

507
	/* device going down, Stop using ICT table */
508
	iwl_pcie_disable_ict(trans);
509 510 511 512 513 514 515 516

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
D
Don Fry 已提交
517
	if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
518
		iwl_pcie_tx_stop(trans);
519
		iwl_pcie_rx_stop(trans);
520

521
		/* Power-down device's busmaster DMA clocks */
522
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
523 524 525 526 527
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
528
	iwl_clear_bit(trans, CSR_GP_CNTRL,
529
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
530 531

	/* Stop the device, and put it in low power state */
532
	iwl_pcie_apm_stop(trans);
533 534 535 536

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
J
Johannes Berg 已提交
537
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
538
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
539
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
540

541 542
	iwl_enable_rfkill_int(trans);

543
	/* wait to make sure we flush pending tasklet*/
J
Johannes Berg 已提交
544
	synchronize_irq(trans_pcie->irq);
545 546
	tasklet_kill(&trans_pcie->irq_tasklet);

J
Johannes Berg 已提交
547 548
	cancel_work_sync(&trans_pcie->rx_replenish);

549
	/* stop and reset the on-board processor */
550
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
D
Don Fry 已提交
551 552 553 554 555

	/* clear all status bits */
	clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
	clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
556
	clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
557
	clear_bit(STATUS_RFKILL, &trans_pcie->status);
558 559
}

560 561 562 563 564 565 566 567 568 569 570
static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
{
	/* let the ucode operate on its own */
	iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
		    CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);

	iwl_disable_interrupts(trans);
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

571
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
572
{
573
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
574
	int err;
575
	bool hw_rfkill;
576

577 578
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

579 580
	if (!trans_pcie->irq_requested) {
		tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
581
			iwl_pcie_tasklet, (unsigned long)trans);
582

583
		iwl_pcie_alloc_ict(trans);
584

585 586
		err = request_irq(trans_pcie->irq, iwl_pcie_isr_ict,
				  IRQF_SHARED, DRV_NAME, trans);
587 588
		if (err) {
			IWL_ERR(trans, "Error allocating IRQ %d\n",
J
Johannes Berg 已提交
589
				trans_pcie->irq);
590
			goto error;
591 592 593
		}

		trans_pcie->irq_requested = true;
594 595
	}

596
	err = iwl_pcie_prepare_card_hw(trans);
597
	if (err) {
598
		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
599
		goto err_free_irq;
600
	}
601

602
	iwl_pcie_apm_init(trans);
603

604 605 606
	/* From now on, the op_mode will be kept updated about RF kill state */
	iwl_enable_rfkill_int(trans);

607
	hw_rfkill = iwl_is_rfkill_set(trans);
608
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
609

610 611
	return err;

612
err_free_irq:
613
	trans_pcie->irq_requested = false;
J
Johannes Berg 已提交
614
	free_irq(trans_pcie->irq, trans);
615
error:
616
	iwl_pcie_free_ict(trans);
617 618
	tasklet_kill(&trans_pcie->irq_tasklet);
	return err;
619 620
}

621 622
static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
				   bool op_mode_leaving)
623
{
624
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
625
	bool hw_rfkill;
626
	unsigned long flags;
627

628 629 630 631
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);

632
	iwl_pcie_apm_stop(trans);
633

634 635 636
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
637

E
Emmanuel Grumbach 已提交
638 639
	iwl_pcie_disable_ict(trans);

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
	if (!op_mode_leaving) {
		/*
		 * Even if we stop the HW, we still want the RF kill
		 * interrupt
		 */
		iwl_enable_rfkill_int(trans);

		/*
		 * Check again since the RF kill state may have changed while
		 * all the interrupts were disabled, in this case we couldn't
		 * receive the RF kill interrupt and update the state in the
		 * op_mode.
		 */
		hw_rfkill = iwl_is_rfkill_set(trans);
		iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
	}
656 657
}

658 659
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
660
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
661 662 663 664
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
665
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
666 667 668 669
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
670
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
671 672
}

673 674 675 676 677 678 679 680 681 682 683 684 685 686
static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
{
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
}

static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
				      u32 val)
{
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
			       ((addr & 0x0000FFFF) | (3 << 24)));
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
}

687
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
688
				     const struct iwl_trans_config *trans_cfg)
689 690 691 692
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
693
	trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
694 695 696 697 698 699 700
	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
		trans_pcie->n_no_reclaim_cmds = 0;
	else
		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
	if (trans_pcie->n_no_reclaim_cmds)
		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
701

702 703 704 705 706
	trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
	if (trans_pcie->rx_buf_size_8k)
		trans_pcie->rx_page_order = get_order(8 * 1024);
	else
		trans_pcie->rx_page_order = get_order(4 * 1024);
707 708 709

	trans_pcie->wd_timeout =
		msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
J
Johannes Berg 已提交
710 711

	trans_pcie->command_names = trans_cfg->command_names;
712 713
}

714
void iwl_trans_pcie_free(struct iwl_trans *trans)
715
{
716
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
717

718
	iwl_pcie_tx_free(trans);
719
	iwl_pcie_rx_free(trans);
720

721
	if (trans_pcie->irq_requested == true) {
J
Johannes Berg 已提交
722
		free_irq(trans_pcie->irq, trans);
723
		iwl_pcie_free_ict(trans);
724
	}
725 726

	pci_disable_msi(trans_pcie->pci_dev);
727
	iounmap(trans_pcie->hw_base);
728 729
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);
730
	kmem_cache_destroy(trans->dev_cmd_pool);
731

732
	kfree(trans);
733 734
}

D
Don Fry 已提交
735 736 737 738 739
static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (state)
740
		set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
741
	else
742
		clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
743 744
}

J
Johannes Berg 已提交
745
#ifdef CONFIG_PM_SLEEP
746 747 748 749 750 751 752
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
753
	bool hw_rfkill;
754

755 756
	iwl_enable_rfkill_int(trans);

757
	hw_rfkill = iwl_is_rfkill_set(trans);
758
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
759

760
	if (!hw_rfkill)
761 762
		iwl_enable_interrupts(trans);

763 764
	return 0;
}
J
Johannes Berg 已提交
765
#endif /* CONFIG_PM_SLEEP */
766

767 768
#define IWL_FLUSH_WAIT_MS	2000

769
static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
770
{
771
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
772
	struct iwl_txq *txq;
773 774 775 776 777 778
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
779
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
W
Wey-Yi Guy 已提交
780
		if (cnt == trans_pcie->cmd_queue)
781
			continue;
782
		txq = &trans_pcie->txq[cnt];
783 784 785 786 787 788 789 790 791 792 793 794 795 796
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

797 798
static const char *get_fh_string(int cmd)
{
J
Johannes Berg 已提交
799
#define IWL_CMD(x) case x: return #x
800 801 802 803 804 805 806 807 808 809 810 811 812
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
813
#undef IWL_CMD
814 815
}

816
int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf)
817 818 819 820 821 822 823 824 825 826 827 828 829
{
	int i;
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
830 831 832 833 834 835

#ifdef CONFIG_IWLWIFI_DEBUGFS
	if (buf) {
		int pos = 0;
		size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;

836 837 838
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
839

840 841
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
842 843

		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
844 845 846
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
847
				iwl_read_direct32(trans, fh_tbl[i]));
848

849 850 851
		return pos;
	}
#endif
852

853
	IWL_ERR(trans, "FH register values:\n");
854
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++)
855 856
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
857
			iwl_read_direct32(trans, fh_tbl[i]));
858

859 860 861 862 863
	return 0;
}

static const char *get_csr_string(int cmd)
{
J
Johannes Berg 已提交
864
#define IWL_CMD(x) case x: return #x
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
892
#undef IWL_CMD
893 894
}

895
void iwl_pcie_dump_csr(struct iwl_trans *trans)
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
929
			iwl_read32(trans, csr_tbl[i]));
930 931 932
	}
}

933 934 935
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
936
	if (!debugfs_create_file(#name, mode, parent, trans,		\
937
				 &iwl_dbgfs_##name##_ops))		\
938
		goto err;						\
939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);

#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
956
	.open = simple_open,						\
957 958 959
	.llseek = generic_file_llseek,					\
};

960 961 962 963
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
964
	.open = simple_open,						\
965 966 967
	.llseek = generic_file_llseek,					\
};

968 969 970 971 972 973
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
974
	.open = simple_open,						\
975 976 977 978
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
979 980
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
981
{
982
	struct iwl_trans *trans = file->private_data;
983
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
984
	struct iwl_txq *txq;
985 986 987 988 989
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
990 991
	size_t bufsz;

992
	bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
993

J
Johannes Berg 已提交
994
	if (!trans_pcie->txq)
995
		return -EAGAIN;
J
Johannes Berg 已提交
996

997 998 999 1000
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1001
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1002
		txq = &trans_pcie->txq[cnt];
1003 1004
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
1005
				"hwq %.2d: read=%u write=%u use=%d stop=%d\n",
1006
				cnt, q->read_ptr, q->write_ptr,
1007 1008
				!!test_bit(cnt, trans_pcie->queue_used),
				!!test_bit(cnt, trans_pcie->queue_stopped));
1009 1010 1011 1012 1013 1014 1015
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1016 1017 1018
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
{
1019
	struct iwl_trans *trans = file->private_data;
1020
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1021
	struct iwl_rxq *rxq = &trans_pcie->rxq;
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1042 1043
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
1044 1045
					size_t count, loff_t *ppos)
{
1046
	struct iwl_trans *trans = file->private_data;
1047
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1048 1049 1050 1051 1052 1053 1054 1055
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
J
Johannes Berg 已提交
1056
	if (!buf)
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
		return -ENOMEM;

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
1105
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1124
static ssize_t iwl_dbgfs_csr_write(struct file *file,
1125 1126
				   const char __user *user_buf,
				   size_t count, loff_t *ppos)
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

1140
	iwl_pcie_dump_csr(trans);
1141 1142 1143 1144 1145

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1146 1147
				     char __user *user_buf,
				     size_t count, loff_t *ppos)
1148 1149
{
	struct iwl_trans *trans = file->private_data;
1150
	char *buf = NULL;
1151 1152 1153
	int pos = 0;
	ssize_t ret = -EFAULT;

1154
	ret = pos = iwl_pcie_dump_fh(trans, &buf);
1155 1156 1157 1158 1159 1160 1161 1162 1163
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

1164 1165 1166 1167 1168 1169 1170 1171 1172
static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
					  const char __user *user_buf,
					  size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;

	if (!trans->op_mode)
		return -EAGAIN;

1173
	local_bh_disable();
1174
	iwl_op_mode_nic_error(trans->op_mode);
1175
	local_bh_enable();
1176 1177 1178 1179

	return count;
}

1180
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1181
DEBUGFS_READ_FILE_OPS(fh_reg);
1182 1183
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
1184
DEBUGFS_WRITE_FILE_OPS(csr);
1185
DEBUGFS_WRITE_FILE_OPS(fw_restart);
1186 1187 1188 1189 1190 1191

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1192
					 struct dentry *dir)
1193 1194 1195
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1196
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1197 1198
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1199
	DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
1200
	return 0;
1201 1202 1203 1204

err:
	IWL_ERR(trans, "failed to create the trans debugfs entry\n");
	return -ENOMEM;
1205 1206 1207
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1208 1209 1210 1211
					 struct dentry *dir)
{
	return 0;
}
1212 1213
#endif /*CONFIG_IWLWIFI_DEBUGFS */

1214
static const struct iwl_trans_ops trans_ops_pcie = {
1215
	.start_hw = iwl_trans_pcie_start_hw,
1216
	.stop_hw = iwl_trans_pcie_stop_hw,
1217
	.fw_alive = iwl_trans_pcie_fw_alive,
1218
	.start_fw = iwl_trans_pcie_start_fw,
1219
	.stop_device = iwl_trans_pcie_stop_device,
1220

1221 1222
	.wowlan_suspend = iwl_trans_pcie_wowlan_suspend,

1223
	.send_cmd = iwl_trans_pcie_send_hcmd,
1224

1225
	.tx = iwl_trans_pcie_tx,
1226
	.reclaim = iwl_trans_pcie_reclaim,
1227

1228 1229
	.txq_disable = iwl_trans_pcie_txq_disable,
	.txq_enable = iwl_trans_pcie_txq_enable,
1230

1231
	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
1232

1233
	.wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
1234

J
Johannes Berg 已提交
1235
#ifdef CONFIG_PM_SLEEP
1236 1237
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
J
Johannes Berg 已提交
1238
#endif
1239 1240 1241
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
1242 1243
	.read_prph = iwl_trans_pcie_read_prph,
	.write_prph = iwl_trans_pcie_write_prph,
1244
	.configure = iwl_trans_pcie_configure,
D
Don Fry 已提交
1245
	.set_pmi = iwl_trans_pcie_set_pmi,
1246
};
1247

1248
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
1249 1250
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg)
1251 1252 1253 1254 1255 1256 1257
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
1258
			sizeof(struct iwl_trans_pcie), GFP_KERNEL);
1259

1260
	if (!trans)
1261 1262 1263 1264 1265
		return NULL;

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
1266
	trans->cfg = cfg;
1267
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
1268
	spin_lock_init(&trans_pcie->irq_lock);
1269
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
1270 1271 1272 1273

	/* W/A - seems to solve weird behavior. We need to remove this if we
	 * don't want to stay in L1 all the time. This wastes a lot of power */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
1274
			       PCIE_LINK_STATE_CLKPM);
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289

	if (pci_enable_device(pdev)) {
		err = -ENODEV;
		goto out_no_pci;
	}

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
1290
							  DMA_BIT_MASK(32));
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
		/* both attempts failed: */
		if (err) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "No suitable DMA available.\n");
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
1301 1302
		dev_printk(KERN_ERR, &pdev->dev,
			   "pci_request_regions failed\n");
1303 1304 1305
		goto out_pci_disable_device;
	}

1306
	trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
1307
	if (!trans_pcie->hw_base) {
1308
		dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed\n");
1309 1310 1311 1312 1313 1314 1315 1316 1317
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
1318
	if (err) {
1319
		dev_printk(KERN_ERR, &pdev->dev,
1320
			   "pci_enable_msi failed(0X%x)\n", err);
1321 1322 1323 1324 1325 1326 1327
		/* enable rfkill interrupt: hw bug w/a */
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
		}
	}
1328 1329

	trans->dev = &pdev->dev;
J
Johannes Berg 已提交
1330
	trans_pcie->irq = pdev->irq;
1331
	trans_pcie->pci_dev = pdev;
1332
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
1333
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
1334 1335
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
1336

1337
	/* Initialize the wait queue for commands */
1338
	init_waitqueue_head(&trans_pcie->wait_command_queue);
1339
	spin_lock_init(&trans->reg_lock);
1340

1341 1342
	snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
		 "iwl_cmd_pool:%s", dev_name(trans->dev));
1343 1344 1345

	trans->dev_cmd_headroom = 0;
	trans->dev_cmd_pool =
1346
		kmem_cache_create(trans->dev_cmd_pool_name,
1347 1348 1349 1350 1351 1352 1353 1354 1355
				  sizeof(struct iwl_device_cmd)
				  + trans->dev_cmd_headroom,
				  sizeof(void *),
				  SLAB_HWCACHE_ALIGN,
				  NULL);

	if (!trans->dev_cmd_pool)
		goto out_pci_disable_msi;

1356 1357
	return trans;

1358 1359
out_pci_disable_msi:
	pci_disable_msi(pdev);
1360 1361 1362 1363 1364 1365 1366 1367
out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
	return NULL;
}