emulate.c 111.8 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

A
Avi Kivity 已提交
31 32 33 34 35 36 37 38 39 40
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
41
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
42
/* Destination operand type. */
43 44 45 46 47 48
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
#define DstAcc      (4<<1)	/* Destination Accumulator */
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
#define DstMem64    (6<<1)	/* 64bit memory operand */
49
#define DstImmUByte (7<<1)	/* 8-bit unsigned immediate operand */
50
#define DstMask     (7<<1)
A
Avi Kivity 已提交
51
/* Source operand type. */
52 53 54 55 56 57 58
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
59
#define SrcOne      (7<<4)	/* Implied '1' */
60
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
61
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
62
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
63 64
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
65
#define SrcAcc      (0xd<<4)	/* Source Accumulator */
66
#define SrcImmU16   (0xe<<4)    /* Immediate operand, unsigned, 16 bits */
67
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
68
/* Generic ModRM decode. */
69
#define ModRM       (1<<8)
A
Avi Kivity 已提交
70
/* Destination is only written; never read. */
71 72 73
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
74 75
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
76
#define GroupMask   (7<<14)     /* Opcode uses one of the group mechanisms */
77
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
78 79 80
#define GroupDual   (2<<14)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<14)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<14)     /* Opcode extension in ModRM r/m if mod == 3 */
A
Avi Kivity 已提交
81
#define Sse         (1<<17)     /* SSE Vector instruction */
82
/* Misc flags */
83
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
84
#define VendorSpecific (1<<22) /* Vendor specific instruction */
85
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
86
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
87
#define Undefined   (1<<25) /* No Such Instruction */
88
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
89
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
90
#define No64	    (1<<28)
91 92 93 94 95
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
96
#define Src2Imm     (4<<29)
97
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
98

99 100 101 102 103 104 105 106
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
107

108 109
struct opcode {
	u32 flags;
110
	u8 intercept;
111
	union {
112
		int (*execute)(struct x86_emulate_ctxt *ctxt);
113 114
		struct opcode *group;
		struct group_dual *gdual;
115
		struct gprefix *gprefix;
116
	} u;
117
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
118 119 120 121 122
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
123 124
};

125 126 127 128 129 130 131
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
132
/* EFLAGS bit definitions. */
133 134 135 136
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
137 138
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
139 140
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
141 142
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
143
#define EFLG_IF (1<<9)
144
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
145 146 147 148 149 150
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

151 152 153
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
154 155 156 157 158 159 160
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

161
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
162 163 164 165 166 167 168 169 170 171 172 173 174 175
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
191 192 193 194 195 196 197 198 199

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

200 201 202 203 204 205
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

206
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
207 208 209 210 211
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
212
			: "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
213 214
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
215
	} while (0)
216 217


A
Avi Kivity 已提交
218 219
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
220 221 222 223 224
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
225
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
226 227
			break;						\
		case 4:							\
228
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
229 230
			break;						\
		case 8:							\
231
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
232 233
			break;						\
		}							\
A
Avi Kivity 已提交
234 235 236 237
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
238
		unsigned long _tmp;					     \
M
Mike Day 已提交
239
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
240
		case 1:							     \
241
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
A
Avi Kivity 已提交
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

265
/* Instruction has three operands and one operand is stored in ECX register */
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type)	\
	do {								\
		unsigned long _tmp;					\
		_type _clv  = (_cl).val;				\
		_type _srcv = (_src).val;				\
		_type _dstv = (_dst).val;				\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)	\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
		(_cl).val  = (unsigned long) _clv;			\
		(_src).val = (unsigned long) _srcv;			\
		(_dst).val = (unsigned long) _dstv;			\
284 285
	} while (0)

286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)			\
	do {								\
		switch ((_dst).bytes) {					\
		case 2:							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
					 "w", unsigned short);         	\
			break;						\
		case 4:							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
					 "l", unsigned int);           	\
			break;						\
		case 8:							\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
					      "q", unsigned long));	\
			break;						\
		}							\
302 303
	} while (0)

304
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
305 306 307
	do {								\
		unsigned long _tmp;					\
									\
308 309 310 311 312 313 314 315 316 317 318 319
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
320
		switch ((_dst).bytes) {				        \
321 322 323 324
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
325 326 327
		}							\
	} while (0)

328 329 330 331 332 333 334 335 336 337 338 339 340 341
#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "1")			\
			_op _suffix " %5; "				\
			_POST_EFLAGS("0", "4", "1")			\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx)			\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

363
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)		\
	do {								\
		switch((_src).bytes) {					\
		case 1:							\
			__emulate_1op_rax_rdx(_op, _src, _rax, _rdx,	\
					      _eflags, "b");		\
			break;						\
		case 2:							\
			__emulate_1op_rax_rdx(_op, _src, _rax, _rdx,	\
					      _eflags, "w");		\
			break;						\
		case 4:							\
			__emulate_1op_rax_rdx(_op, _src, _rax, _rdx,	\
					      _eflags, "l");		\
			break;						\
		case 8:							\
			ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
						   _eflags, "q"));	\
			break;						\
383 384 385
		}							\
	} while (0)

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex)	\
	do {								\
		switch((_src).bytes) {					\
		case 1:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx,	\
						 _eflags, "b", _ex);	\
			break;						\
		case 2:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "w", _ex);	\
			break;						\
		case 4:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "l", _ex);	\
			break;						\
		case 8: ON64(						\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "q", _ex));	\
			break;						\
		}							\
	} while (0)

A
Avi Kivity 已提交
408 409 410
/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
411
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
412
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
413 414 415 416 417
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

418
#define insn_fetch_arr(_arr, _size, _eip)				\
419 420 421 422 423 424
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
		.rep_prefix = ctxt->decode.rep_prefix,
		.modrm_mod  = ctxt->decode.modrm_mod,
		.modrm_reg  = ctxt->decode.modrm_reg,
		.modrm_rm   = ctxt->decode.modrm_rm,
		.src_val    = ctxt->decode.src.val64,
		.src_bytes  = ctxt->decode.src.bytes,
		.dst_bytes  = ctxt->decode.dst.bytes,
		.ad_bytes   = ctxt->decode.ad_bytes,
		.next_rip   = ctxt->eip,
	};

442
	return ctxt->ops->intercept(ctxt, &info, stage);
443 444
}

445 446 447 448 449
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
450
/* Access/update address held in a register, based on addressing mode. */
451 452 453 454 455 456 457 458 459 460
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
461
register_address(struct decode_cache *c, unsigned long reg)
462
{
463
	return address_mask(c, reg);
464 465
}

466 467 468 469 470 471 472 473
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
474

475 476 477 478
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
479

480 481 482 483 484 485 486
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

487 488 489 490 491 492
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

493 494
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
495 496 497 498
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

499
	return ops->get_cached_segment_base(ctxt, seg);
500 501
}

502 503 504
static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops,
			     struct decode_cache *c)
505 506 507 508
{
	if (!c->has_seg_override)
		return 0;

509
	return c->seg_override;
510 511
}

512 513
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
514
{
515 516 517
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
518
	return X86EMUL_PROPAGATE_FAULT;
519 520
}

521 522 523 524 525
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

526
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
527
{
528
	return emulate_exception(ctxt, GP_VECTOR, err, true);
529 530
}

531 532 533 534 535
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

536
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
537
{
538
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
539 540
}

541
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
542
{
543
	return emulate_exception(ctxt, TS_VECTOR, err, true);
544 545
}

546 547
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
548
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
549 550
}

A
Avi Kivity 已提交
551 552 553 554 555
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

556
static int __linearize(struct x86_emulate_ctxt *ctxt,
557
		     struct segmented_address addr,
558
		     unsigned size, bool write, bool fetch,
559 560 561
		     ulong *linear)
{
	struct decode_cache *c = &ctxt->decode;
562 563
	struct desc_struct desc;
	bool usable;
564
	ulong la;
565 566
	u32 lim;
	unsigned cpl, rpl;
567 568

	la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
569 570 571 572 573 574 575 576
	switch (ctxt->mode) {
	case X86EMUL_MODE_REAL:
		break;
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
577 578
		usable = ctxt->ops->get_cached_descriptor(ctxt, &desc, NULL,
							  addr.seg);
579 580 581 582 583 584
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
585
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
586 587 588 589 590 591 592 593 594 595 596 597 598 599
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
			/* exapand-down segment */
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
600
		cpl = ctxt->ops->cpl(ctxt);
601
		rpl = ctxt->ops->get_segment_selector(ctxt, addr.seg) & 3;
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
618
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
619 620 621
		la &= (u32)-1;
	*linear = la;
	return X86EMUL_CONTINUE;
622 623 624 625 626
bad:
	if (addr.seg == VCPU_SREG_SS)
		return emulate_ss(ctxt, addr.seg);
	else
		return emulate_gp(ctxt, addr.seg);
627 628
}

629 630 631 632 633 634 635 636 637
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


638 639 640 641 642
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
643 644 645
	int rc;
	ulong linear;

646
	rc = linearize(ctxt, addr, size, false, &linear);
647 648
	if (rc != X86EMUL_CONTINUE)
		return rc;
649
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
650 651
}

652 653
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
654
			      unsigned long eip, u8 *dest)
655 656 657
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
658
	int size, cur_size;
659

660
	if (eip == fc->end) {
661 662
		unsigned long linear;
		struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
663 664
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
665 666 667
		rc = __linearize(ctxt, addr, size, false, true, &linear);
		if (rc != X86EMUL_CONTINUE)
			return rc;
668 669
		rc = ops->fetch(ctxt, linear, fc->data + cur_size,
				size, &ctxt->exception);
670
		if (rc != X86EMUL_CONTINUE)
671
			return rc;
672
		fc->end += size;
673
	}
674
	*dest = fc->data[eip - fc->start];
675
	return X86EMUL_CONTINUE;
676 677 678 679 680 681
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
682
	int rc;
683

684
	/* x86 instructions are limited to 15 bytes. */
685
	if (eip + size - ctxt->eip > 15)
686
		return X86EMUL_UNHANDLEABLE;
687 688
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
689
		if (rc != X86EMUL_CONTINUE)
690 691
			return rc;
	}
692
	return X86EMUL_CONTINUE;
693 694
}

695 696 697 698 699 700 701
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
702 703 704 705 706 707 708 709 710 711 712
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
713
			   struct segmented_address addr,
A
Avi Kivity 已提交
714 715 716 717 718 719 720
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
721
	rc = segmented_read_std(ctxt, addr, size, 2);
722
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
723
		return rc;
724
	addr.ea += 2;
725
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
726 727 728
	return rc;
}

729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
				    struct operand *op,
839 840 841
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
842
	unsigned reg = c->modrm_reg;
843
	int highbyte_regs = c->rex_prefix == 0;
844 845 846

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
847 848 849 850 851 852 853 854 855

	if (c->d & Sse) {
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}

856 857
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
858
		op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
859 860
		op->bytes = 1;
	} else {
861
		op->addr.reg = decode_register(reg, c->regs, 0);
862 863
		op->bytes = c->op_bytes;
	}
864
	fetch_register_operand(op);
865 866 867
	op->orig_val = op->val;
}

868
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
869 870
			struct x86_emulate_ops *ops,
			struct operand *op)
871 872 873
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
874
	int index_reg = 0, base_reg = 0, scale;
875
	int rc = X86EMUL_CONTINUE;
876
	ulong modrm_ea = 0;
877 878 879 880 881 882 883 884 885 886 887

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
888
	c->modrm_seg = VCPU_SREG_DS;
889 890

	if (c->modrm_mod == 3) {
891 892 893
		op->type = OP_REG;
		op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		op->addr.reg = decode_register(c->modrm_rm,
894
					       c->regs, c->d & ByteOp);
A
Avi Kivity 已提交
895 896 897 898 899 900 901
		if (c->d & Sse) {
			op->type = OP_XMM;
			op->bytes = 16;
			op->addr.xmm = c->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
			return rc;
		}
902
		fetch_register_operand(op);
903 904 905
		return rc;
	}

906 907
	op->type = OP_MEM;

908 909 910 911 912 913 914 915 916 917
	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
918
				modrm_ea += insn_fetch(u16, 2, c->eip);
919 920
			break;
		case 1:
921
			modrm_ea += insn_fetch(s8, 1, c->eip);
922 923
			break;
		case 2:
924
			modrm_ea += insn_fetch(u16, 2, c->eip);
925 926 927 928
			break;
		}
		switch (c->modrm_rm) {
		case 0:
929
			modrm_ea += bx + si;
930 931
			break;
		case 1:
932
			modrm_ea += bx + di;
933 934
			break;
		case 2:
935
			modrm_ea += bp + si;
936 937
			break;
		case 3:
938
			modrm_ea += bp + di;
939 940
			break;
		case 4:
941
			modrm_ea += si;
942 943
			break;
		case 5:
944
			modrm_ea += di;
945 946 947
			break;
		case 6:
			if (c->modrm_mod != 0)
948
				modrm_ea += bp;
949 950
			break;
		case 7:
951
			modrm_ea += bx;
952 953 954 955
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
956
			c->modrm_seg = VCPU_SREG_SS;
957
		modrm_ea = (u16)modrm_ea;
958 959
	} else {
		/* 32/64-bit ModR/M decode. */
960
		if ((c->modrm_rm & 7) == 4) {
961 962 963 964 965
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

966
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
967
				modrm_ea += insn_fetch(s32, 4, c->eip);
968
			else
969
				modrm_ea += c->regs[base_reg];
970
			if (index_reg != 4)
971
				modrm_ea += c->regs[index_reg] << scale;
972 973
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
974
				c->rip_relative = 1;
975
		} else
976
			modrm_ea += c->regs[c->modrm_rm];
977 978 979
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
980
				modrm_ea += insn_fetch(s32, 4, c->eip);
981 982
			break;
		case 1:
983
			modrm_ea += insn_fetch(s8, 1, c->eip);
984 985
			break;
		case 2:
986
			modrm_ea += insn_fetch(s32, 4, c->eip);
987 988 989
			break;
		}
	}
990
	op->addr.mem.ea = modrm_ea;
991 992 993 994 995
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
996 997
		      struct x86_emulate_ops *ops,
		      struct operand *op)
998 999
{
	struct decode_cache *c = &ctxt->decode;
1000
	int rc = X86EMUL_CONTINUE;
1001

1002
	op->type = OP_MEM;
1003 1004
	switch (c->ad_bytes) {
	case 2:
1005
		op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
1006 1007
		break;
	case 4:
1008
		op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
1009 1010
		break;
	case 8:
1011
		op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
1012 1013 1014 1015 1016 1017
		break;
	}
done:
	return rc;
}

1018 1019
static void fetch_bit_operand(struct decode_cache *c)
{
1020
	long sv = 0, mask;
1021

1022
	if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
1023 1024 1025 1026 1027 1028 1029
		mask = ~(c->dst.bytes * 8 - 1);

		if (c->src.bytes == 2)
			sv = (s16)c->src.val & (s16)mask;
		else if (c->src.bytes == 4)
			sv = (s32)c->src.val & (s32)mask;

1030
		c->dst.addr.mem.ea += (sv >> 3);
1031
	}
1032 1033 1034

	/* only subword offset */
	c->src.val &= (c->dst.bytes << 3) - 1;
1035 1036
}

1037 1038 1039
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1040
{
1041 1042
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
A
Avi Kivity 已提交
1043

1044 1045 1046 1047 1048
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
1049

1050 1051
		rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
					&ctxt->exception);
1052 1053 1054
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
1055

1056 1057 1058 1059 1060
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
1061
	}
1062 1063
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1064

1065 1066 1067 1068 1069
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1070 1071 1072
	int rc;
	ulong linear;

1073
	rc = linearize(ctxt, addr, size, false, &linear);
1074 1075 1076
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return read_emulated(ctxt, ctxt->ops, linear, data, size);
1077 1078 1079 1080 1081 1082 1083
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1084 1085 1086
	int rc;
	ulong linear;

1087
	rc = linearize(ctxt, addr, size, true, &linear);
1088 1089
	if (rc != X86EMUL_CONTINUE)
		return rc;
1090 1091
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1092 1093 1094 1095 1096 1097 1098
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1099 1100 1101
	int rc;
	ulong linear;

1102
	rc = linearize(ctxt, addr, size, true, &linear);
1103 1104
	if (rc != X86EMUL_CONTINUE)
		return rc;
1105 1106
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1107 1108
}

1109 1110 1111 1112 1113 1114
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;
1115

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1129
		if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1130 1131
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1132 1133
	}

1134 1135 1136 1137
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1138

1139 1140 1141 1142 1143 1144 1145
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
1146 1147
		if (!ops->get_cached_descriptor(ctxt, &desc, NULL,
						VCPU_SREG_LDTR))
1148
			return;
1149

1150 1151 1152
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1153
		ops->get_gdt(ctxt, dt);
1154
}
1155

1156 1157 1158 1159 1160 1161 1162 1163 1164
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	ulong addr;
1165

1166
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1167

1168 1169
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1170
	addr = dt.address + index * 8;
1171
	ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
1172

1173 1174
       return ret;
}
1175

1176 1177 1178 1179 1180 1181 1182 1183 1184
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
	int ret;
A
Avi Kivity 已提交
1185

1186
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1187

1188 1189
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1190

1191
	addr = dt.address + index * 8;
1192
	ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
1193

1194 1195
	return ret;
}
1196

1197
/* Does not support long mode */
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
1208

1209
	memset(&seg_desc, 0, sizeof seg_desc);
1210

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
1252
	cpl = ops->cpl(ctxt);
1253 1254 1255 1256 1257 1258 1259 1260 1261

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1262
		break;
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1278
		break;
1279 1280 1281 1282 1283 1284 1285 1286 1287
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1288
		/*
1289 1290 1291
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1292
		 */
1293 1294 1295 1296
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1297
		break;
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1308 1309
	ops->set_segment_selector(ctxt, selector, seg);
	ops->set_cached_descriptor(ctxt, &seg_desc, 0, seg);
1310 1311 1312 1313 1314 1315
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1335 1336 1337 1338 1339 1340 1341 1342
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;

	switch (c->dst.type) {
	case OP_REG:
1343
		write_register_operand(&c->dst);
A
Avi Kivity 已提交
1344
		break;
1345 1346
	case OP_MEM:
		if (c->lock_prefix)
1347 1348 1349 1350 1351
			rc = segmented_cmpxchg(ctxt,
					       c->dst.addr.mem,
					       &c->dst.orig_val,
					       &c->dst.val,
					       c->dst.bytes);
1352
		else
1353 1354 1355 1356
			rc = segmented_write(ctxt,
					     c->dst.addr.mem,
					     &c->dst.val,
					     c->dst.bytes);
1357 1358
		if (rc != X86EMUL_CONTINUE)
			return rc;
1359
		break;
A
Avi Kivity 已提交
1360 1361 1362
	case OP_XMM:
		write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
		break;
1363 1364
	case OP_NONE:
		/* no writeback */
1365
		break;
1366
	default:
1367
		break;
A
Avi Kivity 已提交
1368
	}
1369 1370
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1371

1372
static int em_push(struct x86_emulate_ctxt *ctxt)
1373 1374
{
	struct decode_cache *c = &ctxt->decode;
1375
	struct segmented_address addr;
1376

1377
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1378 1379 1380 1381 1382 1383
	addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	addr.seg = VCPU_SREG_SS;

	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
1384
}
1385

1386 1387 1388 1389 1390 1391
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
1392
	struct segmented_address addr;
1393

1394 1395
	addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	addr.seg = VCPU_SREG_SS;
1396
	rc = segmented_read(ctxt, addr, dest, len);
1397 1398 1399 1400 1401
	if (rc != X86EMUL_CONTINUE)
		return rc;

	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
	return rc;
1402 1403
}

1404 1405 1406 1407 1408 1409 1410
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	return emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
}

1411 1412 1413
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1414 1415
{
	int rc;
1416 1417
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1418
	int cpl = ops->cpl(ctxt);
1419

1420 1421 1422
	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1423

1424 1425
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1426

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1437 1438
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1439 1440 1441 1442 1443
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1444
	}
1445 1446 1447 1448 1449

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1450 1451
}

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.type = OP_REG;
	c->dst.addr.reg = &ctxt->eflags;
	c->dst.bytes = c->op_bytes;
	return emulate_popf(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
}

1462 1463
static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1464
{
1465
	struct decode_cache *c = &ctxt->decode;
1466

1467
	c->src.val = ops->get_segment_selector(ctxt, seg);
1468

1469
	return em_push(ctxt);
1470 1471
}

1472 1473
static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1474
{
1475 1476 1477
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;
1478

1479 1480 1481 1482 1483 1484
	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
	return rc;
1485 1486
}

1487
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1488
{
1489 1490 1491 1492
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1493

1494 1495 1496
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1497

1498
		rc = em_push(ctxt);
1499 1500
		if (rc != X86EMUL_CONTINUE)
			return rc;
1501

1502
		++reg;
1503 1504
	}

1505
	return rc;
1506 1507
}

1508 1509 1510 1511 1512 1513 1514 1515
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->src.val =  (unsigned long)ctxt->eflags;
	return em_push(ctxt);
}

1516
static int em_popa(struct x86_emulate_ctxt *ctxt)
1517
{
1518 1519 1520
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1521

1522 1523 1524 1525 1526 1527
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}
1528

1529
		rc = emulate_pop(ctxt, ctxt->ops, &c->regs[reg], c->op_bytes);
1530 1531 1532
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1533
	}
1534
	return rc;
1535 1536
}

1537 1538 1539 1540
int emulate_int_real(struct x86_emulate_ctxt *ctxt,
			       struct x86_emulate_ops *ops, int irq)
{
	struct decode_cache *c = &ctxt->decode;
1541
	int rc;
1542 1543 1544 1545 1546 1547 1548
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
	c->src.val = ctxt->eflags;
1549
	rc = em_push(ctxt);
1550 1551
	if (rc != X86EMUL_CONTINUE)
		return rc;
1552 1553 1554

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1555
	c->src.val = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
1556
	rc = em_push(ctxt);
1557 1558
	if (rc != X86EMUL_CONTINUE)
		return rc;
1559 1560

	c->src.val = c->eip;
1561
	rc = em_push(ctxt);
1562 1563 1564
	if (rc != X86EMUL_CONTINUE)
		return rc;

1565
	ops->get_idt(ctxt, &dt);
1566 1567 1568 1569

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1570
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1571 1572 1573
	if (rc != X86EMUL_CONTINUE)
		return rc;

1574
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->eip = eip;

	return rc;
}

static int emulate_int(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops, int irq)
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_int_real(ctxt, ops, irq);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1603 1604
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
1605
{
1606 1607 1608 1609 1610 1611 1612 1613 1614
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1615

1616
	/* TODO: Add stack limit check */
1617

1618
	rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1619

1620 1621
	if (rc != X86EMUL_CONTINUE)
		return rc;
1622

1623 1624
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1625

1626
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1627

1628 1629
	if (rc != X86EMUL_CONTINUE)
		return rc;
1630

1631
	rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1632

1633 1634
	if (rc != X86EMUL_CONTINUE)
		return rc;
1635

1636
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1637

1638 1639
	if (rc != X86EMUL_CONTINUE)
		return rc;
1640

1641
	c->eip = temp_eip;
1642 1643


1644 1645 1646 1647 1648
	if (c->op_bytes == 4)
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
	else if (c->op_bytes == 2) {
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1649
	}
1650 1651 1652 1653 1654

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1655 1656
}

1657 1658
static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops* ops)
1659
{
1660 1661 1662 1663 1664 1665 1666
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_iret_real(ctxt, ops);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1667
	default:
1668 1669
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1670 1671 1672
	}
}

1673
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1674
				struct x86_emulate_ops *ops)
1675 1676 1677
{
	struct decode_cache *c = &ctxt->decode;

1678
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1679 1680
}

1681
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1682
{
1683
	struct decode_cache *c = &ctxt->decode;
1684 1685
	switch (c->modrm_reg) {
	case 0:	/* rol */
1686
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1687 1688
		break;
	case 1:	/* ror */
1689
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1690 1691
		break;
	case 2:	/* rcl */
1692
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1693 1694
		break;
	case 3:	/* rcr */
1695
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1696 1697 1698
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1699
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1700 1701
		break;
	case 5:	/* shr */
1702
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1703 1704
		break;
	case 7:	/* sar */
1705
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1706 1707 1708 1709 1710
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1711
			       struct x86_emulate_ops *ops)
1712 1713
{
	struct decode_cache *c = &ctxt->decode;
1714 1715
	unsigned long *rax = &c->regs[VCPU_REGS_RAX];
	unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
1716
	u8 de = 0;
1717 1718 1719

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1720
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1721 1722 1723 1724 1725
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1726
		emulate_1op("neg", c->dst, ctxt->eflags);
1727
		break;
1728 1729 1730 1731 1732 1733 1734
	case 4: /* mul */
		emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 5: /* imul */
		emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 6: /* div */
1735 1736
		emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1737 1738
		break;
	case 7: /* idiv */
1739 1740
		emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1741
		break;
1742
	default:
1743
		return X86EMUL_UNHANDLEABLE;
1744
	}
1745 1746
	if (de)
		return emulate_de(ctxt);
1747
	return X86EMUL_CONTINUE;
1748 1749
}

1750
static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
1751 1752
{
	struct decode_cache *c = &ctxt->decode;
1753
	int rc = X86EMUL_CONTINUE;
1754 1755 1756

	switch (c->modrm_reg) {
	case 0:	/* inc */
1757
		emulate_1op("inc", c->dst, ctxt->eflags);
1758 1759
		break;
	case 1:	/* dec */
1760
		emulate_1op("dec", c->dst, ctxt->eflags);
1761
		break;
1762 1763 1764 1765 1766
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1767
		rc = em_push(ctxt);
1768 1769
		break;
	}
1770
	case 4: /* jmp abs */
1771
		c->eip = c->src.val;
1772 1773
		break;
	case 6:	/* push */
1774
		rc = em_push(ctxt);
1775 1776
		break;
	}
1777
	return rc;
1778 1779 1780
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1781
			       struct x86_emulate_ops *ops)
1782 1783
{
	struct decode_cache *c = &ctxt->decode;
1784
	u64 old = c->dst.orig_val64;
1785 1786 1787 1788 1789

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1790
		ctxt->eflags &= ~EFLG_ZF;
1791
	} else {
1792 1793
		c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
			(u32) c->regs[VCPU_REGS_RBX];
1794

1795
		ctxt->eflags |= EFLG_ZF;
1796
	}
1797
	return X86EMUL_CONTINUE;
1798 1799
}

1800 1801 1802 1803 1804 1805 1806 1807
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1808
	if (rc != X86EMUL_CONTINUE)
1809 1810 1811 1812
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1813
	if (rc != X86EMUL_CONTINUE)
1814
		return rc;
1815
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1816 1817 1818
	return rc;
}

1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops, int seg)
{
	struct decode_cache *c = &ctxt->decode;
	unsigned short sel;
	int rc;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);

	rc = load_segment_descriptor(ctxt, ops, sel, seg);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.val = c->src.val;
	return rc;
}

1836 1837
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1838 1839
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1840
{
1841
	memset(cs, 0, sizeof(struct desc_struct));
1842
	ops->get_cached_descriptor(ctxt, cs, NULL, VCPU_SREG_CS);
1843
	memset(ss, 0, sizeof(struct desc_struct));
1844 1845

	cs->l = 0;		/* will be adjusted later */
1846
	set_desc_base(cs, 0);	/* flat segment */
1847
	cs->g = 1;		/* 4kb granularity */
1848
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1849 1850 1851
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1852 1853
	cs->p = 1;
	cs->d = 1;
1854

1855 1856
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1857 1858 1859
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1860
	ss->d = 1;		/* 32bit stack segment */
1861
	ss->dpl = 0;
1862
	ss->p = 1;
1863 1864 1865
}

static int
1866
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1867 1868
{
	struct decode_cache *c = &ctxt->decode;
1869
	struct desc_struct cs, ss;
1870
	u64 msr_data;
1871
	u16 cs_sel, ss_sel;
1872
	u64 efer = 0;
1873 1874

	/* syscall is not available in real mode */
1875
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1876 1877
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
1878

1879
	ops->get_msr(ctxt, MSR_EFER, &efer);
1880
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1881

1882
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
1883
	msr_data >>= 32;
1884 1885
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1886

1887
	if (efer & EFER_LMA) {
1888
		cs.d = 0;
1889 1890
		cs.l = 1;
	}
1891 1892 1893 1894
	ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
	ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
	ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
	ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
1895 1896

	c->regs[VCPU_REGS_RCX] = c->eip;
1897
	if (efer & EFER_LMA) {
1898 1899 1900
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1901
		ops->get_msr(ctxt,
1902 1903
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1904 1905
		c->eip = msr_data;

1906
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
1907 1908 1909 1910
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1911
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
1912 1913 1914 1915 1916
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1917
	return X86EMUL_CONTINUE;
1918 1919
}

1920
static int
1921
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1922 1923
{
	struct decode_cache *c = &ctxt->decode;
1924
	struct desc_struct cs, ss;
1925
	u64 msr_data;
1926
	u16 cs_sel, ss_sel;
1927
	u64 efer = 0;
1928

1929
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1930
	/* inject #GP if in real mode */
1931 1932
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
1933 1934 1935 1936

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1937 1938
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
1939

1940
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1941

1942
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
1943 1944
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
1945 1946
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
1947 1948
		break;
	case X86EMUL_MODE_PROT64:
1949 1950
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
1951 1952 1953 1954
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1955 1956 1957 1958
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
1959
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
1960
		cs.d = 0;
1961 1962 1963
		cs.l = 1;
	}

1964 1965 1966 1967
	ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
	ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
	ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
	ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
1968

1969
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
1970 1971
	c->eip = msr_data;

1972
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
1973 1974
	c->regs[VCPU_REGS_RSP] = msr_data;

1975
	return X86EMUL_CONTINUE;
1976 1977
}

1978
static int
1979
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1980 1981
{
	struct decode_cache *c = &ctxt->decode;
1982
	struct desc_struct cs, ss;
1983 1984
	u64 msr_data;
	int usermode;
1985
	u16 cs_sel, ss_sel;
1986

1987 1988
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1989 1990
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
1991

1992
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1993 1994 1995 1996 1997 1998 1999 2000

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2001
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2002 2003
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2004
		cs_sel = (u16)(msr_data + 16);
2005 2006
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2007
		ss_sel = (u16)(msr_data + 24);
2008 2009
		break;
	case X86EMUL_MODE_PROT64:
2010
		cs_sel = (u16)(msr_data + 32);
2011 2012
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2013 2014
		ss_sel = cs_sel + 8;
		cs.d = 0;
2015 2016 2017
		cs.l = 1;
		break;
	}
2018 2019
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2020

2021 2022 2023 2024
	ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
	ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
	ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
	ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
2025

2026 2027
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
2028

2029
	return X86EMUL_CONTINUE;
2030 2031
}

2032 2033
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
2034 2035 2036 2037 2038 2039 2040
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2041
	return ops->cpl(ctxt) > iopl;
2042 2043 2044 2045 2046 2047
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
2048
	struct desc_struct tr_seg;
2049
	u32 base3;
2050
	int r;
2051
	u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
2052
	unsigned mask = (1 << len) - 1;
2053
	unsigned long base;
2054

2055
	ops->get_cached_descriptor(ctxt, &tr_seg, &base3, VCPU_SREG_TR);
2056
	if (!tr_seg.p)
2057
		return false;
2058
	if (desc_limit_scaled(&tr_seg) < 103)
2059
		return false;
2060 2061 2062 2063
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2064
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2065 2066
	if (r != X86EMUL_CONTINUE)
		return false;
2067
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2068
		return false;
2069
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
2081 2082 2083
	if (ctxt->perm_ok)
		return true;

2084
	if (emulator_bad_iopl(ctxt, ops))
2085 2086
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
2087 2088 2089

	ctxt->perm_ok = true;

2090 2091 2092
	return true;
}

2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

2110 2111 2112 2113 2114
	tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2139 2140 2141 2142 2143
	ops->set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
2175
	u32 new_tss_base = get_desc_base(new_desc);
2176

2177
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2178
			    &ctxt->exception);
2179
	if (ret != X86EMUL_CONTINUE)
2180 2181 2182 2183 2184
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss16(ctxt, ops, &tss_seg);

2185
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2186
			     &ctxt->exception);
2187
	if (ret != X86EMUL_CONTINUE)
2188 2189 2190
		/* FIXME: need to provide precise fault address */
		return ret;

2191
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2192
			    &ctxt->exception);
2193
	if (ret != X86EMUL_CONTINUE)
2194 2195 2196 2197 2198 2199
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2200
		ret = ops->write_std(ctxt, new_tss_base,
2201 2202
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2203
				     &ctxt->exception);
2204
		if (ret != X86EMUL_CONTINUE)
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

2218
	tss->cr3 = ops->get_cr(ctxt, 3);
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

2230 2231 2232 2233 2234 2235 2236
	tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = ops->get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = ops->get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
2237 2238 2239 2240 2241 2242 2243 2244 2245
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

2246
	if (ops->set_cr(ctxt, 3, tss->cr3))
2247
		return emulate_gp(ctxt, 0);
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2263 2264 2265 2266 2267 2268 2269
	ops->set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	ops->set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	ops->set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
2307
	u32 new_tss_base = get_desc_base(new_desc);
2308

2309
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2310
			    &ctxt->exception);
2311
	if (ret != X86EMUL_CONTINUE)
2312 2313 2314 2315 2316
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss32(ctxt, ops, &tss_seg);

2317
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2318
			     &ctxt->exception);
2319
	if (ret != X86EMUL_CONTINUE)
2320 2321 2322
		/* FIXME: need to provide precise fault address */
		return ret;

2323
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2324
			    &ctxt->exception);
2325
	if (ret != X86EMUL_CONTINUE)
2326 2327 2328 2329 2330 2331
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2332
		ret = ops->write_std(ctxt, new_tss_base,
2333 2334
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2335
				     &ctxt->exception);
2336
		if (ret != X86EMUL_CONTINUE)
2337 2338 2339 2340 2341 2342 2343 2344
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2345 2346 2347
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2348 2349 2350
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2351
	u16 old_tss_sel = ops->get_segment_selector(ctxt, VCPU_SREG_TR);
2352
	ulong old_tss_base =
2353
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2354
	u32 desc_limit;
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
2369
		    ops->cpl(ctxt) > next_tss_desc.dpl)
2370
			return emulate_gp(ctxt, 0);
2371 2372
	}

2373 2374 2375 2376
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2377
		emulate_ts(ctxt, tss_selector & 0xfffc);
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2401 2402
	if (ret != X86EMUL_CONTINUE)
		return ret;
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

2413
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2414 2415
	ops->set_cached_descriptor(ctxt, &next_tss_desc, 0, VCPU_SREG_TR);
	ops->set_segment_selector(ctxt, tss_selector, VCPU_SREG_TR);
2416

2417 2418 2419 2420 2421 2422
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2423
		ret = em_push(ctxt);
2424 2425
	}

2426 2427 2428 2429
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2430 2431
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2432
{
2433
	struct x86_emulate_ops *ops = ctxt->ops;
2434 2435 2436 2437
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2438
	c->dst.type = OP_NONE;
2439

2440 2441
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2442

2443 2444
	if (rc == X86EMUL_CONTINUE)
		ctxt->eip = c->eip;
2445

2446
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2447 2448
}

2449
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2450
			    int reg, struct operand *op)
2451 2452 2453 2454
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2455
	register_address_increment(c, &c->regs[reg], df * op->bytes);
2456 2457
	op->addr.mem.ea = register_address(c, c->regs[reg]);
	op->addr.mem.seg = seg;
2458 2459
}

2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
	al = c->dst.val;

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

	c->dst.val = al;
	/* Set PF, ZF, SF */
	c->src.type = OP_IMM;
	c->src.val = 0;
	c->src.bytes = 1;
	emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2499 2500 2501 2502 2503 2504 2505
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2506
	old_cs = ctxt->ops->get_segment_selector(ctxt, VCPU_SREG_CS);
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
	old_eip = c->eip;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);
	if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
		return X86EMUL_CONTINUE;

	c->eip = 0;
	memcpy(&c->eip, c->src.valptr, c->op_bytes);

	c->src.val = old_cs;
2517
	rc = em_push(ctxt);
2518 2519 2520 2521
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->src.val = old_eip;
2522
	return em_push(ctxt);
2523 2524
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->dst.type = OP_REG;
	c->dst.addr.reg = &c->eip;
	c->dst.bytes = c->op_bytes;
	rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
	return X86EMUL_CONTINUE;
}

2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
static int em_add(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2606
static int em_imul(struct x86_emulate_ctxt *ctxt)
2607 2608 2609 2610 2611 2612 2613
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

2614 2615 2616 2617 2618 2619 2620 2621
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.val = c->src2.val;
	return em_imul(ctxt);
}

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.type = OP_REG;
	c->dst.bytes = c->src.bytes;
	c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
	c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);

	return X86EMUL_CONTINUE;
}

2634 2635 2636 2637 2638
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 tsc = 0;

2639
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2640 2641 2642 2643 2644
	c->regs[VCPU_REGS_RAX] = (u32)tsc;
	c->regs[VCPU_REGS_RDX] = tsc >> 32;
	return X86EMUL_CONTINUE;
}

2645 2646 2647 2648 2649 2650 2651
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	c->dst.val = c->src.val;
	return X86EMUL_CONTINUE;
}

2652 2653 2654 2655 2656 2657 2658
static int em_movdqu(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
	return X86EMUL_CONTINUE;
}

2659 2660 2661
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
2662 2663 2664
	int rc;
	ulong linear;

2665
	rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
2666
	if (rc == X86EMUL_CONTINUE)
2667
		ctxt->ops->invlpg(ctxt, linear);
2668 2669 2670 2671 2672
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	if (c->modrm_mod != 3 || c->modrm_rm != 1)
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
	c->eip = ctxt->eip;
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	struct desc_ptr desc_ptr;
	int rc;

	rc = read_descriptor(ctxt, ctxt->ops, c->src.addr.mem,
			     &desc_ptr.size, &desc_ptr.address,
			     c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2719
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
2720 2721 2722 2723
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

2724 2725
	rc = ctxt->ops->fix_hypercall(ctxt);

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	struct desc_ptr desc_ptr;
	int rc;

	rc = read_descriptor(ctxt, ctxt->ops, c->src.addr.mem,
			     &desc_ptr.size,
			     &desc_ptr.address,
			     c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.bytes = 2;
	c->dst.val = ctxt->ops->get_cr(ctxt, 0);
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
			  | (c->src.val & 0x0f));
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	if (!valid_cr(c->modrm_reg))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 new_val = c->src.val64;
	int cr = c->modrm_reg;
2794
	u64 efer = 0;
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
2812
		u64 cr4;
2813 2814 2815 2816
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

2817 2818
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2819 2820 2821 2822 2823 2824 2825 2826 2827 2828

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

2829 2830
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
2831
			rsvd = CR3_L_MODE_RESERVED_BITS;
2832
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
2833
			rsvd = CR3_PAE_RESERVED_BITS;
2834
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
2835 2836 2837 2838 2839 2840 2841 2842
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
2843
		u64 cr4;
2844

2845 2846
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

2858 2859 2860 2861
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

2862
	ctxt->ops->get_dr(ctxt, 7, &dr7);
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int dr = c->modrm_reg;
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

2877
	cr4 = ctxt->ops->get_cr(ctxt, 4);
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 new_val = c->src.val64;
	int dr = c->modrm_reg;

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

2899 2900 2901 2902
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

2903
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2904 2905 2906 2907 2908 2909 2910 2911 2912

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
2913
	u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
2914 2915

	/* Valid physical address? */
2916
	if (rax & 0xffff000000000000ULL)
2917 2918 2919 2920 2921
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

2922 2923
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
2924
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
2925

2926
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
2927 2928 2929 2930 2931
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

2932 2933
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
2934
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
2935
	u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
2936

2937
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
2938 2939 2940 2941 2942 2943
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.bytes = min(c->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->src.bytes = min(c->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

2966
#define D(_y) { .flags = (_y) }
2967
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
2968 2969
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
2970
#define N    D(0)
2971
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
2972
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2973
#define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
2974
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2975 2976
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
2977 2978 2979
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
2980
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
2981

2982
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
2983
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
2984 2985
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)

2986 2987 2988
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
2989

2990 2991 2992 2993 2994 2995
static struct opcode group7_rm1[] = {
	DI(SrcNone | ModRM | Priv, monitor),
	DI(SrcNone | ModRM | Priv, mwait),
	N, N, N, N, N, N,
};

2996 2997
static struct opcode group7_rm3[] = {
	DIP(SrcNone | ModRM | Prot | Priv, vmrun,   check_svme_pa),
2998
	II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
2999 3000 3001 3002 3003 3004 3005
	DIP(SrcNone | ModRM | Prot | Priv, vmload,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, vmsave,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, stgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, clgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, skinit,  check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
};
3006

3007 3008 3009 3010 3011
static struct opcode group7_rm7[] = {
	N,
	DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
	N, N, N, N, N, N,
};
3012

3013
static struct opcode group1[] = {
3014 3015 3016 3017 3018 3019 3020 3021
	I(Lock, em_add),
	I(Lock, em_or),
	I(Lock, em_adc),
	I(Lock, em_sbb),
	I(Lock, em_and),
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3022 3023 3024 3025 3026 3027 3028 3029 3030
};

static struct opcode group1A[] = {
	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
};

static struct opcode group3[] = {
	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
3031
	X4(D(SrcMem | ModRM)),
3032 3033 3034 3035 3036 3037 3038 3039 3040
};

static struct opcode group4[] = {
	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
3041 3042
	D(SrcMem | ModRM | Stack),
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
3043 3044 3045 3046
	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
	D(SrcMem | ModRM | Stack), N,
};

3047 3048 3049 3050 3051 3052 3053 3054
static struct opcode group6[] = {
	DI(ModRM | Prot,        sldt),
	DI(ModRM | Prot,        str),
	DI(ModRM | Prot | Priv, lldt),
	DI(ModRM | Prot | Priv, ltr),
	N, N, N, N,
};

3055
static struct group_dual group7 = { {
3056 3057
	DI(ModRM | Mov | DstMem | Priv, sgdt),
	DI(ModRM | Mov | DstMem | Priv, sidt),
3058 3059 3060 3061 3062
	II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
	II(ModRM | SrcMem | Priv, em_lidt, lidt),
	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
	II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
3063
}, {
3064 3065
	I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
	EXT(0, group7_rm1),
3066
	N, EXT(0, group7_rm3),
3067 3068
	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
} };

static struct opcode group8[] = {
	N, N, N, N,
	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
};

static struct group_dual group9 = { {
	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
}, {
	N, N, N, N, N, N, N, N,
} };

3083 3084 3085 3086
static struct opcode group11[] = {
	I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
};

3087 3088 3089 3090
static struct gprefix pfx_0f_6f_0f_7f = {
	N, N, N, I(Sse, em_movdqu),
};

3091 3092
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
3093
	I6ALU(Lock, em_add),
3094 3095
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x08 - 0x0F */
3096
	I6ALU(Lock, em_or),
3097 3098
	D(ImplicitOps | Stack | No64), N,
	/* 0x10 - 0x17 */
3099
	I6ALU(Lock, em_adc),
3100 3101
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x18 - 0x1F */
3102
	I6ALU(Lock, em_sbb),
3103 3104
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x20 - 0x27 */
3105
	I6ALU(Lock, em_and), N, N,
3106
	/* 0x28 - 0x2F */
3107
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3108
	/* 0x30 - 0x37 */
3109
	I6ALU(Lock, em_xor), N, N,
3110
	/* 0x38 - 0x3F */
3111
	I6ALU(0, em_cmp), N, N,
3112 3113 3114
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3115
	X8(I(SrcReg | Stack, em_push)),
3116
	/* 0x58 - 0x5F */
3117
	X8(I(DstReg | Stack, em_pop)),
3118
	/* 0x60 - 0x67 */
3119 3120
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3121 3122 3123
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3124 3125
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3126 3127
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3128 3129
	D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
	D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
3130 3131 3132 3133 3134 3135 3136
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
3137
	D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
3138
	/* 0x88 - 0x8F */
3139 3140
	I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3141
	D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
3142 3143
	D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
	/* 0x90 - 0x97 */
3144
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3145
	/* 0x98 - 0x9F */
3146
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3147
	I(SrcImmFAddr | No64, em_call_far), N,
3148 3149
	II(ImplicitOps | Stack, em_pushf, pushf),
	II(ImplicitOps | Stack, em_popf, popf), N, N,
3150
	/* 0xA0 - 0xA7 */
3151 3152 3153
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
	I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3154
	I2bv(SrcSI | DstDI | String, em_cmp),
3155
	/* 0xA8 - 0xAF */
3156
	D2bv(DstAcc | SrcImm),
3157 3158
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3159
	I2bv(SrcAcc | DstDI | String, em_cmp),
3160
	/* 0xB0 - 0xB7 */
3161
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3162
	/* 0xB8 - 0xBF */
3163
	X8(I(DstReg | SrcImm | Mov, em_mov)),
3164
	/* 0xC0 - 0xC7 */
3165
	D2bv(DstMem | SrcImmByte | ModRM),
3166 3167
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
	D(ImplicitOps | Stack),
3168
	D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
3169
	G(ByteOp, group11), G(0, group11),
3170 3171
	/* 0xC8 - 0xCF */
	N, N, N, D(ImplicitOps | Stack),
3172 3173
	D(ImplicitOps), DI(SrcImmByte, intn),
	D(ImplicitOps | No64), DI(ImplicitOps, iret),
3174
	/* 0xD0 - 0xD7 */
3175
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3176 3177 3178 3179
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3180
	X4(D(SrcImmByte)),
3181 3182
	D2bvIP(SrcImmUByte | DstAcc, in,  check_perm_in),
	D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
3183 3184 3185
	/* 0xE8 - 0xEF */
	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
	D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
3186 3187
	D2bvIP(SrcNone | DstAcc,     in,  check_perm_in),
	D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
3188
	/* 0xF0 - 0xF7 */
3189
	N, DI(ImplicitOps, icebp), N, N,
3190 3191
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3192
	/* 0xF8 - 0xFF */
3193
	D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
3194 3195 3196 3197 3198
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
3199
	G(0, group6), GD(0, &group7), N, N,
3200
	N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
3201
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3202 3203 3204 3205
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3206
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3207
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3208
	DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
3209
	DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
3210 3211 3212
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
3213 3214 3215 3216
	DI(ImplicitOps | Priv, wrmsr),
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
	DI(ImplicitOps | Priv, rdmsr),
	DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
3217 3218
	D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
	N, N,
3219 3220 3221 3222 3223 3224
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3225 3226 3227 3228
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3229
	/* 0x70 - 0x7F */
3230 3231 3232 3233
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3234 3235 3236
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3237
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3238 3239
	/* 0xA0 - 0xA7 */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3240
	DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
3241 3242 3243 3244
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3245
	DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3246 3247
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3248
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3249
	/* 0xB0 - 0xB7 */
3250
	D2bv(DstMem | SrcReg | ModRM | Lock),
3251 3252 3253
	D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3254 3255
	/* 0xB8 - 0xBF */
	N, N,
3256
	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3257 3258
	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3259
	/* 0xC0 - 0xCF */
3260
	D2bv(DstMem | SrcReg | ModRM | Lock),
3261
	N, D(DstMem | SrcReg | ModRM | Mov),
3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3277
#undef GP
3278
#undef EXT
3279

3280
#undef D2bv
3281
#undef D2bvIP
3282
#undef I2bv
3283
#undef I6ALU
3284

3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
static unsigned imm_size(struct decode_cache *c)
{
	unsigned size;

	size = (c->d & ByteOp) ? 1 : c->op_bytes;
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	struct decode_cache *c = &ctxt->decode;
	struct x86_emulate_ops *ops = ctxt->ops;
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3304
	op->addr.mem.ea = c->eip;
3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
		op->val = insn_fetch(s8, 1, c->eip);
		break;
	case 2:
		op->val = insn_fetch(s16, 2, c->eip);
		break;
	case 4:
		op->val = insn_fetch(s32, 4, c->eip);
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3334
int
3335
x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3336 3337 3338 3339 3340
{
	struct x86_emulate_ops *ops = ctxt->ops;
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
3341
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
3342
	bool op_prefix = false;
3343
	struct opcode opcode;
3344
	struct operand memop = { .type = OP_NONE };
3345 3346

	c->eip = ctxt->eip;
3347 3348 3349 3350
	c->fetch.start = c->eip;
	c->fetch.end = c->fetch.start + insn_len;
	if (insn_len > 0)
		memcpy(c->fetch.data, insn, insn_len);
3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
		return -1;
	}

	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

	/* Legacy prefixes. */
	for (;;) {
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
		case 0x66:	/* operand-size override */
3378
			op_prefix = true;
3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
				c->ad_bytes = def_ad_bytes ^ 12;
			else
				/* switch between 2/4 bytes */
				c->ad_bytes = def_ad_bytes ^ 6;
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
			set_seg_override(c, (c->b >> 3) & 3);
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
			set_seg_override(c, c->b & 7);
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
			c->rex_prefix = c->b;
			continue;
		case 0xf0:	/* LOCK */
			c->lock_prefix = 1;
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
3410
			c->rep_prefix = c->b;
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

		c->rex_prefix = 0;
	}

done_prefixes:

	/* REX prefix. */
3424 3425
	if (c->rex_prefix & 8)
		c->op_bytes = 8;	/* REX.W */
3426 3427 3428

	/* Opcode byte(s). */
	opcode = opcode_table[c->b];
3429 3430 3431 3432 3433
	/* Two-byte opcode? */
	if (c->b == 0x0f) {
		c->twobyte = 1;
		c->b = insn_fetch(u8, 1, c->eip);
		opcode = twobyte_table[c->b];
3434 3435 3436
	}
	c->d = opcode.flags;

3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
	while (c->d & GroupMask) {
		switch (c->d & GroupMask) {
		case Group:
			c->modrm = insn_fetch(u8, 1, c->eip);
			--c->eip;
			goffset = (c->modrm >> 3) & 7;
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
			c->modrm = insn_fetch(u8, 1, c->eip);
			--c->eip;
			goffset = (c->modrm >> 3) & 7;
			if ((c->modrm >> 6) == 3)
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
3455 3456
			goffset = c->modrm & 7;
			opcode = opcode.u.group[goffset];
3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
			break;
		case Prefix:
			if (c->rep_prefix && op_prefix)
				return X86EMUL_UNHANDLEABLE;
			simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
3470 3471
			return X86EMUL_UNHANDLEABLE;
		}
3472 3473

		c->d &= ~GroupMask;
3474 3475 3476
		c->d |= opcode.flags;
	}

3477
	c->execute = opcode.u.execute;
3478
	c->check_perm = opcode.check_perm;
3479
	c->intercept = opcode.intercept;
3480 3481

	/* Unrecognised? */
A
Avi Kivity 已提交
3482
	if (c->d == 0 || (c->d & Undefined))
3483 3484
		return -1;

3485 3486 3487
	if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
		return -1;

3488 3489 3490
	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

3491 3492 3493 3494 3495 3496 3497
	if (c->d & Op3264) {
		if (mode == X86EMUL_MODE_PROT64)
			c->op_bytes = 8;
		else
			c->op_bytes = 4;
	}

A
Avi Kivity 已提交
3498 3499 3500
	if (c->d & Sse)
		c->op_bytes = 16;

3501
	/* ModRM and SIB bytes. */
3502
	if (c->d & ModRM) {
3503
		rc = decode_modrm(ctxt, ops, &memop);
3504 3505 3506
		if (!c->has_seg_override)
			set_seg_override(c, c->modrm_seg);
	} else if (c->d & MemAbs)
3507
		rc = decode_abs(ctxt, ops, &memop);
3508 3509 3510 3511 3512 3513
	if (rc != X86EMUL_CONTINUE)
		goto done;

	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);

3514
	memop.addr.mem.seg = seg_override(ctxt, ops, c);
3515

3516
	if (memop.type == OP_MEM && c->ad_bytes != 8)
3517
		memop.addr.mem.ea = (u32)memop.addr.mem.ea;
3518

3519
	if (memop.type == OP_MEM && c->rip_relative)
3520
		memop.addr.mem.ea += c->eip;
3521 3522 3523 3524 3525 3526 3527 3528 3529

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & SrcMask) {
	case SrcNone:
		break;
	case SrcReg:
A
Avi Kivity 已提交
3530
		decode_register_operand(ctxt, &c->src, c, 0);
3531 3532
		break;
	case SrcMem16:
3533
		memop.bytes = 2;
3534 3535
		goto srcmem_common;
	case SrcMem32:
3536
		memop.bytes = 4;
3537 3538
		goto srcmem_common;
	case SrcMem:
3539
		memop.bytes = (c->d & ByteOp) ? 1 :
3540 3541
							   c->op_bytes;
	srcmem_common:
3542
		c->src = memop;
3543
		break;
3544
	case SrcImmU16:
3545 3546
		rc = decode_imm(ctxt, &c->src, 2, false);
		break;
3547
	case SrcImm:
3548 3549
		rc = decode_imm(ctxt, &c->src, imm_size(c), true);
		break;
3550
	case SrcImmU:
3551
		rc = decode_imm(ctxt, &c->src, imm_size(c), false);
3552 3553
		break;
	case SrcImmByte:
3554 3555
		rc = decode_imm(ctxt, &c->src, 1, true);
		break;
3556
	case SrcImmUByte:
3557
		rc = decode_imm(ctxt, &c->src, 1, false);
3558 3559 3560 3561
		break;
	case SrcAcc:
		c->src.type = OP_REG;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3562
		c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
3563
		fetch_register_operand(&c->src);
3564 3565 3566 3567 3568 3569 3570 3571
		break;
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3572 3573 3574
		c->src.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RSI]);
		c->src.addr.mem.seg = seg_override(ctxt, ops, c),
3575 3576 3577 3578
		c->src.val = 0;
		break;
	case SrcImmFAddr:
		c->src.type = OP_IMM;
3579
		c->src.addr.mem.ea = c->eip;
3580 3581 3582 3583
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
3584 3585
		memop.bytes = c->op_bytes + 2;
		goto srcmem_common;
3586 3587 3588
		break;
	}

3589 3590 3591
	if (rc != X86EMUL_CONTINUE)
		goto done;

3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
3604
		rc = decode_imm(ctxt, &c->src2, 1, true);
3605 3606 3607 3608 3609
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
3610 3611 3612
	case Src2Imm:
		rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
		break;
3613 3614
	}

3615 3616 3617
	if (rc != X86EMUL_CONTINUE)
		goto done;

3618 3619 3620
	/* Decode and fetch the destination operand: register or memory. */
	switch (c->d & DstMask) {
	case DstReg:
A
Avi Kivity 已提交
3621
		decode_register_operand(ctxt, &c->dst, c,
3622 3623
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
		break;
3624 3625
	case DstImmUByte:
		c->dst.type = OP_IMM;
3626
		c->dst.addr.mem.ea = c->eip;
3627 3628 3629
		c->dst.bytes = 1;
		c->dst.val = insn_fetch(u8, 1, c->eip);
		break;
3630 3631
	case DstMem:
	case DstMem64:
3632
		c->dst = memop;
3633 3634 3635 3636
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3637 3638
		if (c->d & BitOp)
			fetch_bit_operand(c);
3639
		c->dst.orig_val = c->dst.val;
3640 3641 3642 3643
		break;
	case DstAcc:
		c->dst.type = OP_REG;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3644
		c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
3645
		fetch_register_operand(&c->dst);
3646 3647 3648 3649 3650
		c->dst.orig_val = c->dst.val;
		break;
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3651 3652 3653
		c->dst.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RDI]);
		c->dst.addr.mem.seg = VCPU_SREG_ES;
3654 3655
		c->dst.val = 0;
		break;
3656 3657 3658 3659 3660
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
	default:
		c->dst.type = OP_NONE; /* Disable writeback. */
		return 0;
3661 3662 3663
	}

done:
3664
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3665 3666
}

3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
	if (((c->b == 0xa6) || (c->b == 0xa7) ||
	     (c->b == 0xae) || (c->b == 0xaf))
	    && (((c->rep_prefix == REPE_PREFIX) &&
		 ((ctxt->eflags & EFLG_ZF) == 0))
		|| ((c->rep_prefix == REPNE_PREFIX) &&
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

3689
int
3690
x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
3691
{
3692
	struct x86_emulate_ops *ops = ctxt->ops;
3693 3694
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
3695
	int rc = X86EMUL_CONTINUE;
3696
	int saved_dst_type = c->dst.type;
3697
	int irq; /* Used for int 3, int, and into */
3698

3699
	ctxt->decode.mem_read.pos = 0;
3700

3701
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
3702
		rc = emulate_ud(ctxt);
3703 3704 3705
		goto done;
	}

3706
	/* LOCK prefix is allowed only with some instructions */
3707
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
3708
		rc = emulate_ud(ctxt);
3709 3710 3711
		goto done;
	}

3712
	if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
3713
		rc = emulate_ud(ctxt);
3714 3715 3716
		goto done;
	}

A
Avi Kivity 已提交
3717
	if ((c->d & Sse)
3718 3719
	    && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
		|| !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
3720 3721 3722 3723
		rc = emulate_ud(ctxt);
		goto done;
	}

3724
	if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
3725 3726 3727 3728
		rc = emulate_nm(ctxt);
		goto done;
	}

3729
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3730 3731
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_PRE_EXCEPT);
3732 3733 3734 3735
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3736
	/* Privileged instruction can be executed only in CPL=0 */
3737
	if ((c->d & Priv) && ops->cpl(ctxt)) {
3738
		rc = emulate_gp(ctxt, 0);
3739 3740 3741
		goto done;
	}

3742 3743 3744 3745 3746 3747
	/* Instruction can only be executed in protected mode */
	if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
		rc = emulate_ud(ctxt);
		goto done;
	}

3748 3749 3750 3751 3752 3753 3754
	/* Do instruction specific permission checks */
	if (c->check_perm) {
		rc = c->check_perm(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3755
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3756 3757
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_EXCEPT);
3758 3759 3760 3761
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3762 3763
	if (c->rep_prefix && (c->d & String)) {
		/* All REP prefixes have the same first termination condition */
3764
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
3765
			ctxt->eip = c->eip;
3766 3767 3768 3769
			goto done;
		}
	}

3770
	if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
3771 3772
		rc = segmented_read(ctxt, c->src.addr.mem,
				    c->src.valptr, c->src.bytes);
3773
		if (rc != X86EMUL_CONTINUE)
3774
			goto done;
3775
		c->src.orig_val64 = c->src.val64;
3776 3777
	}

3778
	if (c->src2.type == OP_MEM) {
3779 3780
		rc = segmented_read(ctxt, c->src2.addr.mem,
				    &c->src2.val, c->src2.bytes);
3781 3782 3783 3784
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3785 3786 3787 3788
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


3789 3790
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
3791
		rc = segmented_read(ctxt, c->dst.addr.mem,
3792
				   &c->dst.val, c->dst.bytes);
3793 3794
		if (rc != X86EMUL_CONTINUE)
			goto done;
3795
	}
3796
	c->dst.orig_val = c->dst.val;
3797

3798 3799
special_insn:

3800
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3801 3802
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_MEMACCESS);
3803 3804 3805 3806
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3807 3808 3809 3810 3811 3812 3813
	if (c->execute) {
		rc = c->execute(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

3814
	if (c->twobyte)
A
Avi Kivity 已提交
3815 3816
		goto twobyte_insn;

3817
	switch (c->b) {
3818
	case 0x06:		/* push es */
3819
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
3820 3821 3822 3823 3824
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
		break;
	case 0x0e:		/* push cs */
3825
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
3826 3827
		break;
	case 0x16:		/* push ss */
3828
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
3829 3830 3831 3832 3833
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
		break;
	case 0x1e:		/* push ds */
3834
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
3835 3836 3837 3838
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
		break;
3839 3840 3841 3842 3843 3844
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
A
Avi Kivity 已提交
3845
	case 0x63:		/* movsxd */
3846
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
3847
			goto cannot_emulate;
3848
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
3849
		break;
3850 3851
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
3852 3853
		c->src.val = c->regs[VCPU_REGS_RDX];
		goto do_io_in;
3854 3855
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
3856 3857
		c->dst.val = c->regs[VCPU_REGS_RDX];
		goto do_io_out;
3858
		break;
3859
	case 0x70 ... 0x7f: /* jcc (short) */
3860
		if (test_cc(c->b, ctxt->eflags))
3861
			jmp_rel(c, c->src.val);
3862
		break;
A
Avi Kivity 已提交
3863
	case 0x84 ... 0x85:
3864
	test:
3865
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3866 3867
		break;
	case 0x86 ... 0x87:	/* xchg */
3868
	xchg:
A
Avi Kivity 已提交
3869
		/* Write back the register source. */
3870 3871
		c->src.val = c->dst.val;
		write_register_operand(&c->src);
A
Avi Kivity 已提交
3872 3873 3874 3875
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
3876
		c->dst.val = c->src.orig_val;
3877
		c->lock_prefix = 1;
A
Avi Kivity 已提交
3878
		break;
3879 3880
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
3881
			rc = emulate_ud(ctxt);
3882
			goto done;
3883
		}
3884
		c->dst.val = ops->get_segment_selector(ctxt, c->modrm_reg);
3885
		break;
N
Nitin A Kamble 已提交
3886
	case 0x8d: /* lea r16/r32, m */
3887
		c->dst.val = c->src.addr.mem.ea;
N
Nitin A Kamble 已提交
3888
		break;
3889 3890 3891 3892
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
3893

3894 3895
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
3896
			rc = emulate_ud(ctxt);
3897 3898 3899
			goto done;
		}

3900
		if (c->modrm_reg == VCPU_SREG_SS)
3901
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3902

3903
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
3904 3905 3906 3907

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
3908
	case 0x8f:		/* pop (sole member of Grp1a) */
3909
		rc = emulate_grp1a(ctxt, ops);
A
Avi Kivity 已提交
3910
		break;
3911 3912
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
		if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
3913
			break;
3914
		goto xchg;
3915 3916 3917 3918 3919 3920 3921
	case 0x98: /* cbw/cwde/cdqe */
		switch (c->op_bytes) {
		case 2: c->dst.val = (s8)c->dst.val; break;
		case 4: c->dst.val = (s16)c->dst.val; break;
		case 8: c->dst.val = (s32)c->dst.val; break;
		}
		break;
3922 3923
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
3924 3925 3926
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
3927
	case 0xc3: /* ret */
A
Avi Kivity 已提交
3928
		c->dst.type = OP_REG;
3929
		c->dst.addr.reg = &c->eip;
A
Avi Kivity 已提交
3930
		c->dst.bytes = c->op_bytes;
3931 3932
		rc = em_pop(ctxt);
		break;
3933 3934 3935 3936 3937 3938
	case 0xc4:		/* les */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
		break;
	case 0xc5:		/* lds */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
		break;
3939 3940
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
3941
		break;
3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955
	case 0xcc:		/* int3 */
		irq = 3;
		goto do_interrupt;
	case 0xcd:		/* int n */
		irq = c->src.val;
	do_interrupt:
		rc = emulate_int(ctxt, ops, irq);
		break;
	case 0xce:		/* into */
		if (ctxt->eflags & EFLG_OF) {
			irq = 4;
			goto do_interrupt;
		}
		break;
3956 3957
	case 0xcf:		/* iret */
		rc = emulate_iret(ctxt, ops);
3958
		break;
3959 3960 3961 3962 3963 3964 3965
	case 0xd0 ... 0xd1:	/* Grp2 */
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
3966 3967 3968 3969 3970 3971
	case 0xe0 ... 0xe2:	/* loop/loopz/loopnz */
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
		    (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
			jmp_rel(c, c->src.val);
		break;
3972 3973 3974 3975
	case 0xe3:	/* jcxz/jecxz/jrcxz */
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
			jmp_rel(c, c->src.val);
		break;
3976 3977
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
3978
		goto do_io_in;
3979 3980
	case 0xe6: /* outb */
	case 0xe7: /* out */
3981
		goto do_io_out;
3982
	case 0xe8: /* call (near) */ {
3983
		long int rel = c->src.val;
3984
		c->src.val = (unsigned long) c->eip;
3985
		jmp_rel(c, rel);
3986
		rc = em_push(ctxt);
3987
		break;
3988 3989
	}
	case 0xe9: /* jmp rel */
3990
		goto jmp;
3991 3992
	case 0xea: { /* jmp far */
		unsigned short sel;
3993
	jump_far:
3994 3995 3996
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
3997
			goto done;
3998

3999 4000
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
4001
		break;
4002
	}
4003 4004
	case 0xeb:
	      jmp:		/* jmp rel short */
4005
		jmp_rel(c, c->src.val);
4006
		c->dst.type = OP_NONE; /* Disable writeback. */
4007
		break;
4008 4009
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
4010 4011
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
4012 4013
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
4014 4015
			goto done; /* IO is needed */
		break;
4016 4017
	case 0xee: /* out dx,al */
	case 0xef: /* out dx,(e/r)ax */
4018
		c->dst.val = c->regs[VCPU_REGS_RDX];
4019
	do_io_out:
4020 4021
		ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
				      &c->src.val, 1);
4022
		c->dst.type = OP_NONE;	/* Disable writeback. */
4023
		break;
4024
	case 0xf4:              /* hlt */
4025
		ctxt->ops->halt(ctxt);
4026
		break;
4027 4028 4029 4030
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
4031
	case 0xf6 ... 0xf7:	/* Grp3 */
4032
		rc = emulate_grp3(ctxt, ops);
4033
		break;
4034 4035 4036
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4037 4038 4039
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4040
	case 0xfa: /* cli */
4041
		if (emulator_bad_iopl(ctxt, ops)) {
4042
			rc = emulate_gp(ctxt, 0);
4043
			goto done;
4044
		} else
4045
			ctxt->eflags &= ~X86_EFLAGS_IF;
4046 4047
		break;
	case 0xfb: /* sti */
4048
		if (emulator_bad_iopl(ctxt, ops)) {
4049
			rc = emulate_gp(ctxt, 0);
4050 4051
			goto done;
		} else {
4052
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
4053 4054
			ctxt->eflags |= X86_EFLAGS_IF;
		}
4055
		break;
4056 4057 4058 4059 4060 4061
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4062 4063
	case 0xfe: /* Grp4 */
	grp45:
4064
		rc = emulate_grp45(ctxt);
4065
		break;
4066 4067 4068 4069
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
4070 4071
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4072
	}
4073

4074 4075 4076
	if (rc != X86EMUL_CONTINUE)
		goto done;

4077 4078
writeback:
	rc = writeback(ctxt, ops);
4079
	if (rc != X86EMUL_CONTINUE)
4080 4081
		goto done;

4082 4083 4084 4085 4086 4087
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

4088
	if ((c->d & SrcMask) == SrcSI)
4089
		string_addr_inc(ctxt, seg_override(ctxt, ops, c),
4090
				VCPU_REGS_RSI, &c->src);
4091 4092

	if ((c->d & DstMask) == DstDI)
4093
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4094
				&c->dst);
4095

4096
	if (c->rep_prefix && (c->d & String)) {
4097
		struct read_cache *r = &ctxt->decode.io_read;
4098
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
4099

4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
			if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
				ctxt->decode.mem_read.end = 0;
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4116
		}
4117
	}
4118 4119

	ctxt->eip = c->eip;
4120 4121

done:
4122 4123
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4124 4125 4126
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4127
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4128 4129

twobyte_insn:
4130
	switch (c->b) {
4131
	case 0x05: 		/* syscall */
4132
		rc = emulate_syscall(ctxt, ops);
4133
		break;
4134
	case 0x06:
4135
		rc = em_clts(ctxt);
4136 4137
		break;
	case 0x09:		/* wbinvd */
4138
		(ctxt->ops->wbinvd)(ctxt);
4139 4140
		break;
	case 0x08:		/* invd */
4141 4142 4143 4144
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4145
		c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
4146
		break;
A
Avi Kivity 已提交
4147
	case 0x21: /* mov from dr to reg */
4148
		ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
A
Avi Kivity 已提交
4149
		break;
4150
	case 0x22: /* mov reg, cr */
4151
		if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
4152
			emulate_gp(ctxt, 0);
4153
			rc = X86EMUL_PROPAGATE_FAULT;
4154 4155
			goto done;
		}
4156 4157
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
4158
	case 0x23: /* mov from reg to dr */
4159
		if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
4160
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
4161
				 ~0ULL : ~0U)) < 0) {
4162
			/* #UD condition is already handled by the code above */
4163
			emulate_gp(ctxt, 0);
4164
			rc = X86EMUL_PROPAGATE_FAULT;
4165 4166 4167
			goto done;
		}

4168
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
4169
		break;
4170 4171 4172 4173
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
4174
		if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
4175
			emulate_gp(ctxt, 0);
4176
			rc = X86EMUL_PROPAGATE_FAULT;
4177
			goto done;
4178 4179 4180 4181 4182
		}
		rc = X86EMUL_CONTINUE;
		break;
	case 0x32:
		/* rdmsr */
4183
		if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
4184
			emulate_gp(ctxt, 0);
4185
			rc = X86EMUL_PROPAGATE_FAULT;
4186
			goto done;
4187 4188 4189 4190 4191 4192
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		break;
4193
	case 0x34:		/* sysenter */
4194
		rc = emulate_sysenter(ctxt, ops);
4195 4196
		break;
	case 0x35:		/* sysexit */
4197
		rc = emulate_sysexit(ctxt, ops);
4198
		break;
A
Avi Kivity 已提交
4199
	case 0x40 ... 0x4f:	/* cmov */
4200
		c->dst.val = c->dst.orig_val = c->src.val;
4201 4202
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4203
		break;
4204
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4205
		if (test_cc(c->b, ctxt->eflags))
4206
			jmp_rel(c, c->src.val);
4207
		break;
4208 4209 4210
	case 0x90 ... 0x9f:     /* setcc r/m8 */
		c->dst.val = test_cc(c->b, ctxt->eflags);
		break;
4211
	case 0xa0:	  /* push fs */
4212
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
4213 4214 4215 4216
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
		break;
4217 4218
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
4219
		c->dst.type = OP_NONE;
4220 4221
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
4222
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
4223
		break;
4224 4225 4226 4227
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
4228
	case 0xa8:	/* push gs */
4229
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
4230 4231 4232 4233
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
		break;
4234 4235
	case 0xab:
	      bts:		/* bts */
4236
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
4237
		break;
4238 4239 4240 4241
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
4242 4243
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4244 4245 4246 4247 4248
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
4249 4250
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
4251 4252
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
4253
			/* Success: write back to memory. */
4254
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
4255 4256
		} else {
			/* Failure: write the value we saw to EAX. */
4257
			c->dst.type = OP_REG;
4258
			c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
4259 4260
		}
		break;
4261 4262 4263
	case 0xb2:		/* lss */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
4264 4265
	case 0xb3:
	      btr:		/* btr */
4266
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
4267
		break;
4268 4269 4270 4271 4272 4273
	case 0xb4:		/* lfs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
		break;
	case 0xb5:		/* lgs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
		break;
A
Avi Kivity 已提交
4274
	case 0xb6 ... 0xb7:	/* movzx */
4275 4276 4277
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
4278 4279
		break;
	case 0xba:		/* Grp8 */
4280
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
4291 4292
	case 0xbb:
	      btc:		/* btc */
4293
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
4294
		break;
4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318
	case 0xbc: {		/* bsf */
		u8 zf;
		__asm__ ("bsf %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
	case 0xbd: {		/* bsr */
		u8 zf;
		__asm__ ("bsr %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
A
Avi Kivity 已提交
4319
	case 0xbe ... 0xbf:	/* movsx */
4320 4321 4322
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
4323
		break;
4324 4325 4326 4327 4328 4329
	case 0xc0 ... 0xc1:	/* xadd */
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
		/* Write back the register source. */
		c->src.val = c->dst.orig_val;
		write_register_operand(&c->src);
		break;
4330
	case 0xc3:		/* movnti */
4331 4332 4333
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
4334
		break;
A
Avi Kivity 已提交
4335
	case 0xc7:		/* Grp9 (cmpxchg8b) */
4336
		rc = emulate_grp9(ctxt, ops);
4337
		break;
4338 4339
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4340
	}
4341 4342 4343 4344

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4345 4346 4347
	goto writeback;

cannot_emulate:
4348
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4349
}