avic.c 4.4 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
 * MA  02110-1301, USA.
18 19
 */

P
Paulius Zaleckas 已提交
20
#include <linux/module.h>
21
#include <linux/irq.h>
22
#include <linux/io.h>
23
#include <mach/common.h>
P
Paulius Zaleckas 已提交
24
#include <asm/mach/irq.h>
25
#include <mach/hardware.h>
26

27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
#define AVIC_INTCNTL		0x00	/* int control reg */
#define AVIC_NIMASK		0x04	/* int mask reg */
#define AVIC_INTENNUM		0x08	/* int enable number reg */
#define AVIC_INTDISNUM		0x0C	/* int disable number reg */
#define AVIC_INTENABLEH		0x10	/* int enable reg high */
#define AVIC_INTENABLEL		0x14	/* int enable reg low */
#define AVIC_INTTYPEH		0x18	/* int type reg high */
#define AVIC_INTTYPEL		0x1C	/* int type reg low */
#define AVIC_NIPRIORITY(x)	(0x20 + 4 * (7 - (x))) /* int priority */
#define AVIC_NIVECSR		0x40	/* norm int vector/status */
#define AVIC_FIVECSR		0x44	/* fast int vector/status */
#define AVIC_INTSRCH		0x48	/* int source reg high */
#define AVIC_INTSRCL		0x4C	/* int source reg low */
#define AVIC_INTFRCH		0x50	/* int force reg high */
#define AVIC_INTFRCL		0x54	/* int force reg low */
#define AVIC_NIPNDH		0x58	/* norm int pending high */
#define AVIC_NIPNDL		0x5C	/* norm int pending low */
#define AVIC_FIPNDH		0x60	/* fast int pending high */
#define AVIC_FIPNDL		0x64	/* fast int pending low */

47
void __iomem *avic_base;
48

D
Darius Augulis 已提交
49
int imx_irq_set_priority(unsigned char irq, unsigned char prio)
50
{
D
Darius Augulis 已提交
51
#ifdef CONFIG_MXC_IRQ_PRIOR
52 53 54
	unsigned int temp;
	unsigned int mask = 0x0F << irq % 8 * 4;

D
Darius Augulis 已提交
55 56
	if (irq >= MXC_INTERNAL_IRQS)
		return -EINVAL;;
57

58
	temp = __raw_readl(avic_base + AVIC_NIPRIORITY(irq / 8));
59 60 61
	temp &= ~mask;
	temp |= prio & mask;

62
	__raw_writel(temp, avic_base + AVIC_NIPRIORITY(irq / 8));
D
Darius Augulis 已提交
63 64 65 66 67

	return 0;
#else
	return -ENOSYS;
#endif
68 69 70
}
EXPORT_SYMBOL(imx_irq_set_priority);

P
Paulius Zaleckas 已提交
71 72 73 74 75
#ifdef CONFIG_FIQ
int mxc_set_irq_fiq(unsigned int irq, unsigned int type)
{
	unsigned int irqt;

76
	if (irq >= MXC_INTERNAL_IRQS)
P
Paulius Zaleckas 已提交
77 78
		return -EINVAL;

79
	if (irq < MXC_INTERNAL_IRQS / 2) {
80 81
		irqt = __raw_readl(avic_base + AVIC_INTTYPEL) & ~(1 << irq);
		__raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEL);
P
Paulius Zaleckas 已提交
82
	} else {
83
		irq -= MXC_INTERNAL_IRQS / 2;
84 85
		irqt = __raw_readl(avic_base + AVIC_INTTYPEH) & ~(1 << irq);
		__raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEH);
P
Paulius Zaleckas 已提交
86 87 88 89 90 91 92
	}

	return 0;
}
EXPORT_SYMBOL(mxc_set_irq_fiq);
#endif /* CONFIG_FIQ */

93
/* Disable interrupt number "irq" in the AVIC */
94 95
static void mxc_mask_irq(unsigned int irq)
{
96
	__raw_writel(irq, avic_base + AVIC_INTDISNUM);
97 98
}

99
/* Enable interrupt number "irq" in the AVIC */
100 101
static void mxc_unmask_irq(unsigned int irq)
{
102
	__raw_writel(irq, avic_base + AVIC_INTENNUM);
103 104 105
}

static struct irq_chip mxc_avic_chip = {
106
	.ack = mxc_mask_irq,
107 108 109 110
	.mask = mxc_mask_irq,
	.unmask = mxc_unmask_irq,
};

111
/*
112 113 114 115
 * This function initializes the AVIC hardware and disables all the
 * interrupts. It registers the interrupt enable and disable functions
 * to the kernel for each interrupt source.
 */
116
void __init mxc_init_irq(void __iomem *irqbase)
117 118 119
{
	int i;

120
	avic_base = irqbase;
121

122 123 124
	/* put the AVIC into the reset value with
	 * all interrupts disabled
	 */
125 126
	__raw_writel(0, avic_base + AVIC_INTCNTL);
	__raw_writel(0x1f, avic_base + AVIC_NIMASK);
127 128

	/* disable all interrupts */
129 130
	__raw_writel(0, avic_base + AVIC_INTENABLEH);
	__raw_writel(0, avic_base + AVIC_INTENABLEL);
131 132

	/* all IRQ no FIQ */
133 134
	__raw_writel(0, avic_base + AVIC_INTTYPEH);
	__raw_writel(0, avic_base + AVIC_INTTYPEL);
135
	for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
136 137 138 139 140
		set_irq_chip(i, &mxc_avic_chip);
		set_irq_handler(i, handle_level_irq);
		set_irq_flags(i, IRQF_VALID);
	}

141 142
	/* Set default priority value (0) for all IRQ's */
	for (i = 0; i < 8; i++)
143
		__raw_writel(0, avic_base + AVIC_NIPRIORITY(i));
144

P
Paulius Zaleckas 已提交
145 146 147 148 149
#ifdef CONFIG_FIQ
	/* Initialize FIQ */
	init_FIQ();
#endif

150 151
	printk(KERN_INFO "MXC IRQ initialized\n");
}
152