gf100.c 44.6 KB
Newer Older
1
/*
2
 * Copyright 2012 Red Hat Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24 25 26 27 28 29 30 31 32 33 34 35 36 37
#include "gf100.h"
#include "ctxgf100.h"
#include "fuc/os.h"

#include <core/client.h>
#include <core/handle.h>
#include <core/option.h>
#include <engine/fifo.h>
#include <subdev/fb.h>
#include <subdev/mc.h>
#include <subdev/timer.h>

#include <nvif/class.h>
#include <nvif/unpack.h>
38

39 40 41 42 43
/*******************************************************************************
 * Zero Bandwidth Clear
 ******************************************************************************/

static void
B
Ben Skeggs 已提交
44
gf100_gr_zbc_clear_color(struct gf100_gr *gr, int zbc)
45
{
B
Ben Skeggs 已提交
46 47 48 49 50 51 52 53 54
	if (gr->zbc_color[zbc].format) {
		nv_wr32(gr, 0x405804, gr->zbc_color[zbc].ds[0]);
		nv_wr32(gr, 0x405808, gr->zbc_color[zbc].ds[1]);
		nv_wr32(gr, 0x40580c, gr->zbc_color[zbc].ds[2]);
		nv_wr32(gr, 0x405810, gr->zbc_color[zbc].ds[3]);
	}
	nv_wr32(gr, 0x405814, gr->zbc_color[zbc].format);
	nv_wr32(gr, 0x405820, zbc);
	nv_wr32(gr, 0x405824, 0x00000004); /* TRIGGER | WRITE | COLOR */
55 56 57
}

static int
B
Ben Skeggs 已提交
58
gf100_gr_zbc_color_get(struct gf100_gr *gr, int format,
59
		       const u32 ds[4], const u32 l2[4])
60
{
B
Ben Skeggs 已提交
61
	struct nvkm_ltc *ltc = nvkm_ltc(gr);
62 63 64
	int zbc = -ENOSPC, i;

	for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
B
Ben Skeggs 已提交
65 66
		if (gr->zbc_color[i].format) {
			if (gr->zbc_color[i].format != format)
67
				continue;
B
Ben Skeggs 已提交
68 69
			if (memcmp(gr->zbc_color[i].ds, ds, sizeof(
				   gr->zbc_color[i].ds)))
70
				continue;
B
Ben Skeggs 已提交
71 72
			if (memcmp(gr->zbc_color[i].l2, l2, sizeof(
				   gr->zbc_color[i].l2))) {
73 74 75 76 77 78 79 80 81
				WARN_ON(1);
				return -EINVAL;
			}
			return i;
		} else {
			zbc = (zbc < 0) ? i : zbc;
		}
	}

82 83 84
	if (zbc < 0)
		return zbc;

B
Ben Skeggs 已提交
85 86 87
	memcpy(gr->zbc_color[zbc].ds, ds, sizeof(gr->zbc_color[zbc].ds));
	memcpy(gr->zbc_color[zbc].l2, l2, sizeof(gr->zbc_color[zbc].l2));
	gr->zbc_color[zbc].format = format;
88
	ltc->zbc_color_get(ltc, zbc, l2);
B
Ben Skeggs 已提交
89
	gf100_gr_zbc_clear_color(gr, zbc);
90 91 92 93
	return zbc;
}

static void
B
Ben Skeggs 已提交
94
gf100_gr_zbc_clear_depth(struct gf100_gr *gr, int zbc)
95
{
B
Ben Skeggs 已提交
96 97 98 99 100
	if (gr->zbc_depth[zbc].format)
		nv_wr32(gr, 0x405818, gr->zbc_depth[zbc].ds);
	nv_wr32(gr, 0x40581c, gr->zbc_depth[zbc].format);
	nv_wr32(gr, 0x405820, zbc);
	nv_wr32(gr, 0x405824, 0x00000005); /* TRIGGER | WRITE | DEPTH */
101 102 103
}

static int
B
Ben Skeggs 已提交
104
gf100_gr_zbc_depth_get(struct gf100_gr *gr, int format,
105
		       const u32 ds, const u32 l2)
106
{
B
Ben Skeggs 已提交
107
	struct nvkm_ltc *ltc = nvkm_ltc(gr);
108 109 110
	int zbc = -ENOSPC, i;

	for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
B
Ben Skeggs 已提交
111 112
		if (gr->zbc_depth[i].format) {
			if (gr->zbc_depth[i].format != format)
113
				continue;
B
Ben Skeggs 已提交
114
			if (gr->zbc_depth[i].ds != ds)
115
				continue;
B
Ben Skeggs 已提交
116
			if (gr->zbc_depth[i].l2 != l2) {
117 118 119 120 121 122 123 124 125
				WARN_ON(1);
				return -EINVAL;
			}
			return i;
		} else {
			zbc = (zbc < 0) ? i : zbc;
		}
	}

126 127 128
	if (zbc < 0)
		return zbc;

B
Ben Skeggs 已提交
129 130 131
	gr->zbc_depth[zbc].format = format;
	gr->zbc_depth[zbc].ds = ds;
	gr->zbc_depth[zbc].l2 = l2;
132
	ltc->zbc_depth_get(ltc, zbc, l2);
B
Ben Skeggs 已提交
133
	gf100_gr_zbc_clear_depth(gr, zbc);
134 135 136
	return zbc;
}

137 138 139 140
/*******************************************************************************
 * Graphics object classes
 ******************************************************************************/

141
static int
142
gf100_fermi_mthd_zbc_color(struct nvkm_object *object, void *data, u32 size)
143
{
B
Ben Skeggs 已提交
144
	struct gf100_gr *gr = (void *)object->engine;
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	union {
		struct fermi_a_zbc_color_v0 v0;
	} *args = data;
	int ret;

	if (nvif_unpack(args->v0, 0, 0, false)) {
		switch (args->v0.format) {
		case FERMI_A_ZBC_COLOR_V0_FMT_ZERO:
		case FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE:
		case FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32:
		case FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10:
		case FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10:
		case FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11:
B
Ben Skeggs 已提交
171
			ret = gf100_gr_zbc_color_get(gr, args->v0.format,
172 173
							   args->v0.ds,
							   args->v0.l2);
174 175 176 177 178 179 180 181 182 183 184 185 186 187
			if (ret >= 0) {
				args->v0.index = ret;
				return 0;
			}
			break;
		default:
			return -EINVAL;
		}
	}

	return ret;
}

static int
188
gf100_fermi_mthd_zbc_depth(struct nvkm_object *object, void *data, u32 size)
189
{
B
Ben Skeggs 已提交
190
	struct gf100_gr *gr = (void *)object->engine;
191 192 193 194 195 196 197 198
	union {
		struct fermi_a_zbc_depth_v0 v0;
	} *args = data;
	int ret;

	if (nvif_unpack(args->v0, 0, 0, false)) {
		switch (args->v0.format) {
		case FERMI_A_ZBC_DEPTH_V0_FMT_FP32:
B
Ben Skeggs 已提交
199
			ret = gf100_gr_zbc_depth_get(gr, args->v0.format,
200 201
							   args->v0.ds,
							   args->v0.l2);
202 203 204 205 206 207 208 209 210 211
			return (ret >= 0) ? 0 : -ENOSPC;
		default:
			return -EINVAL;
		}
	}

	return ret;
}

static int
212
gf100_fermi_mthd(struct nvkm_object *object, u32 mthd, void *data, u32 size)
213 214 215
{
	switch (mthd) {
	case FERMI_A_ZBC_COLOR:
216
		return gf100_fermi_mthd_zbc_color(object, data, size);
217
	case FERMI_A_ZBC_DEPTH:
218
		return gf100_fermi_mthd_zbc_depth(object, data, size);
219 220 221 222 223 224
	default:
		break;
	}
	return -EINVAL;
}

225 226 227 228 229 230 231
struct nvkm_ofuncs
gf100_fermi_ofuncs = {
	.ctor = _nvkm_object_ctor,
	.dtor = nvkm_object_destroy,
	.init = nvkm_object_init,
	.fini = nvkm_object_fini,
	.mthd = gf100_fermi_mthd,
232 233
};

234
static int
235 236
gf100_gr_set_shader_exceptions(struct nvkm_object *object, u32 mthd,
			       void *pdata, u32 size)
237
{
B
Ben Skeggs 已提交
238
	struct gf100_gr *gr = (void *)object->engine;
239 240
	if (size >= sizeof(u32)) {
		u32 data = *(u32 *)pdata ? 0xffffffff : 0x00000000;
B
Ben Skeggs 已提交
241 242
		nv_wr32(gr, 0x419e44, data);
		nv_wr32(gr, 0x419e4c, data);
243 244 245 246 247
		return 0;
	}
	return -EINVAL;
}

248 249 250
struct nvkm_omthds
gf100_gr_9097_omthds[] = {
	{ 0x1528, 0x1528, gf100_gr_set_shader_exceptions },
251 252 253
	{}
};

254 255 256
struct nvkm_omthds
gf100_gr_90c0_omthds[] = {
	{ 0x1528, 0x1528, gf100_gr_set_shader_exceptions },
257 258 259
	{}
};

260 261
struct nvkm_oclass
gf100_gr_sclass[] = {
262 263
	{ FERMI_TWOD_A, &nvkm_object_ofuncs },
	{ FERMI_MEMORY_TO_MEMORY_FORMAT_A, &nvkm_object_ofuncs },
264 265
	{ FERMI_A, &gf100_fermi_ofuncs, gf100_gr_9097_omthds },
	{ FERMI_COMPUTE_A, &nvkm_object_ofuncs, gf100_gr_90c0_omthds },
266 267 268 269 270 271
	{}
};

/*******************************************************************************
 * PGRAPH context
 ******************************************************************************/
272

273
int
274 275 276
gf100_gr_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		      struct nvkm_oclass *oclass, void *args, u32 size,
		      struct nvkm_object **pobject)
277
{
278
	struct nvkm_vm *vm = nvkm_client(parent)->vm;
B
Ben Skeggs 已提交
279 280 281
	struct gf100_gr *gr = (void *)engine;
	struct gf100_gr_data *data = gr->mmio_data;
	struct gf100_gr_mmio *mmio = gr->mmio_list;
282
	struct gf100_gr_chan *chan;
283 284
	int ret, i;

285
	/* allocate memory for context, and fill with default values */
286
	ret = nvkm_gr_context_create(parent, engine, oclass, NULL,
B
Ben Skeggs 已提交
287
				     gr->size, 0x100,
288
				     NVOBJ_FLAG_ZERO_ALLOC, &chan);
289
	*pobject = nv_object(chan);
290 291 292
	if (ret)
		return ret;

293 294 295 296
	/* allocate memory for a "mmio list" buffer that's used by the HUB
	 * fuc to modify some per-context register settings on first load
	 * of the context.
	 */
297 298
	ret = nvkm_gpuobj_new(nv_object(chan), NULL, 0x1000, 0x100, 0,
			      &chan->mmio);
299 300 301
	if (ret)
		return ret;

302 303 304
	ret = nvkm_gpuobj_map_vm(nv_gpuobj(chan->mmio), vm,
				 NV_MEM_ACCESS_RW | NV_MEM_ACCESS_SYS,
				 &chan->mmio_vma);
305 306 307
	if (ret)
		return ret;

308
	/* allocate buffers referenced by mmio list */
B
Ben Skeggs 已提交
309
	for (i = 0; data->size && i < ARRAY_SIZE(gr->mmio_data); i++) {
310 311
		ret = nvkm_gpuobj_new(nv_object(chan), NULL, data->size,
				      data->align, 0, &chan->data[i].mem);
312 313
		if (ret)
			return ret;
314

315 316
		ret = nvkm_gpuobj_map_vm(chan->data[i].mem, vm, data->access,
					 &chan->data[i].vma);
317 318
		if (ret)
			return ret;
319

320
		data++;
321 322
	}

323
	/* finally, fill in the mmio list and point the context at it */
B
Ben Skeggs 已提交
324
	for (i = 0; mmio->addr && i < ARRAY_SIZE(gr->mmio_list); i++) {
325 326
		u32 addr = mmio->addr;
		u32 data = mmio->data;
327

328
		if (mmio->buffer >= 0) {
329
			u64 info = chan->data[mmio->buffer].vma.offset;
330 331
			data |= info >> mmio->shift;
		}
332

333 334
		nv_wo32(chan->mmio, chan->mmio_nr++ * 4, addr);
		nv_wo32(chan->mmio, chan->mmio_nr++ * 4, data);
335 336
		mmio++;
	}
337

B
Ben Skeggs 已提交
338 339
	for (i = 0; i < gr->size; i += 4)
		nv_wo32(chan, i, gr->data[i / 4]);
340

B
Ben Skeggs 已提交
341
	if (!gr->firmware) {
342 343
		nv_wo32(chan, 0x00, chan->mmio_nr / 2);
		nv_wo32(chan, 0x04, chan->mmio_vma.offset >> 8);
344
	} else {
345 346 347 348 349 350 351 352 353
		nv_wo32(chan, 0xf4, 0);
		nv_wo32(chan, 0xf8, 0);
		nv_wo32(chan, 0x10, chan->mmio_nr / 2);
		nv_wo32(chan, 0x14, lower_32_bits(chan->mmio_vma.offset));
		nv_wo32(chan, 0x18, upper_32_bits(chan->mmio_vma.offset));
		nv_wo32(chan, 0x1c, 1);
		nv_wo32(chan, 0x20, 0);
		nv_wo32(chan, 0x28, 0);
		nv_wo32(chan, 0x2c, 0);
354
	}
355

356
	return 0;
357 358
}

359
void
360
gf100_gr_context_dtor(struct nvkm_object *object)
361
{
362
	struct gf100_gr_chan *chan = (void *)object;
363 364
	int i;

365
	for (i = 0; i < ARRAY_SIZE(chan->data); i++) {
366 367
		nvkm_gpuobj_unmap(&chan->data[i].vma);
		nvkm_gpuobj_ref(NULL, &chan->data[i].mem);
368
	}
369

370 371
	nvkm_gpuobj_unmap(&chan->mmio_vma);
	nvkm_gpuobj_ref(NULL, &chan->mmio);
372

373
	nvkm_gr_context_destroy(&chan->base);
374 375
}

376
/*******************************************************************************
377
 * PGRAPH register lists
378 379
 ******************************************************************************/

380 381
const struct gf100_gr_init
gf100_gr_init_main_0[] = {
382 383 384 385 386 387 388 389 390 391 392 393 394 395
	{ 0x400080,   1, 0x04, 0x003083c2 },
	{ 0x400088,   1, 0x04, 0x00006fe7 },
	{ 0x40008c,   1, 0x04, 0x00000000 },
	{ 0x400090,   1, 0x04, 0x00000030 },
	{ 0x40013c,   1, 0x04, 0x013901f7 },
	{ 0x400140,   1, 0x04, 0x00000100 },
	{ 0x400144,   1, 0x04, 0x00000000 },
	{ 0x400148,   1, 0x04, 0x00000110 },
	{ 0x400138,   1, 0x04, 0x00000000 },
	{ 0x400130,   2, 0x04, 0x00000000 },
	{ 0x400124,   1, 0x04, 0x00000002 },
	{}
};

396 397
const struct gf100_gr_init
gf100_gr_init_fe_0[] = {
398 399 400 401 402
	{ 0x40415c,   1, 0x04, 0x00000000 },
	{ 0x404170,   1, 0x04, 0x00000000 },
	{}
};

403 404
const struct gf100_gr_init
gf100_gr_init_pri_0[] = {
405 406 407 408
	{ 0x404488,   2, 0x04, 0x00000000 },
	{}
};

409 410
const struct gf100_gr_init
gf100_gr_init_rstr2d_0[] = {
411 412 413 414
	{ 0x407808,   1, 0x04, 0x00000000 },
	{}
};

415 416
const struct gf100_gr_init
gf100_gr_init_pd_0[] = {
417 418 419 420
	{ 0x406024,   1, 0x04, 0x00000000 },
	{}
};

421 422
const struct gf100_gr_init
gf100_gr_init_ds_0[] = {
423 424 425 426 427 428
	{ 0x405844,   1, 0x04, 0x00ffffff },
	{ 0x405850,   1, 0x04, 0x00000000 },
	{ 0x405908,   1, 0x04, 0x00000000 },
	{}
};

429 430
const struct gf100_gr_init
gf100_gr_init_scc_0[] = {
431 432 433 434
	{ 0x40803c,   1, 0x04, 0x00000000 },
	{}
};

435 436
const struct gf100_gr_init
gf100_gr_init_prop_0[] = {
437
	{ 0x4184a0,   1, 0x04, 0x00000000 },
438 439 440
	{}
};

441 442
const struct gf100_gr_init
gf100_gr_init_gpc_unk_0[] = {
443 444 445 446
	{ 0x418604,   1, 0x04, 0x00000000 },
	{ 0x418680,   1, 0x04, 0x00000000 },
	{ 0x418714,   1, 0x04, 0x80000000 },
	{ 0x418384,   1, 0x04, 0x00000000 },
447 448 449
	{}
};

450 451
const struct gf100_gr_init
gf100_gr_init_setup_0[] = {
452
	{ 0x418814,   3, 0x04, 0x00000000 },
453 454 455
	{}
};

456 457
const struct gf100_gr_init
gf100_gr_init_crstr_0[] = {
458
	{ 0x418b04,   1, 0x04, 0x00000000 },
459 460 461
	{}
};

462 463
const struct gf100_gr_init
gf100_gr_init_setup_1[] = {
464 465 466 467
	{ 0x4188c8,   1, 0x04, 0x80000000 },
	{ 0x4188cc,   1, 0x04, 0x00000000 },
	{ 0x4188d0,   1, 0x04, 0x00010000 },
	{ 0x4188d4,   1, 0x04, 0x00000001 },
468 469 470
	{}
};

471 472
const struct gf100_gr_init
gf100_gr_init_zcull_0[] = {
473 474 475 476 477
	{ 0x418910,   1, 0x04, 0x00010001 },
	{ 0x418914,   1, 0x04, 0x00000301 },
	{ 0x418918,   1, 0x04, 0x00800000 },
	{ 0x418980,   1, 0x04, 0x77777770 },
	{ 0x418984,   3, 0x04, 0x77777777 },
478 479 480
	{}
};

481 482
const struct gf100_gr_init
gf100_gr_init_gpm_0[] = {
483 484
	{ 0x418c04,   1, 0x04, 0x00000000 },
	{ 0x418c88,   1, 0x04, 0x00000000 },
485 486 487
	{}
};

488 489
const struct gf100_gr_init
gf100_gr_init_gpc_unk_1[] = {
490 491 492 493
	{ 0x418d00,   1, 0x04, 0x00000000 },
	{ 0x418f08,   1, 0x04, 0x00000000 },
	{ 0x418e00,   1, 0x04, 0x00000050 },
	{ 0x418e08,   1, 0x04, 0x00000000 },
494 495 496
	{}
};

497 498
const struct gf100_gr_init
gf100_gr_init_gcc_0[] = {
499 500 501 502 503
	{ 0x41900c,   1, 0x04, 0x00000000 },
	{ 0x419018,   1, 0x04, 0x00000000 },
	{}
};

504 505
const struct gf100_gr_init
gf100_gr_init_tpccs_0[] = {
506 507
	{ 0x419d08,   2, 0x04, 0x00000000 },
	{ 0x419d10,   1, 0x04, 0x00000014 },
508 509 510
	{}
};

511 512
const struct gf100_gr_init
gf100_gr_init_tex_0[] = {
513 514 515
	{ 0x419ab0,   1, 0x04, 0x00000000 },
	{ 0x419ab8,   1, 0x04, 0x000000e7 },
	{ 0x419abc,   2, 0x04, 0x00000000 },
516 517 518
	{}
};

519 520
const struct gf100_gr_init
gf100_gr_init_pe_0[] = {
521 522 523 524
	{ 0x41980c,   3, 0x04, 0x00000000 },
	{ 0x419844,   1, 0x04, 0x00000000 },
	{ 0x41984c,   1, 0x04, 0x00005bc5 },
	{ 0x419850,   4, 0x04, 0x00000000 },
525 526 527
	{}
};

528 529
const struct gf100_gr_init
gf100_gr_init_l1c_0[] = {
530 531 532 533 534 535
	{ 0x419c98,   1, 0x04, 0x00000000 },
	{ 0x419ca8,   1, 0x04, 0x80000000 },
	{ 0x419cb4,   1, 0x04, 0x00000000 },
	{ 0x419cb8,   1, 0x04, 0x00008bf4 },
	{ 0x419cbc,   1, 0x04, 0x28137606 },
	{ 0x419cc0,   2, 0x04, 0x00000000 },
536 537 538
	{}
};

539 540
const struct gf100_gr_init
gf100_gr_init_wwdx_0[] = {
541 542
	{ 0x419bd4,   1, 0x04, 0x00800000 },
	{ 0x419bdc,   1, 0x04, 0x00000000 },
543 544 545
	{}
};

546 547
const struct gf100_gr_init
gf100_gr_init_tpccs_1[] = {
548
	{ 0x419d2c,   1, 0x04, 0x00000000 },
549 550 551
	{}
};

552 553
const struct gf100_gr_init
gf100_gr_init_mpc_0[] = {
554
	{ 0x419c0c,   1, 0x04, 0x00000000 },
555 556 557
	{}
};

558 559
static const struct gf100_gr_init
gf100_gr_init_sm_0[] = {
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
	{ 0x419e00,   1, 0x04, 0x00000000 },
	{ 0x419ea0,   1, 0x04, 0x00000000 },
	{ 0x419ea4,   1, 0x04, 0x00000100 },
	{ 0x419ea8,   1, 0x04, 0x00001100 },
	{ 0x419eac,   1, 0x04, 0x11100702 },
	{ 0x419eb0,   1, 0x04, 0x00000003 },
	{ 0x419eb4,   4, 0x04, 0x00000000 },
	{ 0x419ec8,   1, 0x04, 0x06060618 },
	{ 0x419ed0,   1, 0x04, 0x0eff0e38 },
	{ 0x419ed4,   1, 0x04, 0x011104f1 },
	{ 0x419edc,   1, 0x04, 0x00000000 },
	{ 0x419f00,   1, 0x04, 0x00000000 },
	{ 0x419f2c,   1, 0x04, 0x00000000 },
	{}
};

576 577
const struct gf100_gr_init
gf100_gr_init_be_0[] = {
578 579 580 581 582 583 584 585 586 587
	{ 0x40880c,   1, 0x04, 0x00000000 },
	{ 0x408910,   9, 0x04, 0x00000000 },
	{ 0x408950,   1, 0x04, 0x00000000 },
	{ 0x408954,   1, 0x04, 0x0000ffff },
	{ 0x408984,   1, 0x04, 0x00000000 },
	{ 0x408988,   1, 0x04, 0x08040201 },
	{ 0x40898c,   1, 0x04, 0x80402010 },
	{}
};

588 589
const struct gf100_gr_init
gf100_gr_init_fe_1[] = {
590 591 592 593
	{ 0x4040f0,   1, 0x04, 0x00000000 },
	{}
};

594 595
const struct gf100_gr_init
gf100_gr_init_pe_1[] = {
596 597 598 599
	{ 0x419880,   1, 0x04, 0x00000002 },
	{}
};

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
static const struct gf100_gr_pack
gf100_gr_pack_mmio[] = {
	{ gf100_gr_init_main_0 },
	{ gf100_gr_init_fe_0 },
	{ gf100_gr_init_pri_0 },
	{ gf100_gr_init_rstr2d_0 },
	{ gf100_gr_init_pd_0 },
	{ gf100_gr_init_ds_0 },
	{ gf100_gr_init_scc_0 },
	{ gf100_gr_init_prop_0 },
	{ gf100_gr_init_gpc_unk_0 },
	{ gf100_gr_init_setup_0 },
	{ gf100_gr_init_crstr_0 },
	{ gf100_gr_init_setup_1 },
	{ gf100_gr_init_zcull_0 },
	{ gf100_gr_init_gpm_0 },
	{ gf100_gr_init_gpc_unk_1 },
	{ gf100_gr_init_gcc_0 },
	{ gf100_gr_init_tpccs_0 },
	{ gf100_gr_init_tex_0 },
	{ gf100_gr_init_pe_0 },
	{ gf100_gr_init_l1c_0 },
	{ gf100_gr_init_wwdx_0 },
	{ gf100_gr_init_tpccs_1 },
	{ gf100_gr_init_mpc_0 },
	{ gf100_gr_init_sm_0 },
	{ gf100_gr_init_be_0 },
	{ gf100_gr_init_fe_1 },
	{ gf100_gr_init_pe_1 },
M
Maarten Lankhorst 已提交
629 630 631
	{}
};

632 633 634 635
/*******************************************************************************
 * PGRAPH engine/subdev functions
 ******************************************************************************/

636
void
B
Ben Skeggs 已提交
637
gf100_gr_zbc_init(struct gf100_gr *gr)
638 639 640 641 642 643 644 645 646
{
	const u32  zero[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
			      0x00000000, 0x00000000, 0x00000000, 0x00000000 };
	const u32   one[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
			      0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff };
	const u32 f32_0[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
			      0x00000000, 0x00000000, 0x00000000, 0x00000000 };
	const u32 f32_1[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
			      0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000 };
B
Ben Skeggs 已提交
647
	struct nvkm_ltc *ltc = nvkm_ltc(gr);
648 649
	int index;

B
Ben Skeggs 已提交
650 651 652 653 654 655 656
	if (!gr->zbc_color[0].format) {
		gf100_gr_zbc_color_get(gr, 1,  & zero[0],   &zero[4]);
		gf100_gr_zbc_color_get(gr, 2,  &  one[0],    &one[4]);
		gf100_gr_zbc_color_get(gr, 4,  &f32_0[0],  &f32_0[4]);
		gf100_gr_zbc_color_get(gr, 4,  &f32_1[0],  &f32_1[4]);
		gf100_gr_zbc_depth_get(gr, 1, 0x00000000, 0x00000000);
		gf100_gr_zbc_depth_get(gr, 1, 0x3f800000, 0x3f800000);
657 658 659
	}

	for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
B
Ben Skeggs 已提交
660
		gf100_gr_zbc_clear_color(gr, index);
661
	for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
B
Ben Skeggs 已提交
662
		gf100_gr_zbc_clear_depth(gr, index);
663 664
}

665 666 667 668 669 670
/**
 * Wait until GR goes idle. GR is considered idle if it is disabled by the
 * MC (0x200) register, or GR is not busy and a context switch is not in
 * progress.
 */
int
B
Ben Skeggs 已提交
671
gf100_gr_wait_idle(struct gf100_gr *gr)
672 673 674 675 676 677 678 679 680
{
	unsigned long end_jiffies = jiffies + msecs_to_jiffies(2000);
	bool gr_enabled, ctxsw_active, gr_busy;

	do {
		/*
		 * required to make sure FIFO_ENGINE_STATUS (0x2640) is
		 * up-to-date
		 */
B
Ben Skeggs 已提交
681
		nv_rd32(gr, 0x400700);
682

B
Ben Skeggs 已提交
683 684 685
		gr_enabled = nv_rd32(gr, 0x200) & 0x1000;
		ctxsw_active = nv_rd32(gr, 0x2640) & 0x8000;
		gr_busy = nv_rd32(gr, 0x40060c) & 0x1;
686 687 688 689 690

		if (!gr_enabled || (!gr_busy && !ctxsw_active))
			return 0;
	} while (time_before(jiffies, end_jiffies));

B
Ben Skeggs 已提交
691
	nv_error(gr, "wait for idle timeout (en: %d, ctxsw: %d, busy: %d)\n",
692 693 694 695
		 gr_enabled, ctxsw_active, gr_busy);
	return -EAGAIN;
}

696
void
B
Ben Skeggs 已提交
697
gf100_gr_mmio(struct gf100_gr *gr, const struct gf100_gr_pack *p)
698
{
699 700
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
701 702 703 704 705

	pack_for_each_init(init, pack, p) {
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;
		while (addr < next) {
B
Ben Skeggs 已提交
706
			nv_wr32(gr, addr, init->data);
707 708 709
			addr += init->pitch;
		}
	}
710 711 712
}

void
B
Ben Skeggs 已提交
713
gf100_gr_icmd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
714
{
715 716
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
717
	u32 data = 0;
718

B
Ben Skeggs 已提交
719
	nv_wr32(gr, 0x400208, 0x80000000);
720 721 722 723 724 725

	pack_for_each_init(init, pack, p) {
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;

		if ((pack == p && init == p->init) || data != init->data) {
B
Ben Skeggs 已提交
726
			nv_wr32(gr, 0x400204, init->data);
727 728
			data = init->data;
		}
729

730
		while (addr < next) {
B
Ben Skeggs 已提交
731
			nv_wr32(gr, 0x400200, addr);
732 733 734 735 736
			/**
			 * Wait for GR to go idle after submitting a
			 * GO_IDLE bundle
			 */
			if ((addr & 0xffff) == 0xe100)
B
Ben Skeggs 已提交
737 738
				gf100_gr_wait_idle(gr);
			nv_wait(gr, 0x400700, 0x00000004, 0x00000000);
739 740 741
			addr += init->pitch;
		}
	}
742

B
Ben Skeggs 已提交
743
	nv_wr32(gr, 0x400208, 0x00000000);
744 745 746
}

void
B
Ben Skeggs 已提交
747
gf100_gr_mthd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
748
{
749 750
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
751
	u32 data = 0;
752

753 754 755 756 757 758
	pack_for_each_init(init, pack, p) {
		u32 ctrl = 0x80000000 | pack->type;
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;

		if ((pack == p && init == p->init) || data != init->data) {
B
Ben Skeggs 已提交
759
			nv_wr32(gr, 0x40448c, init->data);
760 761 762 763
			data = init->data;
		}

		while (addr < next) {
B
Ben Skeggs 已提交
764
			nv_wr32(gr, 0x404488, ctrl | (addr << 14));
765
			addr += init->pitch;
766 767 768 769 770
		}
	}
}

u64
B
Ben Skeggs 已提交
771
gf100_gr_units(struct nvkm_gr *obj)
772
{
B
Ben Skeggs 已提交
773
	struct gf100_gr *gr = container_of(obj, typeof(*gr), base);
774 775
	u64 cfg;

B
Ben Skeggs 已提交
776 777 778
	cfg  = (u32)gr->gpc_nr;
	cfg |= (u32)gr->tpc_total << 8;
	cfg |= (u64)gr->rop_nr << 32;
779 780

	return cfg;
781 782
}

783
static const struct nvkm_enum gk104_sked_error[] = {
784 785 786 787 788 789 790 791 792 793 794 795 796 797
	{ 7, "CONSTANT_BUFFER_SIZE" },
	{ 9, "LOCAL_MEMORY_SIZE_POS" },
	{ 10, "LOCAL_MEMORY_SIZE_NEG" },
	{ 11, "WARP_CSTACK_SIZE" },
	{ 12, "TOTAL_TEMP_SIZE" },
	{ 13, "REGISTER_COUNT" },
	{ 18, "TOTAL_THREADS" },
	{ 20, "PROGRAM_OFFSET" },
	{ 21, "SHARED_MEMORY_SIZE" },
	{ 25, "SHARED_CONFIG_TOO_SMALL" },
	{ 26, "TOTAL_REGISTER_COUNT" },
	{}
};

798
static const struct nvkm_enum gf100_gpc_rop_error[] = {
799 800 801 802 803 804 805 806 807
	{ 1, "RT_PITCH_OVERRUN" },
	{ 4, "RT_WIDTH_OVERRUN" },
	{ 5, "RT_HEIGHT_OVERRUN" },
	{ 7, "ZETA_STORAGE_TYPE_MISMATCH" },
	{ 8, "RT_STORAGE_TYPE_MISMATCH" },
	{ 10, "RT_LINEAR_MISMATCH" },
	{}
};

808
static void
B
Ben Skeggs 已提交
809
gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
810
{
811 812
	u32 trap[4];
	int i;
813

B
Ben Skeggs 已提交
814 815 816 817
	trap[0] = nv_rd32(gr, GPC_UNIT(gpc, 0x0420));
	trap[1] = nv_rd32(gr, GPC_UNIT(gpc, 0x0434));
	trap[2] = nv_rd32(gr, GPC_UNIT(gpc, 0x0438));
	trap[3] = nv_rd32(gr, GPC_UNIT(gpc, 0x043c));
818

B
Ben Skeggs 已提交
819
	nv_error(gr, "GPC%d/PROP trap:", gpc);
820 821 822 823
	for (i = 0; i <= 29; ++i) {
		if (!(trap[0] & (1 << i)))
			continue;
		pr_cont(" ");
824
		nvkm_enum_print(gf100_gpc_rop_error, i);
825 826 827
	}
	pr_cont("\n");

B
Ben Skeggs 已提交
828
	nv_error(gr, "x = %u, y = %u, format = %x, storage type = %x\n",
829 830
		 trap[1] & 0xffff, trap[1] >> 16, (trap[2] >> 8) & 0x3f,
		 trap[3] & 0xff);
B
Ben Skeggs 已提交
831
	nv_wr32(gr, GPC_UNIT(gpc, 0x0420), 0xc0000000);
832 833
}

834
static const struct nvkm_enum gf100_mp_warp_error[] = {
835 836 837 838 839 840 841 842 843 844 845 846
	{ 0x00, "NO_ERROR" },
	{ 0x01, "STACK_MISMATCH" },
	{ 0x05, "MISALIGNED_PC" },
	{ 0x08, "MISALIGNED_GPR" },
	{ 0x09, "INVALID_OPCODE" },
	{ 0x0d, "GPR_OUT_OF_BOUNDS" },
	{ 0x0e, "MEM_OUT_OF_BOUNDS" },
	{ 0x0f, "UNALIGNED_MEM_ACCESS" },
	{ 0x11, "INVALID_PARAM" },
	{}
};

847
static const struct nvkm_bitfield gf100_mp_global_error[] = {
848 849 850 851 852 853
	{ 0x00000004, "MULTIPLE_WARP_ERRORS" },
	{ 0x00000008, "OUT_OF_STACK_SPACE" },
	{}
};

static void
B
Ben Skeggs 已提交
854
gf100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
855
{
B
Ben Skeggs 已提交
856 857
	u32 werr = nv_rd32(gr, TPC_UNIT(gpc, tpc, 0x648));
	u32 gerr = nv_rd32(gr, TPC_UNIT(gpc, tpc, 0x650));
858

B
Ben Skeggs 已提交
859
	nv_error(gr, "GPC%i/TPC%i/MP trap:", gpc, tpc);
860
	nvkm_bitfield_print(gf100_mp_global_error, gerr);
861 862
	if (werr) {
		pr_cont(" ");
863
		nvkm_enum_print(gf100_mp_warp_error, werr & 0xffff);
864 865 866
	}
	pr_cont("\n");

B
Ben Skeggs 已提交
867 868
	nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x648), 0x00000000);
	nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x650), gerr);
869 870
}

871
static void
B
Ben Skeggs 已提交
872
gf100_gr_trap_tpc(struct gf100_gr *gr, int gpc, int tpc)
873
{
B
Ben Skeggs 已提交
874
	u32 stat = nv_rd32(gr, TPC_UNIT(gpc, tpc, 0x0508));
875 876

	if (stat & 0x00000001) {
B
Ben Skeggs 已提交
877 878 879
		u32 trap = nv_rd32(gr, TPC_UNIT(gpc, tpc, 0x0224));
		nv_error(gr, "GPC%d/TPC%d/TEX: 0x%08x\n", gpc, tpc, trap);
		nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x0224), 0xc0000000);
880 881 882 883
		stat &= ~0x00000001;
	}

	if (stat & 0x00000002) {
B
Ben Skeggs 已提交
884
		gf100_gr_trap_mp(gr, gpc, tpc);
885 886 887 888
		stat &= ~0x00000002;
	}

	if (stat & 0x00000004) {
B
Ben Skeggs 已提交
889 890 891
		u32 trap = nv_rd32(gr, TPC_UNIT(gpc, tpc, 0x0084));
		nv_error(gr, "GPC%d/TPC%d/POLY: 0x%08x\n", gpc, tpc, trap);
		nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x0084), 0xc0000000);
892 893 894 895
		stat &= ~0x00000004;
	}

	if (stat & 0x00000008) {
B
Ben Skeggs 已提交
896 897 898
		u32 trap = nv_rd32(gr, TPC_UNIT(gpc, tpc, 0x048c));
		nv_error(gr, "GPC%d/TPC%d/L1C: 0x%08x\n", gpc, tpc, trap);
		nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x048c), 0xc0000000);
899 900 901 902
		stat &= ~0x00000008;
	}

	if (stat) {
B
Ben Skeggs 已提交
903
		nv_error(gr, "GPC%d/TPC%d/0x%08x: unknown\n", gpc, tpc, stat);
904 905 906 907
	}
}

static void
B
Ben Skeggs 已提交
908
gf100_gr_trap_gpc(struct gf100_gr *gr, int gpc)
909
{
B
Ben Skeggs 已提交
910
	u32 stat = nv_rd32(gr, GPC_UNIT(gpc, 0x2c90));
911 912 913
	int tpc;

	if (stat & 0x00000001) {
B
Ben Skeggs 已提交
914
		gf100_gr_trap_gpc_rop(gr, gpc);
915 916 917 918
		stat &= ~0x00000001;
	}

	if (stat & 0x00000002) {
B
Ben Skeggs 已提交
919 920 921
		u32 trap = nv_rd32(gr, GPC_UNIT(gpc, 0x0900));
		nv_error(gr, "GPC%d/ZCULL: 0x%08x\n", gpc, trap);
		nv_wr32(gr, GPC_UNIT(gpc, 0x0900), 0xc0000000);
922 923 924 925
		stat &= ~0x00000002;
	}

	if (stat & 0x00000004) {
B
Ben Skeggs 已提交
926 927 928
		u32 trap = nv_rd32(gr, GPC_UNIT(gpc, 0x1028));
		nv_error(gr, "GPC%d/CCACHE: 0x%08x\n", gpc, trap);
		nv_wr32(gr, GPC_UNIT(gpc, 0x1028), 0xc0000000);
929 930 931 932
		stat &= ~0x00000004;
	}

	if (stat & 0x00000008) {
B
Ben Skeggs 已提交
933 934 935
		u32 trap = nv_rd32(gr, GPC_UNIT(gpc, 0x0824));
		nv_error(gr, "GPC%d/ESETUP: 0x%08x\n", gpc, trap);
		nv_wr32(gr, GPC_UNIT(gpc, 0x0824), 0xc0000000);
936 937 938
		stat &= ~0x00000009;
	}

B
Ben Skeggs 已提交
939
	for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
940 941
		u32 mask = 0x00010000 << tpc;
		if (stat & mask) {
B
Ben Skeggs 已提交
942 943
			gf100_gr_trap_tpc(gr, gpc, tpc);
			nv_wr32(gr, GPC_UNIT(gpc, 0x2c90), mask);
944 945 946 947 948
			stat &= ~mask;
		}
	}

	if (stat) {
B
Ben Skeggs 已提交
949
		nv_error(gr, "GPC%d/0x%08x: unknown\n", gpc, stat);
950 951 952 953
	}
}

static void
B
Ben Skeggs 已提交
954
gf100_gr_trap_intr(struct gf100_gr *gr)
955
{
B
Ben Skeggs 已提交
956
	u32 trap = nv_rd32(gr, 0x400108);
957
	int rop, gpc, i;
958 959

	if (trap & 0x00000001) {
B
Ben Skeggs 已提交
960 961 962 963
		u32 stat = nv_rd32(gr, 0x404000);
		nv_error(gr, "DISPATCH 0x%08x\n", stat);
		nv_wr32(gr, 0x404000, 0xc0000000);
		nv_wr32(gr, 0x400108, 0x00000001);
964 965 966 967
		trap &= ~0x00000001;
	}

	if (trap & 0x00000002) {
B
Ben Skeggs 已提交
968 969 970 971
		u32 stat = nv_rd32(gr, 0x404600);
		nv_error(gr, "M2MF 0x%08x\n", stat);
		nv_wr32(gr, 0x404600, 0xc0000000);
		nv_wr32(gr, 0x400108, 0x00000002);
972 973 974 975
		trap &= ~0x00000002;
	}

	if (trap & 0x00000008) {
B
Ben Skeggs 已提交
976 977 978 979
		u32 stat = nv_rd32(gr, 0x408030);
		nv_error(gr, "CCACHE 0x%08x\n", stat);
		nv_wr32(gr, 0x408030, 0xc0000000);
		nv_wr32(gr, 0x400108, 0x00000008);
980 981 982 983
		trap &= ~0x00000008;
	}

	if (trap & 0x00000010) {
B
Ben Skeggs 已提交
984 985 986 987
		u32 stat = nv_rd32(gr, 0x405840);
		nv_error(gr, "SHADER 0x%08x\n", stat);
		nv_wr32(gr, 0x405840, 0xc0000000);
		nv_wr32(gr, 0x400108, 0x00000010);
988 989 990 991
		trap &= ~0x00000010;
	}

	if (trap & 0x00000040) {
B
Ben Skeggs 已提交
992 993 994 995
		u32 stat = nv_rd32(gr, 0x40601c);
		nv_error(gr, "UNK6 0x%08x\n", stat);
		nv_wr32(gr, 0x40601c, 0xc0000000);
		nv_wr32(gr, 0x400108, 0x00000040);
996 997 998 999
		trap &= ~0x00000040;
	}

	if (trap & 0x00000080) {
B
Ben Skeggs 已提交
1000 1001 1002 1003
		u32 stat = nv_rd32(gr, 0x404490);
		nv_error(gr, "MACRO 0x%08x\n", stat);
		nv_wr32(gr, 0x404490, 0xc0000000);
		nv_wr32(gr, 0x400108, 0x00000080);
1004 1005 1006
		trap &= ~0x00000080;
	}

1007
	if (trap & 0x00000100) {
B
Ben Skeggs 已提交
1008
		u32 stat = nv_rd32(gr, 0x407020);
1009

B
Ben Skeggs 已提交
1010
		nv_error(gr, "SKED:");
1011 1012 1013 1014
		for (i = 0; i <= 29; ++i) {
			if (!(stat & (1 << i)))
				continue;
			pr_cont(" ");
1015
			nvkm_enum_print(gk104_sked_error, i);
1016 1017 1018 1019
		}
		pr_cont("\n");

		if (stat & 0x3fffffff)
B
Ben Skeggs 已提交
1020 1021
			nv_wr32(gr, 0x407020, 0x40000000);
		nv_wr32(gr, 0x400108, 0x00000100);
1022 1023 1024
		trap &= ~0x00000100;
	}

1025
	if (trap & 0x01000000) {
B
Ben Skeggs 已提交
1026 1027
		u32 stat = nv_rd32(gr, 0x400118);
		for (gpc = 0; stat && gpc < gr->gpc_nr; gpc++) {
1028 1029
			u32 mask = 0x00000001 << gpc;
			if (stat & mask) {
B
Ben Skeggs 已提交
1030 1031
				gf100_gr_trap_gpc(gr, gpc);
				nv_wr32(gr, 0x400118, mask);
1032 1033 1034
				stat &= ~mask;
			}
		}
B
Ben Skeggs 已提交
1035
		nv_wr32(gr, 0x400108, 0x01000000);
1036 1037 1038 1039
		trap &= ~0x01000000;
	}

	if (trap & 0x02000000) {
B
Ben Skeggs 已提交
1040 1041 1042 1043
		for (rop = 0; rop < gr->rop_nr; rop++) {
			u32 statz = nv_rd32(gr, ROP_UNIT(rop, 0x070));
			u32 statc = nv_rd32(gr, ROP_UNIT(rop, 0x144));
			nv_error(gr, "ROP%d 0x%08x 0x%08x\n",
1044
				 rop, statz, statc);
B
Ben Skeggs 已提交
1045 1046
			nv_wr32(gr, ROP_UNIT(rop, 0x070), 0xc0000000);
			nv_wr32(gr, ROP_UNIT(rop, 0x144), 0xc0000000);
1047
		}
B
Ben Skeggs 已提交
1048
		nv_wr32(gr, 0x400108, 0x02000000);
1049 1050 1051 1052
		trap &= ~0x02000000;
	}

	if (trap) {
B
Ben Skeggs 已提交
1053 1054
		nv_error(gr, "TRAP UNHANDLED 0x%08x\n", trap);
		nv_wr32(gr, 0x400108, trap);
1055 1056 1057
	}
}

1058
static void
B
Ben Skeggs 已提交
1059
gf100_gr_ctxctl_debug_unit(struct gf100_gr *gr, u32 base)
1060
{
B
Ben Skeggs 已提交
1061 1062 1063 1064 1065 1066 1067 1068
	nv_error(gr, "%06x - done 0x%08x\n", base,
		 nv_rd32(gr, base + 0x400));
	nv_error(gr, "%06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
		 nv_rd32(gr, base + 0x800), nv_rd32(gr, base + 0x804),
		 nv_rd32(gr, base + 0x808), nv_rd32(gr, base + 0x80c));
	nv_error(gr, "%06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
		 nv_rd32(gr, base + 0x810), nv_rd32(gr, base + 0x814),
		 nv_rd32(gr, base + 0x818), nv_rd32(gr, base + 0x81c));
1069 1070 1071
}

void
B
Ben Skeggs 已提交
1072
gf100_gr_ctxctl_debug(struct gf100_gr *gr)
1073
{
B
Ben Skeggs 已提交
1074
	u32 gpcnr = nv_rd32(gr, 0x409604) & 0xffff;
1075 1076
	u32 gpc;

B
Ben Skeggs 已提交
1077
	gf100_gr_ctxctl_debug_unit(gr, 0x409000);
1078
	for (gpc = 0; gpc < gpcnr; gpc++)
B
Ben Skeggs 已提交
1079
		gf100_gr_ctxctl_debug_unit(gr, 0x502000 + (gpc * 0x8000));
1080 1081 1082
}

static void
B
Ben Skeggs 已提交
1083
gf100_gr_ctxctl_isr(struct gf100_gr *gr)
1084
{
B
Ben Skeggs 已提交
1085
	u32 stat = nv_rd32(gr, 0x409c18);
1086

1087
	if (stat & 0x00000001) {
B
Ben Skeggs 已提交
1088
		u32 code = nv_rd32(gr, 0x409814);
1089
		if (code == E_BAD_FWMTHD) {
B
Ben Skeggs 已提交
1090 1091
			u32 class = nv_rd32(gr, 0x409808);
			u32  addr = nv_rd32(gr, 0x40980c);
1092 1093
			u32  subc = (addr & 0x00070000) >> 16;
			u32  mthd = (addr & 0x00003ffc);
B
Ben Skeggs 已提交
1094
			u32  data = nv_rd32(gr, 0x409810);
1095

B
Ben Skeggs 已提交
1096
			nv_error(gr, "FECS MTHD subc %d class 0x%04x "
1097 1098 1099
				       "mthd 0x%04x data 0x%08x\n",
				 subc, class, mthd, data);

B
Ben Skeggs 已提交
1100
			nv_wr32(gr, 0x409c20, 0x00000001);
1101 1102
			stat &= ~0x00000001;
		} else {
B
Ben Skeggs 已提交
1103
			nv_error(gr, "FECS ucode error %d\n", code);
1104 1105
		}
	}
1106

1107
	if (stat & 0x00080000) {
B
Ben Skeggs 已提交
1108 1109 1110
		nv_error(gr, "FECS watchdog timeout\n");
		gf100_gr_ctxctl_debug(gr);
		nv_wr32(gr, 0x409c20, 0x00080000);
1111 1112 1113 1114
		stat &= ~0x00080000;
	}

	if (stat) {
B
Ben Skeggs 已提交
1115 1116 1117
		nv_error(gr, "FECS 0x%08x\n", stat);
		gf100_gr_ctxctl_debug(gr);
		nv_wr32(gr, 0x409c20, stat);
1118
	}
1119 1120
}

1121
static void
1122
gf100_gr_intr(struct nvkm_subdev *subdev)
1123
{
B
Ben Skeggs 已提交
1124
	struct nvkm_fifo *fifo = nvkm_fifo(subdev);
1125 1126 1127
	struct nvkm_engine *engine = nv_engine(subdev);
	struct nvkm_object *engctx;
	struct nvkm_handle *handle;
B
Ben Skeggs 已提交
1128 1129 1130 1131
	struct gf100_gr *gr = (void *)subdev;
	u64 inst = nv_rd32(gr, 0x409b00) & 0x0fffffff;
	u32 stat = nv_rd32(gr, 0x400100);
	u32 addr = nv_rd32(gr, 0x400704);
1132 1133
	u32 mthd = (addr & 0x00003ffc);
	u32 subc = (addr & 0x00070000) >> 16;
B
Ben Skeggs 已提交
1134 1135
	u32 data = nv_rd32(gr, 0x400708);
	u32 code = nv_rd32(gr, 0x400110);
1136
	u32 class;
1137 1138
	int chid;

B
Ben Skeggs 已提交
1139 1140
	if (nv_device(gr)->card_type < NV_E0 || subc < 4)
		class = nv_rd32(gr, 0x404200 + (subc * 4));
1141 1142 1143
	else
		class = 0x0000;

1144
	engctx = nvkm_engctx_get(engine, inst);
B
Ben Skeggs 已提交
1145
	chid   = fifo->chid(fifo, engctx);
1146

1147 1148 1149 1150 1151
	if (stat & 0x00000001) {
		/*
		 * notifier interrupt, only needed for cyclestats
		 * can be safely ignored
		 */
B
Ben Skeggs 已提交
1152
		nv_wr32(gr, 0x400100, 0x00000001);
1153 1154 1155
		stat &= ~0x00000001;
	}

1156
	if (stat & 0x00000010) {
1157
		handle = nvkm_handle_get_class(engctx, class);
1158
		if (!handle || nv_call(handle->object, mthd, data)) {
B
Ben Skeggs 已提交
1159
			nv_error(gr,
1160
				 "ILLEGAL_MTHD ch %d [0x%010llx %s] subc %d class 0x%04x mthd 0x%04x data 0x%08x\n",
1161
				 chid, inst << 12, nvkm_client_name(engctx),
1162
				 subc, class, mthd, data);
1163
		}
1164
		nvkm_handle_put(handle);
B
Ben Skeggs 已提交
1165
		nv_wr32(gr, 0x400100, 0x00000010);
1166 1167 1168 1169
		stat &= ~0x00000010;
	}

	if (stat & 0x00000020) {
B
Ben Skeggs 已提交
1170
		nv_error(gr,
1171
			 "ILLEGAL_CLASS ch %d [0x%010llx %s] subc %d class 0x%04x mthd 0x%04x data 0x%08x\n",
1172
			 chid, inst << 12, nvkm_client_name(engctx), subc,
1173
			 class, mthd, data);
B
Ben Skeggs 已提交
1174
		nv_wr32(gr, 0x400100, 0x00000020);
1175 1176 1177 1178
		stat &= ~0x00000020;
	}

	if (stat & 0x00100000) {
B
Ben Skeggs 已提交
1179
		nv_error(gr, "DATA_ERROR [");
1180
		nvkm_enum_print(nv50_data_error_names, code);
1181
		pr_cont("] ch %d [0x%010llx %s] subc %d class 0x%04x mthd 0x%04x data 0x%08x\n",
1182
			chid, inst << 12, nvkm_client_name(engctx), subc,
1183
			class, mthd, data);
B
Ben Skeggs 已提交
1184
		nv_wr32(gr, 0x400100, 0x00100000);
1185 1186 1187 1188
		stat &= ~0x00100000;
	}

	if (stat & 0x00200000) {
B
Ben Skeggs 已提交
1189
		nv_error(gr, "TRAP ch %d [0x%010llx %s]\n", chid, inst << 12,
1190
			 nvkm_client_name(engctx));
B
Ben Skeggs 已提交
1191 1192
		gf100_gr_trap_intr(gr);
		nv_wr32(gr, 0x400100, 0x00200000);
1193 1194 1195 1196
		stat &= ~0x00200000;
	}

	if (stat & 0x00080000) {
B
Ben Skeggs 已提交
1197 1198
		gf100_gr_ctxctl_isr(gr);
		nv_wr32(gr, 0x400100, 0x00080000);
1199 1200 1201 1202
		stat &= ~0x00080000;
	}

	if (stat) {
B
Ben Skeggs 已提交
1203 1204
		nv_error(gr, "unknown stat 0x%08x\n", stat);
		nv_wr32(gr, 0x400100, stat);
1205 1206
	}

B
Ben Skeggs 已提交
1207
	nv_wr32(gr, 0x400500, 0x00010001);
1208
	nvkm_engctx_put(engctx);
1209 1210
}

1211
void
B
Ben Skeggs 已提交
1212
gf100_gr_init_fw(struct gf100_gr *gr, u32 fuc_base,
1213
		 struct gf100_gr_fuc *code, struct gf100_gr_fuc *data)
1214
{
1215
	int i;
1216

B
Ben Skeggs 已提交
1217
	nv_wr32(gr, fuc_base + 0x01c0, 0x01000000);
1218
	for (i = 0; i < data->size / 4; i++)
B
Ben Skeggs 已提交
1219
		nv_wr32(gr, fuc_base + 0x01c4, data->data[i]);
1220

B
Ben Skeggs 已提交
1221
	nv_wr32(gr, fuc_base + 0x0180, 0x01000000);
1222 1223
	for (i = 0; i < code->size / 4; i++) {
		if ((i & 0x3f) == 0)
B
Ben Skeggs 已提交
1224 1225
			nv_wr32(gr, fuc_base + 0x0188, i >> 6);
		nv_wr32(gr, fuc_base + 0x0184, code->data[i]);
1226
	}
1227 1228 1229

	/* code must be padded to 0x40 words */
	for (; i & 0x3f; i++)
B
Ben Skeggs 已提交
1230
		nv_wr32(gr, fuc_base + 0x0184, 0);
1231 1232
}

1233
static void
B
Ben Skeggs 已提交
1234
gf100_gr_init_csdata(struct gf100_gr *gr,
1235 1236
		     const struct gf100_gr_pack *pack,
		     u32 falcon, u32 starstar, u32 base)
1237
{
1238 1239
	const struct gf100_gr_pack *iter;
	const struct gf100_gr_init *init;
1240
	u32 addr = ~0, prev = ~0, xfer = 0;
1241 1242
	u32 star, temp;

B
Ben Skeggs 已提交
1243 1244 1245
	nv_wr32(gr, falcon + 0x01c0, 0x02000000 + starstar);
	star = nv_rd32(gr, falcon + 0x01c4);
	temp = nv_rd32(gr, falcon + 0x01c4);
1246 1247
	if (temp > star)
		star = temp;
B
Ben Skeggs 已提交
1248
	nv_wr32(gr, falcon + 0x01c0, 0x01000000 + star);
1249

1250 1251 1252 1253 1254 1255 1256
	pack_for_each_init(init, iter, pack) {
		u32 head = init->addr - base;
		u32 tail = head + init->count * init->pitch;
		while (head < tail) {
			if (head != prev + 4 || xfer >= 32) {
				if (xfer) {
					u32 data = ((--xfer << 26) | addr);
B
Ben Skeggs 已提交
1257
					nv_wr32(gr, falcon + 0x01c4, data);
1258 1259 1260 1261
					star += 4;
				}
				addr = head;
				xfer = 0;
1262
			}
1263 1264 1265
			prev = head;
			xfer = xfer + 1;
			head = head + init->pitch;
1266
		}
1267
	}
1268

B
Ben Skeggs 已提交
1269 1270 1271
	nv_wr32(gr, falcon + 0x01c4, (--xfer << 26) | addr);
	nv_wr32(gr, falcon + 0x01c0, 0x01000004 + starstar);
	nv_wr32(gr, falcon + 0x01c4, star + 4);
1272 1273
}

1274
int
B
Ben Skeggs 已提交
1275
gf100_gr_init_ctxctl(struct gf100_gr *gr)
1276
{
B
Ben Skeggs 已提交
1277 1278
	struct gf100_gr_oclass *oclass = (void *)nv_object(gr)->oclass;
	struct gf100_grctx_oclass *cclass = (void *)nv_engine(gr)->cclass;
1279
	int i;
1280

B
Ben Skeggs 已提交
1281
	if (gr->firmware) {
1282
		/* load fuc microcode */
B
Ben Skeggs 已提交
1283 1284 1285 1286 1287 1288
		nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
		gf100_gr_init_fw(gr, 0x409000, &gr->fuc409c,
						 &gr->fuc409d);
		gf100_gr_init_fw(gr, 0x41a000, &gr->fuc41ac,
						 &gr->fuc41ad);
		nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
1289

1290
		/* start both of them running */
B
Ben Skeggs 已提交
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
		nv_wr32(gr, 0x409840, 0xffffffff);
		nv_wr32(gr, 0x41a10c, 0x00000000);
		nv_wr32(gr, 0x40910c, 0x00000000);
		nv_wr32(gr, 0x41a100, 0x00000002);
		nv_wr32(gr, 0x409100, 0x00000002);
		if (!nv_wait(gr, 0x409800, 0x00000001, 0x00000001))
			nv_warn(gr, "0x409800 wait failed\n");

		nv_wr32(gr, 0x409840, 0xffffffff);
		nv_wr32(gr, 0x409500, 0x7fffffff);
		nv_wr32(gr, 0x409504, 0x00000021);

		nv_wr32(gr, 0x409840, 0xffffffff);
		nv_wr32(gr, 0x409500, 0x00000000);
		nv_wr32(gr, 0x409504, 0x00000010);
		if (!nv_wait_ne(gr, 0x409800, 0xffffffff, 0x00000000)) {
			nv_error(gr, "fuc09 req 0x10 timeout\n");
1308 1309
			return -EBUSY;
		}
B
Ben Skeggs 已提交
1310
		gr->size = nv_rd32(gr, 0x409800);
1311

B
Ben Skeggs 已提交
1312 1313 1314 1315 1316
		nv_wr32(gr, 0x409840, 0xffffffff);
		nv_wr32(gr, 0x409500, 0x00000000);
		nv_wr32(gr, 0x409504, 0x00000016);
		if (!nv_wait_ne(gr, 0x409800, 0xffffffff, 0x00000000)) {
			nv_error(gr, "fuc09 req 0x16 timeout\n");
1317 1318 1319
			return -EBUSY;
		}

B
Ben Skeggs 已提交
1320 1321 1322 1323 1324
		nv_wr32(gr, 0x409840, 0xffffffff);
		nv_wr32(gr, 0x409500, 0x00000000);
		nv_wr32(gr, 0x409504, 0x00000025);
		if (!nv_wait_ne(gr, 0x409800, 0xffffffff, 0x00000000)) {
			nv_error(gr, "fuc09 req 0x25 timeout\n");
1325 1326 1327
			return -EBUSY;
		}

B
Ben Skeggs 已提交
1328 1329 1330 1331 1332 1333
		if (nv_device(gr)->chipset >= 0xe0) {
			nv_wr32(gr, 0x409800, 0x00000000);
			nv_wr32(gr, 0x409500, 0x00000001);
			nv_wr32(gr, 0x409504, 0x00000030);
			if (!nv_wait_ne(gr, 0x409800, 0xffffffff, 0x00000000)) {
				nv_error(gr, "fuc09 req 0x30 timeout\n");
1334 1335 1336
				return -EBUSY;
			}

B
Ben Skeggs 已提交
1337 1338 1339 1340 1341 1342
			nv_wr32(gr, 0x409810, 0xb00095c8);
			nv_wr32(gr, 0x409800, 0x00000000);
			nv_wr32(gr, 0x409500, 0x00000001);
			nv_wr32(gr, 0x409504, 0x00000031);
			if (!nv_wait_ne(gr, 0x409800, 0xffffffff, 0x00000000)) {
				nv_error(gr, "fuc09 req 0x31 timeout\n");
1343 1344 1345
				return -EBUSY;
			}

B
Ben Skeggs 已提交
1346 1347 1348 1349 1350 1351
			nv_wr32(gr, 0x409810, 0x00080420);
			nv_wr32(gr, 0x409800, 0x00000000);
			nv_wr32(gr, 0x409500, 0x00000001);
			nv_wr32(gr, 0x409504, 0x00000032);
			if (!nv_wait_ne(gr, 0x409800, 0xffffffff, 0x00000000)) {
				nv_error(gr, "fuc09 req 0x32 timeout\n");
1352 1353 1354
				return -EBUSY;
			}

B
Ben Skeggs 已提交
1355 1356 1357
			nv_wr32(gr, 0x409614, 0x00000070);
			nv_wr32(gr, 0x409614, 0x00000770);
			nv_wr32(gr, 0x40802c, 0x00000001);
1358 1359
		}

B
Ben Skeggs 已提交
1360 1361
		if (gr->data == NULL) {
			int ret = gf100_grctx_generate(gr);
1362
			if (ret) {
B
Ben Skeggs 已提交
1363
				nv_error(gr, "failed to construct context\n");
1364 1365 1366 1367 1368
				return ret;
			}
		}

		return 0;
1369 1370 1371
	} else
	if (!oclass->fecs.ucode) {
		return -ENOSYS;
1372
	}
1373

1374
	/* load HUB microcode */
B
Ben Skeggs 已提交
1375 1376
	nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
	nv_wr32(gr, 0x4091c0, 0x01000000);
1377
	for (i = 0; i < oclass->fecs.ucode->data.size / 4; i++)
B
Ben Skeggs 已提交
1378
		nv_wr32(gr, 0x4091c4, oclass->fecs.ucode->data.data[i]);
1379

B
Ben Skeggs 已提交
1380
	nv_wr32(gr, 0x409180, 0x01000000);
1381
	for (i = 0; i < oclass->fecs.ucode->code.size / 4; i++) {
1382
		if ((i & 0x3f) == 0)
B
Ben Skeggs 已提交
1383 1384
			nv_wr32(gr, 0x409188, i >> 6);
		nv_wr32(gr, 0x409184, oclass->fecs.ucode->code.data[i]);
1385 1386 1387
	}

	/* load GPC microcode */
B
Ben Skeggs 已提交
1388
	nv_wr32(gr, 0x41a1c0, 0x01000000);
1389
	for (i = 0; i < oclass->gpccs.ucode->data.size / 4; i++)
B
Ben Skeggs 已提交
1390
		nv_wr32(gr, 0x41a1c4, oclass->gpccs.ucode->data.data[i]);
1391

B
Ben Skeggs 已提交
1392
	nv_wr32(gr, 0x41a180, 0x01000000);
1393
	for (i = 0; i < oclass->gpccs.ucode->code.size / 4; i++) {
1394
		if ((i & 0x3f) == 0)
B
Ben Skeggs 已提交
1395 1396
			nv_wr32(gr, 0x41a188, i >> 6);
		nv_wr32(gr, 0x41a184, oclass->gpccs.ucode->code.data[i]);
1397
	}
B
Ben Skeggs 已提交
1398
	nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
1399

1400
	/* load register lists */
B
Ben Skeggs 已提交
1401 1402 1403 1404
	gf100_gr_init_csdata(gr, cclass->hub, 0x409000, 0x000, 0x000000);
	gf100_gr_init_csdata(gr, cclass->gpc, 0x41a000, 0x000, 0x418000);
	gf100_gr_init_csdata(gr, cclass->tpc, 0x41a000, 0x004, 0x419800);
	gf100_gr_init_csdata(gr, cclass->ppc, 0x41a000, 0x008, 0x41be00);
1405

1406
	/* start HUB ucode running, it'll init the GPCs */
B
Ben Skeggs 已提交
1407 1408 1409 1410 1411
	nv_wr32(gr, 0x40910c, 0x00000000);
	nv_wr32(gr, 0x409100, 0x00000002);
	if (!nv_wait(gr, 0x409800, 0x80000000, 0x80000000)) {
		nv_error(gr, "HUB_INIT timed out\n");
		gf100_gr_ctxctl_debug(gr);
1412 1413 1414
		return -EBUSY;
	}

B
Ben Skeggs 已提交
1415 1416 1417
	gr->size = nv_rd32(gr, 0x409804);
	if (gr->data == NULL) {
		int ret = gf100_grctx_generate(gr);
1418
		if (ret) {
B
Ben Skeggs 已提交
1419
			nv_error(gr, "failed to construct context\n");
1420 1421
			return ret;
		}
1422 1423 1424
	}

	return 0;
1425 1426
}

1427
int
1428
gf100_gr_init(struct nvkm_object *object)
1429
{
1430
	struct gf100_gr_oclass *oclass = (void *)object->oclass;
B
Ben Skeggs 已提交
1431 1432
	struct gf100_gr *gr = (void *)object;
	const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
1433 1434 1435 1436
	u32 data[TPC_MAX / 8] = {};
	u8  tpcnr[GPC_MAX];
	int gpc, tpc, rop;
	int ret, i;
1437

B
Ben Skeggs 已提交
1438
	ret = nvkm_gr_init(&gr->base);
1439 1440 1441
	if (ret)
		return ret;

B
Ben Skeggs 已提交
1442 1443 1444 1445 1446 1447 1448 1449
	nv_wr32(gr, GPC_BCAST(0x0880), 0x00000000);
	nv_wr32(gr, GPC_BCAST(0x08a4), 0x00000000);
	nv_wr32(gr, GPC_BCAST(0x0888), 0x00000000);
	nv_wr32(gr, GPC_BCAST(0x088c), 0x00000000);
	nv_wr32(gr, GPC_BCAST(0x0890), 0x00000000);
	nv_wr32(gr, GPC_BCAST(0x0894), 0x00000000);
	nv_wr32(gr, GPC_BCAST(0x08b4), gr->unk4188b4->addr >> 8);
	nv_wr32(gr, GPC_BCAST(0x08b8), gr->unk4188b8->addr >> 8);
1450

B
Ben Skeggs 已提交
1451
	gf100_gr_mmio(gr, oclass->mmio);
1452

B
Ben Skeggs 已提交
1453 1454
	memcpy(tpcnr, gr->tpc_nr, sizeof(gr->tpc_nr));
	for (i = 0, gpc = -1; i < gr->tpc_total; i++) {
1455
		do {
B
Ben Skeggs 已提交
1456
			gpc = (gpc + 1) % gr->gpc_nr;
1457
		} while (!tpcnr[gpc]);
B
Ben Skeggs 已提交
1458
		tpc = gr->tpc_nr[gpc] - tpcnr[gpc]--;
1459 1460 1461 1462

		data[i / 8] |= tpc << ((i % 8) * 4);
	}

B
Ben Skeggs 已提交
1463 1464 1465 1466
	nv_wr32(gr, GPC_BCAST(0x0980), data[0]);
	nv_wr32(gr, GPC_BCAST(0x0984), data[1]);
	nv_wr32(gr, GPC_BCAST(0x0988), data[2]);
	nv_wr32(gr, GPC_BCAST(0x098c), data[3]);
1467

B
Ben Skeggs 已提交
1468 1469 1470 1471 1472 1473
	for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
		nv_wr32(gr, GPC_UNIT(gpc, 0x0914),
			gr->magic_not_rop_nr << 8 | gr->tpc_nr[gpc]);
		nv_wr32(gr, GPC_UNIT(gpc, 0x0910), 0x00040000 |
			gr->tpc_total);
		nv_wr32(gr, GPC_UNIT(gpc, 0x0918), magicgpc918);
1474 1475
	}

B
Ben Skeggs 已提交
1476 1477
	if (nv_device(gr)->chipset != 0xd7)
		nv_wr32(gr, GPC_BCAST(0x1bd4), magicgpc918);
M
Maarten Lankhorst 已提交
1478
	else
B
Ben Skeggs 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		nv_wr32(gr, GPC_BCAST(0x3fd4), magicgpc918);

	nv_wr32(gr, GPC_BCAST(0x08ac), nv_rd32(gr, 0x100800));

	nv_wr32(gr, 0x400500, 0x00010001);

	nv_wr32(gr, 0x400100, 0xffffffff);
	nv_wr32(gr, 0x40013c, 0xffffffff);

	nv_wr32(gr, 0x409c24, 0x000f0000);
	nv_wr32(gr, 0x404000, 0xc0000000);
	nv_wr32(gr, 0x404600, 0xc0000000);
	nv_wr32(gr, 0x408030, 0xc0000000);
	nv_wr32(gr, 0x40601c, 0xc0000000);
	nv_wr32(gr, 0x404490, 0xc0000000);
	nv_wr32(gr, 0x406018, 0xc0000000);
	nv_wr32(gr, 0x405840, 0xc0000000);
	nv_wr32(gr, 0x405844, 0x00ffffff);
	nv_mask(gr, 0x419cc0, 0x00000008, 0x00000008);
	nv_mask(gr, 0x419eb4, 0x00001000, 0x00001000);

	for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
		nv_wr32(gr, GPC_UNIT(gpc, 0x0420), 0xc0000000);
		nv_wr32(gr, GPC_UNIT(gpc, 0x0900), 0xc0000000);
		nv_wr32(gr, GPC_UNIT(gpc, 0x1028), 0xc0000000);
		nv_wr32(gr, GPC_UNIT(gpc, 0x0824), 0xc0000000);
		for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
			nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
			nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
			nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
			nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
			nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
			nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x644), 0x001ffffe);
			nv_wr32(gr, TPC_UNIT(gpc, tpc, 0x64c), 0x0000000f);
1513
		}
B
Ben Skeggs 已提交
1514 1515
		nv_wr32(gr, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
		nv_wr32(gr, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
1516 1517
	}

B
Ben Skeggs 已提交
1518 1519 1520 1521 1522
	for (rop = 0; rop < gr->rop_nr; rop++) {
		nv_wr32(gr, ROP_UNIT(rop, 0x144), 0xc0000000);
		nv_wr32(gr, ROP_UNIT(rop, 0x070), 0xc0000000);
		nv_wr32(gr, ROP_UNIT(rop, 0x204), 0xffffffff);
		nv_wr32(gr, ROP_UNIT(rop, 0x208), 0xffffffff);
1523
	}
1524

B
Ben Skeggs 已提交
1525 1526 1527 1528 1529 1530
	nv_wr32(gr, 0x400108, 0xffffffff);
	nv_wr32(gr, 0x400138, 0xffffffff);
	nv_wr32(gr, 0x400118, 0xffffffff);
	nv_wr32(gr, 0x400130, 0xffffffff);
	nv_wr32(gr, 0x40011c, 0xffffffff);
	nv_wr32(gr, 0x400134, 0xffffffff);
1531

B
Ben Skeggs 已提交
1532
	nv_wr32(gr, 0x400054, 0x34ce3464);
1533

B
Ben Skeggs 已提交
1534
	gf100_gr_zbc_init(gr);
1535

B
Ben Skeggs 已提交
1536
	return gf100_gr_init_ctxctl(gr);
1537 1538
}

1539
void
1540
gf100_gr_dtor_fw(struct gf100_gr_fuc *fuc)
1541 1542 1543 1544 1545 1546
{
	kfree(fuc->data);
	fuc->data = NULL;
}

int
B
Ben Skeggs 已提交
1547
gf100_gr_ctor_fw(struct gf100_gr *gr, const char *fwname,
1548
		 struct gf100_gr_fuc *fuc)
1549
{
B
Ben Skeggs 已提交
1550
	struct nvkm_device *device = nv_device(gr);
1551
	const struct firmware *fw;
1552 1553
	char f[64];
	char cname[16];
1554
	int ret;
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
	int i;

	/* Convert device name to lowercase */
	strncpy(cname, device->cname, sizeof(cname));
	cname[sizeof(cname) - 1] = '\0';
	i = strlen(cname);
	while (i) {
		--i;
		cname[i] = tolower(cname[i]);
	}
1565

1566
	snprintf(f, sizeof(f), "nvidia/%s/%s.bin", cname, fwname);
A
Alexandre Courbot 已提交
1567
	ret = request_firmware(&fw, f, nv_device_base(device));
1568
	if (ret) {
B
Ben Skeggs 已提交
1569
		nv_error(gr, "failed to load %s\n", fwname);
1570
		return ret;
1571 1572 1573 1574 1575 1576 1577 1578 1579
	}

	fuc->size = fw->size;
	fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
	release_firmware(fw);
	return (fuc->data != NULL) ? 0 : -ENOMEM;
}

void
1580
gf100_gr_dtor(struct nvkm_object *object)
1581
{
B
Ben Skeggs 已提交
1582
	struct gf100_gr *gr = (void *)object;
1583

B
Ben Skeggs 已提交
1584
	kfree(gr->data);
1585

B
Ben Skeggs 已提交
1586 1587 1588 1589
	gf100_gr_dtor_fw(&gr->fuc409c);
	gf100_gr_dtor_fw(&gr->fuc409d);
	gf100_gr_dtor_fw(&gr->fuc41ac);
	gf100_gr_dtor_fw(&gr->fuc41ad);
1590

B
Ben Skeggs 已提交
1591 1592
	nvkm_gpuobj_ref(NULL, &gr->unk4188b8);
	nvkm_gpuobj_ref(NULL, &gr->unk4188b4);
1593

B
Ben Skeggs 已提交
1594
	nvkm_gr_destroy(&gr->base);
1595 1596 1597
}

int
1598 1599 1600
gf100_gr_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
	      struct nvkm_oclass *bclass, void *data, u32 size,
	      struct nvkm_object **pobject)
1601
{
1602 1603
	struct gf100_gr_oclass *oclass = (void *)bclass;
	struct nvkm_device *device = nv_device(parent);
B
Ben Skeggs 已提交
1604
	struct gf100_gr *gr;
1605
	bool use_ext_fw, enable;
1606
	int ret, i, j;
1607

1608 1609
	use_ext_fw = nvkm_boolopt(device->cfgopt, "NvGrUseFW",
				  oclass->fecs.ucode == NULL);
1610 1611
	enable = use_ext_fw || oclass->fecs.ucode != NULL;

B
Ben Skeggs 已提交
1612 1613
	ret = nvkm_gr_create(parent, engine, bclass, enable, &gr);
	*pobject = nv_object(gr);
1614 1615 1616
	if (ret)
		return ret;

B
Ben Skeggs 已提交
1617 1618
	nv_subdev(gr)->unit = 0x08001000;
	nv_subdev(gr)->intr = gf100_gr_intr;
1619

B
Ben Skeggs 已提交
1620
	gr->base.units = gf100_gr_units;
1621

1622
	if (use_ext_fw) {
B
Ben Skeggs 已提交
1623 1624 1625 1626 1627
		nv_info(gr, "using external firmware\n");
		if (gf100_gr_ctor_fw(gr, "fecs_inst", &gr->fuc409c) ||
		    gf100_gr_ctor_fw(gr, "fecs_data", &gr->fuc409d) ||
		    gf100_gr_ctor_fw(gr, "gpccs_inst", &gr->fuc41ac) ||
		    gf100_gr_ctor_fw(gr, "gpccs_data", &gr->fuc41ad))
1628
			return -ENODEV;
B
Ben Skeggs 已提交
1629
		gr->firmware = true;
1630 1631
	}

B
Ben Skeggs 已提交
1632 1633
	ret = nvkm_gpuobj_new(nv_object(gr), NULL, 0x1000, 256, 0,
			      &gr->unk4188b4);
1634 1635
	if (ret)
		return ret;
1636

B
Ben Skeggs 已提交
1637 1638
	ret = nvkm_gpuobj_new(nv_object(gr), NULL, 0x1000, 256, 0,
			      &gr->unk4188b8);
1639
	if (ret)
1640 1641
		return ret;

1642
	for (i = 0; i < 0x1000; i += 4) {
B
Ben Skeggs 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
		nv_wo32(gr->unk4188b4, i, 0x00000010);
		nv_wo32(gr->unk4188b8, i, 0x00000010);
	}

	gr->rop_nr = (nv_rd32(gr, 0x409604) & 0x001f0000) >> 16;
	gr->gpc_nr =  nv_rd32(gr, 0x409604) & 0x0000001f;
	for (i = 0; i < gr->gpc_nr; i++) {
		gr->tpc_nr[i]  = nv_rd32(gr, GPC_UNIT(i, 0x2608));
		gr->tpc_total += gr->tpc_nr[i];
		gr->ppc_nr[i]  = oclass->ppc_nr;
		for (j = 0; j < gr->ppc_nr[i]; j++) {
			u8 mask = nv_rd32(gr, GPC_UNIT(i, 0x0c30 + (j * 4)));
			gr->ppc_tpc_nr[i][j] = hweight8(mask);
1656
		}
1657 1658 1659
	}

	/*XXX: these need figuring out... though it might not even matter */
B
Ben Skeggs 已提交
1660
	switch (nv_device(gr)->chipset) {
1661
	case 0xc0:
B
Ben Skeggs 已提交
1662 1663
		if (gr->tpc_total == 11) { /* 465, 3/4/4/0, 4 */
			gr->magic_not_rop_nr = 0x07;
1664
		} else
B
Ben Skeggs 已提交
1665 1666
		if (gr->tpc_total == 14) { /* 470, 3/3/4/4, 5 */
			gr->magic_not_rop_nr = 0x05;
1667
		} else
B
Ben Skeggs 已提交
1668 1669
		if (gr->tpc_total == 15) { /* 480, 3/4/4/4, 6 */
			gr->magic_not_rop_nr = 0x06;
1670 1671 1672
		}
		break;
	case 0xc3: /* 450, 4/0/0/0, 2 */
B
Ben Skeggs 已提交
1673
		gr->magic_not_rop_nr = 0x03;
1674 1675
		break;
	case 0xc4: /* 460, 3/4/0/0, 4 */
B
Ben Skeggs 已提交
1676
		gr->magic_not_rop_nr = 0x01;
1677 1678
		break;
	case 0xc1: /* 2/0/0/0, 1 */
B
Ben Skeggs 已提交
1679
		gr->magic_not_rop_nr = 0x01;
1680 1681
		break;
	case 0xc8: /* 4/4/3/4, 5 */
B
Ben Skeggs 已提交
1682
		gr->magic_not_rop_nr = 0x06;
1683 1684
		break;
	case 0xce: /* 4/4/0/0, 4 */
B
Ben Skeggs 已提交
1685
		gr->magic_not_rop_nr = 0x03;
1686 1687
		break;
	case 0xcf: /* 4/0/0/0, 3 */
B
Ben Skeggs 已提交
1688
		gr->magic_not_rop_nr = 0x03;
1689
		break;
M
Maarten Lankhorst 已提交
1690
	case 0xd7:
1691
	case 0xd9: /* 1/0/0/0, 1 */
1692
	case 0xea: /* gk20a */
1693
	case 0x12b: /* gm20b */
B
Ben Skeggs 已提交
1694
		gr->magic_not_rop_nr = 0x01;
1695 1696 1697
		break;
	}

B
Ben Skeggs 已提交
1698 1699
	nv_engine(gr)->cclass = *oclass->cclass;
	nv_engine(gr)->sclass =  oclass->sclass;
1700 1701 1702
	return 0;
}

1703
#include "fuc/hubgf100.fuc3.h"
1704

1705 1706 1707 1708 1709 1710
struct gf100_gr_ucode
gf100_gr_fecs_ucode = {
	.code.data = gf100_grhub_code,
	.code.size = sizeof(gf100_grhub_code),
	.data.data = gf100_grhub_data,
	.data.size = sizeof(gf100_grhub_data),
1711 1712
};

1713
#include "fuc/gpcgf100.fuc3.h"
1714

1715 1716 1717 1718 1719 1720
struct gf100_gr_ucode
gf100_gr_gpccs_ucode = {
	.code.data = gf100_grgpc_code,
	.code.size = sizeof(gf100_grgpc_code),
	.data.data = gf100_grgpc_data,
	.data.size = sizeof(gf100_grgpc_data),
1721 1722
};

1723 1724
struct nvkm_oclass *
gf100_gr_oclass = &(struct gf100_gr_oclass) {
1725
	.base.handle = NV_ENGINE(GR, 0xc0),
1726 1727 1728 1729 1730
	.base.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_gr_ctor,
		.dtor = gf100_gr_dtor,
		.init = gf100_gr_init,
		.fini = _nvkm_gr_fini,
1731
	},
1732 1733 1734 1735 1736
	.cclass = &gf100_grctx_oclass,
	.sclass =  gf100_gr_sclass,
	.mmio = gf100_gr_pack_mmio,
	.fecs.ucode = &gf100_gr_fecs_ucode,
	.gpccs.ucode = &gf100_gr_gpccs_ucode,
1737
}.base;