pgtable.h 28.0 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
C
Catalin Marinas 已提交
2 3 4 5 6 7
/*
 * Copyright (C) 2012 ARM Ltd.
 */
#ifndef __ASM_PGTABLE_H
#define __ASM_PGTABLE_H

8
#include <asm/bug.h>
C
Catalin Marinas 已提交
9 10 11
#include <asm/proc-fns.h>

#include <asm/memory.h>
12
#include <asm/mte.h>
C
Catalin Marinas 已提交
13
#include <asm/pgtable-hwdef.h>
14
#include <asm/pgtable-prot.h>
15
#include <asm/tlbflush.h>
C
Catalin Marinas 已提交
16 17

/*
18
 * VMALLOC range.
19
 *
20
 * VMALLOC_START: beginning of the kernel vmalloc space
21
 * VMALLOC_END: extends to the available space below vmemmap, PCI I/O space
22
 *	and fixed mappings
C
Catalin Marinas 已提交
23
 */
24
#define VMALLOC_START		(MODULES_END)
25
#define VMALLOC_END		(VMEMMAP_START - SZ_256M)
C
Catalin Marinas 已提交
26

27 28
#define vmemmap			((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))

29
#define FIRST_USER_ADDRESS	0UL
C
Catalin Marinas 已提交
30 31

#ifndef __ASSEMBLY__
32

33
#include <asm/cmpxchg.h>
34
#include <asm/fixmap.h>
35
#include <linux/mmdebug.h>
36 37
#include <linux/mm_types.h>
#include <linux/sched.h>
38

39 40 41 42 43 44 45 46 47 48
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define __HAVE_ARCH_FLUSH_PMD_TLB_RANGE

/* Set stride and tlb_level in flush_*_tlb_range */
#define flush_pmd_tlb_range(vma, addr, end)	\
	__flush_tlb_range(vma, addr, end, PMD_SIZE, false, 2)
#define flush_pud_tlb_range(vma, addr, end)	\
	__flush_tlb_range(vma, addr, end, PUD_SIZE, false, 1)
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

49 50 51 52 53 54 55 56
/*
 * Outside of a few very special situations (e.g. hibernation), we always
 * use broadcast TLB invalidation instructions, therefore a spurious page
 * fault on one CPU which has been handled concurrently by another CPU
 * does not need to perform additional invalidation.
 */
#define flush_tlb_fix_spurious_fault(vma, address) do { } while (0)

C
Catalin Marinas 已提交
57 58 59 60
/*
 * ZERO_PAGE is a global shared page that is always zero: used
 * for zero-mapped memory areas etc..
 */
61
extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
62
#define ZERO_PAGE(vaddr)	phys_to_page(__pa_symbol(empty_zero_page))
C
Catalin Marinas 已提交
63

64 65
#define pte_ERROR(e)	\
	pr_err("%s:%d: bad pte %016llx.\n", __FILE__, __LINE__, pte_val(e))
66

67 68 69 70 71 72 73 74 75 76 77 78
/*
 * Macros to convert between a physical address and its placement in a
 * page table entry, taking care of 52-bit addresses.
 */
#ifdef CONFIG_ARM64_PA_BITS_52
#define __pte_to_phys(pte)	\
	((pte_val(pte) & PTE_ADDR_LOW) | ((pte_val(pte) & PTE_ADDR_HIGH) << 36))
#define __phys_to_pte_val(phys)	(((phys) | ((phys) >> 36)) & PTE_ADDR_MASK)
#else
#define __pte_to_phys(pte)	(pte_val(pte) & PTE_ADDR_MASK)
#define __phys_to_pte_val(phys)	(phys)
#endif
C
Catalin Marinas 已提交
79

80 81 82
#define pte_pfn(pte)		(__pte_to_phys(pte) >> PAGE_SHIFT)
#define pfn_pte(pfn,prot)	\
	__pte(__phys_to_pte_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
C
Catalin Marinas 已提交
83 84 85 86

#define pte_none(pte)		(!pte_val(pte))
#define pte_clear(mm,addr,ptep)	set_pte(ptep, __pte(0))
#define pte_page(pte)		(pfn_to_page(pte_pfn(pte)))
87

C
Catalin Marinas 已提交
88 89 90
/*
 * The following only work if pte_present(). Undefined behaviour otherwise.
 */
91 92 93 94
#define pte_present(pte)	(!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
#define pte_young(pte)		(!!(pte_val(pte) & PTE_AF))
#define pte_special(pte)	(!!(pte_val(pte) & PTE_SPECIAL))
#define pte_write(pte)		(!!(pte_val(pte) & PTE_WRITE))
95
#define pte_user_exec(pte)	(!(pte_val(pte) & PTE_UXN))
96
#define pte_cont(pte)		(!!(pte_val(pte) & PTE_CONT))
97
#define pte_devmap(pte)		(!!(pte_val(pte) & PTE_DEVMAP))
98 99
#define pte_tagged(pte)		((pte_val(pte) & PTE_ATTRINDX_MASK) == \
				 PTE_ATTRINDX(MT_NORMAL_TAGGED))
C
Catalin Marinas 已提交
100

101 102 103 104 105 106 107 108 109 110
#define pte_cont_addr_end(addr, end)						\
({	unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK;	\
	(__boundary - 1 < (end) - 1) ? __boundary : (end);			\
})

#define pmd_cont_addr_end(addr, end)						\
({	unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK;	\
	(__boundary - 1 < (end) - 1) ? __boundary : (end);			\
})

111
#define pte_hw_dirty(pte)	(pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
112 113 114
#define pte_sw_dirty(pte)	(!!(pte_val(pte) & PTE_DIRTY))
#define pte_dirty(pte)		(pte_sw_dirty(pte) || pte_hw_dirty(pte))

115
#define pte_valid(pte)		(!!(pte_val(pte) & PTE_VALID))
116
#define pte_valid_not_user(pte) \
117
	((pte_val(pte) & (PTE_VALID | PTE_USER)) == PTE_VALID)
118 119
#define pte_valid_user(pte) \
	((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER))
120 121 122 123 124

/*
 * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
 * so that we don't erroneously return false for pages that have been
 * remapped as PROT_NONE but are yet to be flushed from the TLB.
W
Will Deacon 已提交
125 126 127
 * Note that we can't make any assumptions based on the state of the access
 * flag, since ptep_clear_flush_young() elides a DSB when invalidating the
 * TLB.
128 129
 */
#define pte_accessible(mm, pte)	\
W
Will Deacon 已提交
130
	(mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid(pte))
C
Catalin Marinas 已提交
131

132 133
/*
 * p??_access_permitted() is true for valid user mappings (subject to the
134 135
 * write permission check). PROT_NONE mappings do not have the PTE_VALID bit
 * set.
136 137 138 139 140 141 142 143
 */
#define pte_access_permitted(pte, write) \
	(pte_valid_user(pte) && (!(write) || pte_write(pte)))
#define pmd_access_permitted(pmd, write) \
	(pte_access_permitted(pmd_pte(pmd), (write)))
#define pud_access_permitted(pud, write) \
	(pte_access_permitted(pud_pte(pud), (write)))

144
static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
145
{
146
	pte_val(pte) &= ~pgprot_val(prot);
147 148 149
	return pte;
}

150
static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
151
{
152
	pte_val(pte) |= pgprot_val(prot);
153 154 155
	return pte;
}

156 157 158 159 160 161 162 163 164 165 166 167
static inline pmd_t clear_pmd_bit(pmd_t pmd, pgprot_t prot)
{
	pmd_val(pmd) &= ~pgprot_val(prot);
	return pmd;
}

static inline pmd_t set_pmd_bit(pmd_t pmd, pgprot_t prot)
{
	pmd_val(pmd) |= pgprot_val(prot);
	return pmd;
}

168 169
static inline pte_t pte_mkwrite(pte_t pte)
{
170 171 172
	pte = set_pte_bit(pte, __pgprot(PTE_WRITE));
	pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
	return pte;
173 174
}

175 176
static inline pte_t pte_mkclean(pte_t pte)
{
177 178 179 180
	pte = clear_pte_bit(pte, __pgprot(PTE_DIRTY));
	pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));

	return pte;
181 182 183 184
}

static inline pte_t pte_mkdirty(pte_t pte)
{
185 186 187 188 189 190
	pte = set_pte_bit(pte, __pgprot(PTE_DIRTY));

	if (pte_write(pte))
		pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));

	return pte;
191 192
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206
static inline pte_t pte_wrprotect(pte_t pte)
{
	/*
	 * If hardware-dirty (PTE_WRITE/DBM bit set and PTE_RDONLY
	 * clear), set the PTE_DIRTY bit.
	 */
	if (pte_hw_dirty(pte))
		pte = pte_mkdirty(pte);

	pte = clear_pte_bit(pte, __pgprot(PTE_WRITE));
	pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
	return pte;
}

207 208
static inline pte_t pte_mkold(pte_t pte)
{
209
	return clear_pte_bit(pte, __pgprot(PTE_AF));
210 211 212 213
}

static inline pte_t pte_mkyoung(pte_t pte)
{
214
	return set_pte_bit(pte, __pgprot(PTE_AF));
215 216 217 218
}

static inline pte_t pte_mkspecial(pte_t pte)
{
219
	return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
220
}
C
Catalin Marinas 已提交
221

222 223
static inline pte_t pte_mkcont(pte_t pte)
{
224 225
	pte = set_pte_bit(pte, __pgprot(PTE_CONT));
	return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
226 227 228 229 230 231 232
}

static inline pte_t pte_mknoncont(pte_t pte)
{
	return clear_pte_bit(pte, __pgprot(PTE_CONT));
}

233 234 235 236 237
static inline pte_t pte_mkpresent(pte_t pte)
{
	return set_pte_bit(pte, __pgprot(PTE_VALID));
}

238 239 240 241 242
static inline pmd_t pmd_mkcont(pmd_t pmd)
{
	return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
}

243 244
static inline pte_t pte_mkdevmap(pte_t pte)
{
245
	return set_pte_bit(pte, __pgprot(PTE_DEVMAP | PTE_SPECIAL));
246 247
}

C
Catalin Marinas 已提交
248 249
static inline void set_pte(pte_t *ptep, pte_t pte)
{
250
	WRITE_ONCE(*ptep, pte);
251 252 253 254 255

	/*
	 * Only if the new pte is valid and kernel, otherwise TLB maintenance
	 * or update_mmu_cache() have the necessary barriers.
	 */
256
	if (pte_valid_not_user(pte)) {
257
		dsb(ishst);
258 259
		isb();
	}
C
Catalin Marinas 已提交
260 261
}

262
extern void __sync_icache_dcache(pte_t pteval);
C
Catalin Marinas 已提交
263

264 265 266 267 268 269 270 271 272 273 274 275 276
/*
 * PTE bits configuration in the presence of hardware Dirty Bit Management
 * (PTE_WRITE == PTE_DBM):
 *
 * Dirty  Writable | PTE_RDONLY  PTE_WRITE  PTE_DIRTY (sw)
 *   0      0      |   1           0          0
 *   0      1      |   1           1          0
 *   1      0      |   1           0          1
 *   1      1      |   0           1          x
 *
 * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
 * the page fault mechanism. Checking the dirty status of a pte becomes:
 *
277
 *   PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
278
 */
279 280 281

static inline void __check_racy_pte_update(struct mm_struct *mm, pte_t *ptep,
					   pte_t pte)
C
Catalin Marinas 已提交
282
{
283 284
	pte_t old_pte;

285 286 287 288 289 290 291 292 293
	if (!IS_ENABLED(CONFIG_DEBUG_VM))
		return;

	old_pte = READ_ONCE(*ptep);

	if (!pte_valid(old_pte) || !pte_valid(pte))
		return;
	if (mm != current->active_mm && atomic_read(&mm->mm_users) <= 1)
		return;
294

295
	/*
296 297 298
	 * Check for potential race with hardware updates of the pte
	 * (ptep_set_access_flags safely changes valid ptes without going
	 * through an invalid entry).
299
	 */
300 301 302 303 304 305 306 307 308 309 310 311 312 313
	VM_WARN_ONCE(!pte_young(pte),
		     "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
		     __func__, pte_val(old_pte), pte_val(pte));
	VM_WARN_ONCE(pte_write(old_pte) && !pte_dirty(pte),
		     "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
		     __func__, pte_val(old_pte), pte_val(pte));
}

static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep, pte_t pte)
{
	if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte))
		__sync_icache_dcache(pte);

314 315 316 317
	if (system_supports_mte() &&
	    pte_present(pte) && pte_tagged(pte) && !pte_special(pte))
		mte_sync_tags(ptep, pte);

318
	__check_racy_pte_update(mm, ptep, pte);
319

C
Catalin Marinas 已提交
320 321 322 323 324 325
	set_pte(ptep, pte);
}

/*
 * Huge pte definitions.
 */
S
Steve Capper 已提交
326 327 328 329 330
#define pte_mkhuge(pte)		(__pte(pte_val(pte) & ~PTE_TABLE_BIT))

/*
 * Hugetlb definitions.
 */
331
#define HUGE_MAX_HSTATE		4
S
Steve Capper 已提交
332 333 334 335
#define HPAGE_SHIFT		PMD_SHIFT
#define HPAGE_SIZE		(_AC(1, UL) << HPAGE_SHIFT)
#define HPAGE_MASK		(~(HPAGE_SIZE - 1))
#define HUGETLB_PAGE_ORDER	(HPAGE_SHIFT - PAGE_SHIFT)
C
Catalin Marinas 已提交
336

337 338 339 340 341
static inline pte_t pgd_pte(pgd_t pgd)
{
	return __pte(pgd_val(pgd));
}

342 343 344 345 346
static inline pte_t p4d_pte(p4d_t p4d)
{
	return __pte(p4d_val(p4d));
}

S
Steve Capper 已提交
347 348 349 350 351
static inline pte_t pud_pte(pud_t pud)
{
	return __pte(pud_val(pud));
}

352 353 354 355 356
static inline pud_t pte_pud(pte_t pte)
{
	return __pud(pte_val(pte));
}

S
Steve Capper 已提交
357 358 359 360 361
static inline pmd_t pud_pmd(pud_t pud)
{
	return __pmd(pud_val(pud));
}

362 363 364 365
static inline pte_t pmd_pte(pmd_t pmd)
{
	return __pte(pmd_val(pmd));
}
S
Steve Capper 已提交
366

367 368 369 370
static inline pmd_t pte_pmd(pte_t pte)
{
	return __pmd(pte_val(pte));
}
S
Steve Capper 已提交
371

372
static inline pgprot_t mk_pud_sect_prot(pgprot_t prot)
373
{
374 375 376 377
	return __pgprot((pgprot_val(prot) & ~PUD_TABLE_BIT) | PUD_TYPE_SECT);
}

static inline pgprot_t mk_pmd_sect_prot(pgprot_t prot)
378
{
379
	return __pgprot((pgprot_val(prot) & ~PMD_TABLE_BIT) | PMD_TYPE_SECT);
380 381
}

382 383
#ifdef CONFIG_NUMA_BALANCING
/*
384
 * See the comment in include/linux/pgtable.h
385 386 387 388 389 390 391 392 393 394 395 396
 */
static inline int pte_protnone(pte_t pte)
{
	return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
}

static inline int pmd_protnone(pmd_t pmd)
{
	return pte_protnone(pmd_pte(pmd));
}
#endif

397 398 399 400 401 402 403
#define pmd_present_invalid(pmd)     (!!(pmd_val(pmd) & PMD_PRESENT_INVALID))

static inline int pmd_present(pmd_t pmd)
{
	return pte_present(pmd_pte(pmd)) || pmd_present_invalid(pmd);
}

S
Steve Capper 已提交
404 405 406 407 408
/*
 * THP definitions.
 */

#ifdef CONFIG_TRANSPARENT_HUGEPAGE
409 410 411 412
static inline int pmd_trans_huge(pmd_t pmd)
{
	return pmd_val(pmd) && pmd_present(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT);
}
S
Steve Capper 已提交
413
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
S
Steve Capper 已提交
414

415
#define pmd_dirty(pmd)		pte_dirty(pmd_pte(pmd))
416
#define pmd_young(pmd)		pte_young(pmd_pte(pmd))
417
#define pmd_valid(pmd)		pte_valid(pmd_pte(pmd))
418
#define pmd_cont(pmd)		pte_cont(pmd_pte(pmd))
419 420 421
#define pmd_wrprotect(pmd)	pte_pmd(pte_wrprotect(pmd_pte(pmd)))
#define pmd_mkold(pmd)		pte_pmd(pte_mkold(pmd_pte(pmd)))
#define pmd_mkwrite(pmd)	pte_pmd(pte_mkwrite(pmd_pte(pmd)))
422
#define pmd_mkclean(pmd)	pte_pmd(pte_mkclean(pmd_pte(pmd)))
423 424
#define pmd_mkdirty(pmd)	pte_pmd(pte_mkdirty(pmd_pte(pmd)))
#define pmd_mkyoung(pmd)	pte_pmd(pte_mkyoung(pmd_pte(pmd)))
425 426 427 428 429 430 431 432

static inline pmd_t pmd_mkinvalid(pmd_t pmd)
{
	pmd = set_pmd_bit(pmd, __pgprot(PMD_PRESENT_INVALID));
	pmd = clear_pmd_bit(pmd, __pgprot(PMD_SECT_VALID));

	return pmd;
}
S
Steve Capper 已提交
433

434 435
#define pmd_thp_or_huge(pmd)	(pmd_huge(pmd) || pmd_trans_huge(pmd))

436
#define pmd_write(pmd)		pte_write(pmd_pte(pmd))
S
Steve Capper 已提交
437 438 439

#define pmd_mkhuge(pmd)		(__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))

440 441 442
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define pmd_devmap(pmd)		pte_devmap(pmd_pte(pmd))
#endif
443 444 445 446
static inline pmd_t pmd_mkdevmap(pmd_t pmd)
{
	return pte_pmd(set_pte_bit(pmd_pte(pmd), __pgprot(PTE_DEVMAP)));
}
447

448 449 450 451
#define __pmd_to_phys(pmd)	__pte_to_phys(pmd_pte(pmd))
#define __phys_to_pmd_val(phys)	__phys_to_pte_val(phys)
#define pmd_pfn(pmd)		((__pmd_to_phys(pmd) & PMD_MASK) >> PAGE_SHIFT)
#define pfn_pmd(pfn,prot)	__pmd(__phys_to_pmd_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
S
Steve Capper 已提交
452 453
#define mk_pmd(page,prot)	pfn_pmd(page_to_pfn(page),prot)

454
#define pud_young(pud)		pte_young(pud_pte(pud))
455
#define pud_mkyoung(pud)	pte_pud(pte_mkyoung(pud_pte(pud)))
S
Steve Capper 已提交
456
#define pud_write(pud)		pte_write(pud_pte(pud))
457

458 459
#define pud_mkhuge(pud)		(__pud(pud_val(pud) & ~PUD_TABLE_BIT))

460 461 462 463
#define __pud_to_phys(pud)	__pte_to_phys(pud_pte(pud))
#define __phys_to_pud_val(phys)	__phys_to_pte_val(phys)
#define pud_pfn(pud)		((__pud_to_phys(pud) & PUD_MASK) >> PAGE_SHIFT)
#define pfn_pud(pfn,prot)	__pud(__phys_to_pud_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
S
Steve Capper 已提交
464

465
#define set_pmd_at(mm, addr, pmdp, pmd)	set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
466
#define set_pud_at(mm, addr, pudp, pud)	set_pte_at(mm, addr, (pte_t *)pudp, pud_pte(pud))
S
Steve Capper 已提交
467

468 469 470
#define __p4d_to_phys(p4d)	__pte_to_phys(p4d_pte(p4d))
#define __phys_to_p4d_val(phys)	__phys_to_pte_val(phys)

471 472 473
#define __pgd_to_phys(pgd)	__pte_to_phys(pgd_pte(pgd))
#define __phys_to_pgd_val(phys)	__phys_to_pte_val(phys)

474 475 476
#define __pgprot_modify(prot,mask,bits) \
	__pgprot((pgprot_val(prot) & ~(mask)) | (bits))

477
#define pgprot_nx(prot) \
478
	__pgprot_modify(prot, PTE_MAYBE_GP, PTE_PXN)
479

C
Catalin Marinas 已提交
480 481 482 483
/*
 * Mark the prot value as uncacheable and unbufferable.
 */
#define pgprot_noncached(prot) \
484
	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
C
Catalin Marinas 已提交
485
#define pgprot_writecombine(prot) \
486
	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
487 488
#define pgprot_device(prot) \
	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
489 490 491 492 493 494 495 496
/*
 * DMA allocations for non-coherent devices use what the Arm architecture calls
 * "Normal non-cacheable" memory, which permits speculation, unaligned accesses
 * and merging of writes.  This is different from "Device-nGnR[nE]" memory which
 * is intended for MMIO and thus forbids speculation, preserves access size,
 * requires strict alignment and can also force write responses to come from the
 * endpoint.
 */
497 498 499 500
#define pgprot_dmacoherent(prot) \
	__pgprot_modify(prot, PTE_ATTRINDX_MASK, \
			PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)

C
Catalin Marinas 已提交
501 502 503 504 505 506 507
#define __HAVE_PHYS_MEM_ACCESS_PROT
struct file;
extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
				     unsigned long size, pgprot_t vma_prot);

#define pmd_none(pmd)		(!pmd_val(pmd))

508
#define pmd_bad(pmd)		(!(pmd_val(pmd) & PMD_TABLE_BIT))
C
Catalin Marinas 已提交
509

510 511 512 513
#define pmd_table(pmd)		((pmd_val(pmd) & PMD_TYPE_MASK) == \
				 PMD_TYPE_TABLE)
#define pmd_sect(pmd)		((pmd_val(pmd) & PMD_TYPE_MASK) == \
				 PMD_TYPE_SECT)
514
#define pmd_leaf(pmd)		pmd_sect(pmd)
515

516 517 518
#define pmd_leaf_size(pmd)	(pmd_cont(pmd) ? CONT_PMD_SIZE : PMD_SIZE)
#define pte_leaf_size(pte)	(pte_cont(pte) ? CONT_PTE_SIZE : PAGE_SIZE)

519
#if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
520 521
static inline bool pud_sect(pud_t pud) { return false; }
static inline bool pud_table(pud_t pud) { return true; }
522 523 524
#else
#define pud_sect(pud)		((pud_val(pud) & PUD_TYPE_MASK) == \
				 PUD_TYPE_SECT)
525 526
#define pud_table(pud)		((pud_val(pud) & PUD_TYPE_MASK) == \
				 PUD_TYPE_TABLE)
527
#endif
528

529 530 531 532
extern pgd_t init_pg_dir[PTRS_PER_PGD];
extern pgd_t init_pg_end[];
extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
533
extern pgd_t idmap_pg_end[];
534
extern pgd_t tramp_pg_dir[PTRS_PER_PGD];
535
extern pgd_t reserved_pg_dir[PTRS_PER_PGD];
536 537 538 539 540 541 542 543 544

extern void set_swapper_pgd(pgd_t *pgdp, pgd_t pgd);

static inline bool in_swapper_pgdir(void *addr)
{
	return ((unsigned long)addr & PAGE_MASK) ==
	        ((unsigned long)swapper_pg_dir & PAGE_MASK);
}

C
Catalin Marinas 已提交
545 546
static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
{
547 548
#ifdef __PAGETABLE_PMD_FOLDED
	if (in_swapper_pgdir(pmdp)) {
549 550 551
		set_swapper_pgd((pgd_t *)pmdp, __pgd(pmd_val(pmd)));
		return;
	}
552
#endif /* __PAGETABLE_PMD_FOLDED */
553

554
	WRITE_ONCE(*pmdp, pmd);
555

556
	if (pmd_valid(pmd)) {
557
		dsb(ishst);
558 559
		isb();
	}
C
Catalin Marinas 已提交
560 561 562 563 564 565 566
}

static inline void pmd_clear(pmd_t *pmdp)
{
	set_pmd(pmdp, __pmd(0));
}

567
static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
C
Catalin Marinas 已提交
568
{
569
	return __pmd_to_phys(pmd);
C
Catalin Marinas 已提交
570 571
}

572 573 574 575
static inline unsigned long pmd_page_vaddr(pmd_t pmd)
{
	return (unsigned long)__va(pmd_page_paddr(pmd));
}
576

M
Mark Rutland 已提交
577
/* Find an entry in the third-level page table. */
578
#define pte_offset_phys(dir,addr)	(pmd_page_paddr(READ_ONCE(*(dir))) + pte_index(addr) * sizeof(pte_t))
M
Mark Rutland 已提交
579

580 581 582 583
#define pte_set_fixmap(addr)		((pte_t *)set_fixmap_offset(FIX_PTE, addr))
#define pte_set_fixmap_offset(pmd, addr)	pte_set_fixmap(pte_offset_phys(pmd, addr))
#define pte_clear_fixmap()		clear_fixmap(FIX_PTE)

584
#define pmd_page(pmd)			phys_to_page(__pmd_to_phys(pmd))
C
Catalin Marinas 已提交
585

586 587 588
/* use ONLY for statically allocated translation tables */
#define pte_offset_kimg(dir,addr)	((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))

C
Catalin Marinas 已提交
589 590 591 592 593 594
/*
 * Conversion functions: convert a page and protection to a page entry,
 * and a page entry and page directory to the page they refer to.
 */
#define mk_pte(page,prot)	pfn_pte(page_to_pfn(page),prot)

595
#if CONFIG_PGTABLE_LEVELS > 2
C
Catalin Marinas 已提交
596

597 598
#define pmd_ERROR(e)	\
	pr_err("%s:%d: bad pmd %016llx.\n", __FILE__, __LINE__, pmd_val(e))
599

C
Catalin Marinas 已提交
600
#define pud_none(pud)		(!pud_val(pud))
601
#define pud_bad(pud)		(!(pud_val(pud) & PUD_TABLE_BIT))
602
#define pud_present(pud)	pte_present(pud_pte(pud))
603
#define pud_leaf(pud)		pud_sect(pud)
604
#define pud_valid(pud)		pte_valid(pud_pte(pud))
C
Catalin Marinas 已提交
605 606 607

static inline void set_pud(pud_t *pudp, pud_t pud)
{
608 609
#ifdef __PAGETABLE_PUD_FOLDED
	if (in_swapper_pgdir(pudp)) {
610 611 612
		set_swapper_pgd((pgd_t *)pudp, __pgd(pud_val(pud)));
		return;
	}
613
#endif /* __PAGETABLE_PUD_FOLDED */
614

615
	WRITE_ONCE(*pudp, pud);
616

617
	if (pud_valid(pud)) {
618
		dsb(ishst);
619 620
		isb();
	}
C
Catalin Marinas 已提交
621 622 623 624 625 626 627
}

static inline void pud_clear(pud_t *pudp)
{
	set_pud(pudp, __pud(0));
}

628
static inline phys_addr_t pud_page_paddr(pud_t pud)
C
Catalin Marinas 已提交
629
{
630
	return __pud_to_phys(pud);
C
Catalin Marinas 已提交
631 632
}

633 634 635 636
static inline unsigned long pud_page_vaddr(pud_t pud)
{
	return (unsigned long)__va(pud_page_paddr(pud));
}
637

638
/* Find an entry in the second-level page table. */
639
#define pmd_offset_phys(dir, addr)	(pud_page_paddr(READ_ONCE(*(dir))) + pmd_index(addr) * sizeof(pmd_t))
640

641 642 643
#define pmd_set_fixmap(addr)		((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
#define pmd_set_fixmap_offset(pud, addr)	pmd_set_fixmap(pmd_offset_phys(pud, addr))
#define pmd_clear_fixmap()		clear_fixmap(FIX_PMD)
644

645
#define pud_page(pud)			phys_to_page(__pud_to_phys(pud))
S
Steve Capper 已提交
646

647 648 649
/* use ONLY for statically allocated translation tables */
#define pmd_offset_kimg(dir,addr)	((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))

650 651 652 653
#else

#define pud_page_paddr(pud)	({ BUILD_BUG(); 0; })

654 655 656 657 658
/* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
#define pmd_set_fixmap(addr)		NULL
#define pmd_set_fixmap_offset(pudp, addr)	((pmd_t *)pudp)
#define pmd_clear_fixmap()

659 660
#define pmd_offset_kimg(dir,addr)	((pmd_t *)dir)

661
#endif	/* CONFIG_PGTABLE_LEVELS > 2 */
C
Catalin Marinas 已提交
662

663
#if CONFIG_PGTABLE_LEVELS > 3
664

665 666
#define pud_ERROR(e)	\
	pr_err("%s:%d: bad pud %016llx.\n", __FILE__, __LINE__, pud_val(e))
667

668 669 670
#define p4d_none(p4d)		(!p4d_val(p4d))
#define p4d_bad(p4d)		(!(p4d_val(p4d) & 2))
#define p4d_present(p4d)	(p4d_val(p4d))
671

672
static inline void set_p4d(p4d_t *p4dp, p4d_t p4d)
673
{
674 675
	if (in_swapper_pgdir(p4dp)) {
		set_swapper_pgd((pgd_t *)p4dp, __pgd(p4d_val(p4d)));
676 677 678
		return;
	}

679
	WRITE_ONCE(*p4dp, p4d);
680
	dsb(ishst);
681
	isb();
682 683
}

684
static inline void p4d_clear(p4d_t *p4dp)
685
{
686
	set_p4d(p4dp, __p4d(0));
687 688
}

689
static inline phys_addr_t p4d_page_paddr(p4d_t p4d)
690
{
691
	return __p4d_to_phys(p4d);
692 693
}

694 695 696 697
static inline unsigned long p4d_page_vaddr(p4d_t p4d)
{
	return (unsigned long)__va(p4d_page_paddr(p4d));
}
698

699
/* Find an entry in the frst-level page table. */
700
#define pud_offset_phys(dir, addr)	(p4d_page_paddr(READ_ONCE(*(dir))) + pud_index(addr) * sizeof(pud_t))
701

702
#define pud_set_fixmap(addr)		((pud_t *)set_fixmap_offset(FIX_PUD, addr))
703
#define pud_set_fixmap_offset(p4d, addr)	pud_set_fixmap(pud_offset_phys(p4d, addr))
704
#define pud_clear_fixmap()		clear_fixmap(FIX_PUD)
705

706
#define p4d_page(p4d)		pfn_to_page(__phys_to_pfn(__p4d_to_phys(p4d)))
707

708 709 710
/* use ONLY for statically allocated translation tables */
#define pud_offset_kimg(dir,addr)	((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))

711 712
#else

713
#define p4d_page_paddr(p4d)	({ BUILD_BUG(); 0;})
714 715
#define pgd_page_paddr(pgd)	({ BUILD_BUG(); 0;})

716 717 718 719 720
/* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
#define pud_set_fixmap(addr)		NULL
#define pud_set_fixmap_offset(pgdp, addr)	((pud_t *)pgdp)
#define pud_clear_fixmap()

721 722
#define pud_offset_kimg(dir,addr)	((pud_t *)dir)

723
#endif  /* CONFIG_PGTABLE_LEVELS > 3 */
724

725 726
#define pgd_ERROR(e)	\
	pr_err("%s:%d: bad pgd %016llx.\n", __FILE__, __LINE__, pgd_val(e))
727

728 729 730
#define pgd_set_fixmap(addr)	((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
#define pgd_clear_fixmap()	clear_fixmap(FIX_PGD)

C
Catalin Marinas 已提交
731 732
static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
{
733 734 735 736
	/*
	 * Normal and Normal-Tagged are two different memory types and indices
	 * in MAIR_EL1. The mask below has to include PTE_ATTRINDX_MASK.
	 */
737
	const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
738 739
			      PTE_PROT_NONE | PTE_VALID | PTE_WRITE | PTE_GP |
			      PTE_ATTRINDX_MASK;
740 741
	/* preserve the hardware dirty information */
	if (pte_hw_dirty(pte))
742
		pte = pte_mkdirty(pte);
C
Catalin Marinas 已提交
743 744 745 746
	pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
	return pte;
}

747 748 749 750 751
static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
{
	return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
}

752 753 754 755 756
#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
extern int ptep_set_access_flags(struct vm_area_struct *vma,
				 unsigned long address, pte_t *ptep,
				 pte_t entry, int dirty);

757 758 759 760 761 762 763 764
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
					unsigned long address, pmd_t *pmdp,
					pmd_t entry, int dirty)
{
	return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
}
765 766 767 768 769 770 771 772 773 774

static inline int pud_devmap(pud_t pud)
{
	return 0;
}

static inline int pgd_devmap(pgd_t pgd)
{
	return 0;
}
775 776
#endif

777 778 779 780
/*
 * Atomic pte/pmd modifications.
 */
#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
781
static inline int __ptep_test_and_clear_young(pte_t *ptep)
782
{
783
	pte_t old_pte, pte;
784

785 786 787 788 789 790 791
	pte = READ_ONCE(*ptep);
	do {
		old_pte = pte;
		pte = pte_mkold(pte);
		pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
					       pte_val(old_pte), pte_val(pte));
	} while (pte_val(pte) != pte_val(old_pte));
792

793
	return pte_young(pte);
794 795
}

796 797 798 799 800 801 802
static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
					    unsigned long address,
					    pte_t *ptep)
{
	return __ptep_test_and_clear_young(ptep);
}

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
					 unsigned long address, pte_t *ptep)
{
	int young = ptep_test_and_clear_young(vma, address, ptep);

	if (young) {
		/*
		 * We can elide the trailing DSB here since the worst that can
		 * happen is that a CPU continues to use the young entry in its
		 * TLB and we mistakenly reclaim the associated page. The
		 * window for such an event is bounded by the next
		 * context-switch, which provides a DSB to complete the TLB
		 * invalidation.
		 */
		flush_tlb_page_nosync(vma, address);
	}

	return young;
}

824 825 826 827 828 829 830 831 832 833 834 835 836 837
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
					    unsigned long address,
					    pmd_t *pmdp)
{
	return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
				       unsigned long address, pte_t *ptep)
{
838
	return __pte(xchg_relaxed(&pte_val(*ptep), 0));
839 840 841
}

#ifdef CONFIG_TRANSPARENT_HUGEPAGE
842 843 844
#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
					    unsigned long address, pmd_t *pmdp)
845 846 847 848 849 850
{
	return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

/*
851 852
 * ptep_set_wrprotect - mark read-only while trasferring potential hardware
 * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
853 854 855 856
 */
#define __HAVE_ARCH_PTEP_SET_WRPROTECT
static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
{
857 858 859 860 861 862 863 864 865
	pte_t old_pte, pte;

	pte = READ_ONCE(*ptep);
	do {
		old_pte = pte;
		pte = pte_wrprotect(pte);
		pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
					       pte_val(old_pte), pte_val(pte));
	} while (pte_val(pte) != pte_val(old_pte));
866 867 868 869 870 871 872 873 874
}

#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define __HAVE_ARCH_PMDP_SET_WRPROTECT
static inline void pmdp_set_wrprotect(struct mm_struct *mm,
				      unsigned long address, pmd_t *pmdp)
{
	ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
}
875 876 877 878 879 880 881

#define pmdp_establish pmdp_establish
static inline pmd_t pmdp_establish(struct vm_area_struct *vma,
		unsigned long address, pmd_t *pmdp, pmd_t pmd)
{
	return __pmd(xchg_relaxed(&pmd_val(*pmdp), pmd_val(pmd)));
}
882 883
#endif

C
Catalin Marinas 已提交
884 885
/*
 * Encode and decode a swap entry:
886
 *	bits 0-1:	present (must be zero)
887 888
 *	bits 2-7:	swap type
 *	bits 8-57:	swap offset
889
 *	bit  58:	PTE_PROT_NONE (must be zero)
C
Catalin Marinas 已提交
890
 */
891
#define __SWP_TYPE_SHIFT	2
C
Catalin Marinas 已提交
892
#define __SWP_TYPE_BITS		6
893
#define __SWP_OFFSET_BITS	50
C
Catalin Marinas 已提交
894 895
#define __SWP_TYPE_MASK		((1 << __SWP_TYPE_BITS) - 1)
#define __SWP_OFFSET_SHIFT	(__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
896
#define __SWP_OFFSET_MASK	((1UL << __SWP_OFFSET_BITS) - 1)
C
Catalin Marinas 已提交
897 898

#define __swp_type(x)		(((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
899
#define __swp_offset(x)		(((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
C
Catalin Marinas 已提交
900 901 902 903 904
#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })

#define __pte_to_swp_entry(pte)	((swp_entry_t) { pte_val(pte) })
#define __swp_entry_to_pte(swp)	((pte_t) { (swp).val })

905 906 907 908 909
#ifdef CONFIG_ARCH_ENABLE_THP_MIGRATION
#define __pmd_to_swp_entry(pmd)		((swp_entry_t) { pmd_val(pmd) })
#define __swp_entry_to_pmd(swp)		__pmd((swp).val)
#endif /* CONFIG_ARCH_ENABLE_THP_MIGRATION */

C
Catalin Marinas 已提交
910 911
/*
 * Ensure that there are not more swap files than can be encoded in the kernel
912
 * PTEs.
C
Catalin Marinas 已提交
913 914 915 916 917
 */
#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)

extern int kern_addr_valid(unsigned long addr);

918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
#ifdef CONFIG_ARM64_MTE

#define __HAVE_ARCH_PREPARE_TO_SWAP
static inline int arch_prepare_to_swap(struct page *page)
{
	if (system_supports_mte())
		return mte_save_tags(page);
	return 0;
}

#define __HAVE_ARCH_SWAP_INVALIDATE
static inline void arch_swap_invalidate_page(int type, pgoff_t offset)
{
	if (system_supports_mte())
		mte_invalidate_tags(type, offset);
}

static inline void arch_swap_invalidate_area(int type)
{
	if (system_supports_mte())
		mte_invalidate_tags_area(type);
}

#define __HAVE_ARCH_SWAP_RESTORE
static inline void arch_swap_restore(swp_entry_t entry, struct page *page)
{
	if (system_supports_mte() && mte_restore_tags(entry, page))
		set_bit(PG_mte_tagged, &page->flags);
}

#endif /* CONFIG_ARM64_MTE */

950 951 952 953 954 955 956
/*
 * On AArch64, the cache coherency is handled via the set_pte_at() function.
 */
static inline void update_mmu_cache(struct vm_area_struct *vma,
				    unsigned long addr, pte_t *ptep)
{
	/*
957 958 959
	 * We don't do anything here, so there's a very small chance of
	 * us retaking a user fault which we just fixed up. The alternative
	 * is doing a dsb(ishst), but that penalises the fastpath.
960 961 962 963 964
	 */
}

#define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)

965 966 967 968 969 970
#ifdef CONFIG_ARM64_PA_BITS_52
#define phys_to_ttbr(addr)	(((addr) | ((addr) >> 46)) & TTBR_BADDR_MASK_52)
#else
#define phys_to_ttbr(addr)	(addr)
#endif

971 972 973 974 975 976 977 978 979 980 981 982
/*
 * On arm64 without hardware Access Flag, copying from user will fail because
 * the pte is old and cannot be marked young. So we always end up with zeroed
 * page after fork() + CoW for pfn mappings. We don't always have a
 * hardware-managed access flag on arm64.
 */
static inline bool arch_faults_on_old_pte(void)
{
	WARN_ON(preemptible());

	return !cpu_has_hw_af();
}
983 984 985 986 987 988 989 990 991 992 993
#define arch_faults_on_old_pte		arch_faults_on_old_pte

/*
 * Experimentally, it's cheap to set the access flag in hardware and we
 * benefit from prefaulting mappings as 'old' to start with.
 */
static inline bool arch_wants_old_prefaulted_pte(void)
{
	return !arch_faults_on_old_pte();
}
#define arch_wants_old_prefaulted_pte	arch_wants_old_prefaulted_pte
994

C
Catalin Marinas 已提交
995 996 997
#endif /* !__ASSEMBLY__ */

#endif /* __ASM_PGTABLE_H */