nv40.c 3.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2013 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
#include "nv40.h"

static void
B
Ben Skeggs 已提交
27
nv40_perfctr_init(struct nvkm_pm *pm, struct nvkm_perfdom *dom,
28
		  struct nvkm_perfctr *ctr)
29
{
30
	struct nvkm_device *device = pm->engine.subdev.device;
31
	struct nv40_pm_cntr *cntr = (void *)ctr;
32 33 34 35
	u32 log = ctr->logic_op;
	u32 src = 0x00000000;
	int i;

36 37
	for (i = 0; i < 4; i++)
		src |= ctr->signal[i] << (i * 8);
38

39 40 41
	nvkm_wr32(device, 0x00a7c0 + dom->addr, 0x00000001 | (dom->mode << 4));
	nvkm_wr32(device, 0x00a400 + dom->addr + (cntr->base.slot * 0x40), src);
	nvkm_wr32(device, 0x00a420 + dom->addr + (cntr->base.slot * 0x40), log);
42 43 44
}

static void
B
Ben Skeggs 已提交
45
nv40_perfctr_read(struct nvkm_pm *pm, struct nvkm_perfdom *dom,
46
		  struct nvkm_perfctr *ctr)
47
{
48
	struct nvkm_device *device = pm->engine.subdev.device;
49
	struct nv40_pm_cntr *cntr = (void *)ctr;
50 51

	switch (cntr->base.slot) {
52 53 54 55
	case 0: cntr->base.ctr = nvkm_rd32(device, 0x00a700 + dom->addr); break;
	case 1: cntr->base.ctr = nvkm_rd32(device, 0x00a6c0 + dom->addr); break;
	case 2: cntr->base.ctr = nvkm_rd32(device, 0x00a680 + dom->addr); break;
	case 3: cntr->base.ctr = nvkm_rd32(device, 0x00a740 + dom->addr); break;
56
	}
57
	dom->clk = nvkm_rd32(device, 0x00a600 + dom->addr);
58 59 60
}

static void
B
Ben Skeggs 已提交
61
nv40_perfctr_next(struct nvkm_pm *pm, struct nvkm_perfdom *dom)
62
{
63
	struct nvkm_device *device = pm->engine.subdev.device;
B
Ben Skeggs 已提交
64
	if (pm->sequence != pm->sequence) {
65
		nvkm_wr32(device, 0x400084, 0x00000020);
B
Ben Skeggs 已提交
66
		pm->sequence = pm->sequence;
67 68 69
	}
}

70
const struct nvkm_funcdom
71 72 73 74 75 76
nv40_perfctr_func = {
	.init = nv40_perfctr_init,
	.read = nv40_perfctr_read,
	.next = nv40_perfctr_next,
};

77
static const struct nvkm_specdom
78
nv40_pm[] = {
79
	{ 0x20, (const struct nvkm_specsig[]) {
80 81
			{}
		}, &nv40_perfctr_func },
82
	{ 0x20, (const struct nvkm_specsig[]) {
83 84
			{}
		}, &nv40_perfctr_func },
85
	{ 0x20, (const struct nvkm_specsig[]) {
86 87
			{}
		}, &nv40_perfctr_func },
88
	{ 0x20, (const struct nvkm_specsig[]) {
89 90
			{}
		}, &nv40_perfctr_func },
91
	{ 0x20, (const struct nvkm_specsig[]) {
92 93 94 95 96 97
			{}
		}, &nv40_perfctr_func },
	{}
};

int
98 99 100
nv40_pm_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
	     struct nvkm_oclass *oclass, void *data, u32 size,
	     struct nvkm_object **pobject)
101
{
102
	struct nv40_pm_oclass *mclass = (void *)oclass;
B
Ben Skeggs 已提交
103
	struct nv40_pm *pm;
104 105
	int ret;

B
Ben Skeggs 已提交
106 107
	ret = nvkm_pm_create(parent, engine, oclass, &pm);
	*pobject = nv_object(pm);
108 109 110
	if (ret)
		return ret;

B
Ben Skeggs 已提交
111
	ret = nvkm_perfdom_new(&pm->base, "pc", 0, 0, 0, 4, mclass->doms);
112 113 114
	if (ret)
		return ret;

B
Ben Skeggs 已提交
115 116
	nv_engine(pm)->cclass = &nvkm_pm_cclass;
	nv_engine(pm)->sclass =  nvkm_pm_sclass;
117 118 119
	return 0;
}

120
struct nvkm_oclass *
121 122
nv40_pm_oclass = &(struct nv40_pm_oclass) {
	.base.handle = NV_ENGINE(PM, 0x40),
123
	.base.ofuncs = &(struct nvkm_ofuncs) {
124
		.ctor = nv40_pm_ctor,
125 126 127
		.dtor = _nvkm_pm_dtor,
		.init = _nvkm_pm_init,
		.fini = _nvkm_pm_fini,
128
	},
129
	.doms = nv40_pm,
130
}.base;