dss.c 19.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * linux/drivers/video/omap2/dss/dss.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSS"

#include <linux/kernel.h>
#include <linux/io.h>
27
#include <linux/export.h>
28 29 30 31
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/clk.h>
32
#include <linux/platform_device.h>
33
#include <linux/pm_runtime.h>
34
#include <linux/gfp.h>
35

36
#include <video/omapdss.h>
37 38 39

#include <plat/cpu.h>

40
#include "dss.h"
41
#include "dss_features.h"
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

#define DSS_SZ_REGS			SZ_512

struct dss_reg {
	u16 idx;
};

#define DSS_REG(idx)			((const struct dss_reg) { idx })

#define DSS_REVISION			DSS_REG(0x0000)
#define DSS_SYSCONFIG			DSS_REG(0x0010)
#define DSS_SYSSTATUS			DSS_REG(0x0014)
#define DSS_CONTROL			DSS_REG(0x0040)
#define DSS_SDI_CONTROL			DSS_REG(0x0044)
#define DSS_PLL_CONTROL			DSS_REG(0x0048)
#define DSS_SDI_STATUS			DSS_REG(0x005C)

#define REG_GET(idx, start, end) \
	FLD_GET(dss_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end) \
	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))

65 66 67
static int dss_runtime_get(void);
static void dss_runtime_put(void);

68 69 70 71 72 73
struct dss_features {
	u8 fck_div_max;
	u8 dss_fck_multiplier;
	const char *clk_name;
};

74
static struct {
75
	struct platform_device *pdev;
76
	void __iomem    *base;
77

78
	struct clk	*dpll4_m4_ck;
79
	struct clk	*dss_clk;
80 81 82 83 84 85

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dss_clock_info cache_dss_cinfo;
	struct dispc_clock_info cache_dispc_cinfo;

86
	enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
87 88
	enum omap_dss_clk_source dispc_clk_source;
	enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
89

90
	bool		ctx_valid;
91
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
92 93

	const struct dss_features *feat;
94 95
} dss;

96
static const char * const dss_generic_clk_source_names[] = {
97 98 99
	[OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC]	= "DSI_PLL_HSDIV_DISPC",
	[OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI]	= "DSI_PLL_HSDIV_DSI",
	[OMAP_DSS_CLK_SRC_FCK]			= "DSS_FCK",
100 101
};

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
static inline void dss_write_reg(const struct dss_reg idx, u32 val)
{
	__raw_writel(val, dss.base + idx.idx);
}

static inline u32 dss_read_reg(const struct dss_reg idx)
{
	return __raw_readl(dss.base + idx.idx);
}

#define SR(reg) \
	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
#define RR(reg) \
	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])

117
static void dss_save_context(void)
118
{
119
	DSSDBG("dss_save_context\n");
120 121 122

	SR(CONTROL);

123 124 125 126 127
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		SR(SDI_CONTROL);
		SR(PLL_CONTROL);
	}
128 129 130 131

	dss.ctx_valid = true;

	DSSDBG("context saved\n");
132 133
}

134
static void dss_restore_context(void)
135
{
136
	DSSDBG("dss_restore_context\n");
137

138 139 140
	if (!dss.ctx_valid)
		return;

141 142
	RR(CONTROL);

143 144 145 146 147
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		RR(SDI_CONTROL);
		RR(PLL_CONTROL);
	}
148 149

	DSSDBG("context restored\n");
150 151 152 153 154
}

#undef SR
#undef RR

155
void dss_sdi_init(int datapairs)
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
{
	u32 l;

	BUG_ON(datapairs > 3 || datapairs < 1);

	l = dss_read_reg(DSS_SDI_CONTROL);
	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
	dss_write_reg(DSS_SDI_CONTROL, l);

	l = dss_read_reg(DSS_PLL_CONTROL);
	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
	dss_write_reg(DSS_PLL_CONTROL, l);
}

int dss_sdi_enable(void)
{
	unsigned long timeout;

	dispc_pck_free_enable(1);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
	udelay(1);	/* wait 2x PCLK */

	/* Lock SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */

	/* Waiting for PLL lock request to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock request timed out\n");
			goto err1;
		}
	}

	/* Clearing PLL_GO bit */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);

	/* Waiting for PLL to lock */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock timed out\n");
			goto err1;
		}
	}

	dispc_lcd_enable_signal(1);

	/* Waiting for SDI reset to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("SDI reset timed out\n");
			goto err2;
		}
	}

	return 0;

 err2:
	dispc_lcd_enable_signal(0);
 err1:
	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */

	dispc_pck_free_enable(0);

	return -ETIMEDOUT;
}

void dss_sdi_disable(void)
{
	dispc_lcd_enable_signal(0);

	dispc_pck_free_enable(0);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
}

242
const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
243
{
244
	return dss_generic_clk_source_names[clk_src];
245 246
}

247 248 249 250
void dss_dump_clocks(struct seq_file *s)
{
	unsigned long dpll4_ck_rate;
	unsigned long dpll4_m4_ck_rate;
251 252
	const char *fclk_name, *fclk_real_name;
	unsigned long fclk_rate;
253

254 255
	if (dss_runtime_get())
		return;
256 257 258

	seq_printf(s, "- DSS -\n");

259 260
	fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
	fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
261
	fclk_rate = clk_get_rate(dss.dss_clk);
262

263 264 265 266 267 268
	if (dss.dpll4_m4_ck) {
		dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
		dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);

		seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);

269 270 271 272
		seq_printf(s, "%s (%s) = %lu / %lu * %d  = %lu\n",
				fclk_name, fclk_real_name, dpll4_ck_rate,
				dpll4_ck_rate / dpll4_m4_ck_rate,
				dss.feat->dss_fck_multiplier, fclk_rate);
273 274 275 276 277
	} else {
		seq_printf(s, "%s (%s) = %lu\n",
				fclk_name, fclk_real_name,
				fclk_rate);
	}
278

279
	dss_runtime_put();
280 281
}

282
static void dss_dump_regs(struct seq_file *s)
283 284 285
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))

286 287
	if (dss_runtime_get())
		return;
288 289 290 291 292

	DUMPREG(DSS_REVISION);
	DUMPREG(DSS_SYSCONFIG);
	DUMPREG(DSS_SYSSTATUS);
	DUMPREG(DSS_CONTROL);
293 294 295 296 297 298 299

	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		DUMPREG(DSS_SDI_CONTROL);
		DUMPREG(DSS_PLL_CONTROL);
		DUMPREG(DSS_SDI_STATUS);
	}
300

301
	dss_runtime_put();
302 303 304
#undef DUMPREG
}

305
void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
306
{
307
	struct platform_device *dsidev;
308
	int b;
309
	u8 start, end;
310

311
	switch (clk_src) {
312
	case OMAP_DSS_CLK_SRC_FCK:
313 314
		b = 0;
		break;
315
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
316
		b = 1;
317 318
		dsidev = dsi_get_dsidev_from_id(0);
		dsi_wait_pll_hsdiv_dispc_active(dsidev);
319
		break;
320 321 322 323 324
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		b = 2;
		dsidev = dsi_get_dsidev_from_id(1);
		dsi_wait_pll_hsdiv_dispc_active(dsidev);
		break;
325 326
	default:
		BUG();
327
		return;
328
	}
329

330 331 332
	dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);

	REG_FLD_MOD(DSS_CONTROL, b, start, end);	/* DISPC_CLK_SWITCH */
333 334 335 336

	dss.dispc_clk_source = clk_src;
}

337 338
void dss_select_dsi_clk_source(int dsi_module,
		enum omap_dss_clk_source clk_src)
339
{
340
	struct platform_device *dsidev;
341
	int b, pos;
342

343
	switch (clk_src) {
344
	case OMAP_DSS_CLK_SRC_FCK:
345 346
		b = 0;
		break;
347
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
348
		BUG_ON(dsi_module != 0);
349
		b = 1;
350 351
		dsidev = dsi_get_dsidev_from_id(0);
		dsi_wait_pll_hsdiv_dsi_active(dsidev);
352
		break;
353 354 355 356 357 358
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
		BUG_ON(dsi_module != 1);
		b = 1;
		dsidev = dsi_get_dsidev_from_id(1);
		dsi_wait_pll_hsdiv_dsi_active(dsidev);
		break;
359 360
	default:
		BUG();
361
		return;
362
	}
363

364 365
	pos = dsi_module == 0 ? 1 : 10;
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
366

367
	dss.dsi_clk_source[dsi_module] = clk_src;
368 369
}

370
void dss_select_lcd_clk_source(enum omap_channel channel,
371
		enum omap_dss_clk_source clk_src)
372
{
373
	struct platform_device *dsidev;
374 375 376 377 378 379
	int b, ix, pos;

	if (!dss_has_feature(FEAT_LCD_CLK_SRC))
		return;

	switch (clk_src) {
380
	case OMAP_DSS_CLK_SRC_FCK:
381 382
		b = 0;
		break;
383
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
384 385
		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
		b = 1;
386 387
		dsidev = dsi_get_dsidev_from_id(0);
		dsi_wait_pll_hsdiv_dispc_active(dsidev);
388
		break;
389
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
390 391
		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
		       channel != OMAP_DSS_CHANNEL_LCD3);
392 393 394 395
		b = 1;
		dsidev = dsi_get_dsidev_from_id(1);
		dsi_wait_pll_hsdiv_dispc_active(dsidev);
		break;
396 397
	default:
		BUG();
398
		return;
399 400
	}

401 402
	pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
	     (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
403 404
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* LCDx_CLK_SWITCH */

405 406
	ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
	    (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
407 408 409
	dss.lcd_clk_source[ix] = clk_src;
}

410
enum omap_dss_clk_source dss_get_dispc_clk_source(void)
411
{
412
	return dss.dispc_clk_source;
413 414
}

415
enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
416
{
417
	return dss.dsi_clk_source[dsi_module];
418 419
}

420
enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
421
{
422
	if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
423 424
		int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
			(channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
425 426 427 428 429 430
		return dss.lcd_clk_source[ix];
	} else {
		/* LCD_CLK source is the same as DISPC_FCLK source for
		 * OMAP2 and OMAP3 */
		return dss.dispc_clk_source;
	}
431 432
}

433 434
int dss_set_clock_div(struct dss_clock_info *cinfo)
{
435 436 437
	if (dss.dpll4_m4_ck) {
		unsigned long prate;
		int r;
438 439 440 441 442 443 444

		prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
		DSSDBG("dpll4_m4 = %ld\n", prate);

		r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
		if (r)
			return r;
445 446 447
	} else {
		if (cinfo->fck_div != 0)
			return -EINVAL;
448 449 450 451 452 453 454 455 456
	}

	DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);

	return 0;
}

unsigned long dss_get_dpll4_rate(void)
{
457
	if (dss.dpll4_m4_ck)
458 459 460 461 462
		return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
	else
		return 0;
}

463
int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
464 465 466 467 468 469
		struct dispc_clock_info *dispc_cinfo)
{
	unsigned long prate;
	struct dss_clock_info best_dss;
	struct dispc_clock_info best_dispc;

470
	unsigned long fck, max_dss_fck;
471

472
	u16 fck_div;
473 474 475 476 477 478

	int match = 0;
	int min_fck_per_pck;

	prate = dss_get_dpll4_rate();

479
	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
480

481
	fck = clk_get_rate(dss.dss_clk);
482 483
	if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
		dss.cache_dss_cinfo.fck == fck) {
484 485 486 487 488 489 490 491 492
		DSSDBG("dispc clock info found from cache.\n");
		*dss_cinfo = dss.cache_dss_cinfo;
		*dispc_cinfo = dss.cache_dispc_cinfo;
		return 0;
	}

	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;

	if (min_fck_per_pck &&
493
		req_pck * min_fck_per_pck > max_dss_fck) {
494 495 496 497 498 499 500 501 502 503
		DSSERR("Requested pixel clock not possible with the current "
				"OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
				"the constraint off.\n");
		min_fck_per_pck = 0;
	}

retry:
	memset(&best_dss, 0, sizeof(best_dss));
	memset(&best_dispc, 0, sizeof(best_dispc));

504
	if (dss.dpll4_m4_ck == NULL) {
505 506
		struct dispc_clock_info cur_dispc;
		/* XXX can we change the clock on omap2? */
507
		fck = clk_get_rate(dss.dss_clk);
508 509
		fck_div = 1;

510
		dispc_find_clk_divs(req_pck, fck, &cur_dispc);
511 512 513 514 515 516 517 518
		match = 1;

		best_dss.fck = fck;
		best_dss.fck_div = fck_div;

		best_dispc = cur_dispc;

		goto found;
519
	} else {
520
		for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
521 522
			struct dispc_clock_info cur_dispc;

523
			fck = prate / fck_div * dss.feat->dss_fck_multiplier;
524

525
			if (fck > max_dss_fck)
526 527 528 529 530 531 532 533
				continue;

			if (min_fck_per_pck &&
					fck < req_pck * min_fck_per_pck)
				continue;

			match = 1;

534
			dispc_find_clk_divs(req_pck, fck, &cur_dispc);
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597

			if (abs(cur_dispc.pck - req_pck) <
					abs(best_dispc.pck - req_pck)) {

				best_dss.fck = fck;
				best_dss.fck_div = fck_div;

				best_dispc = cur_dispc;

				if (cur_dispc.pck == req_pck)
					goto found;
			}
		}
	}

found:
	if (!match) {
		if (min_fck_per_pck) {
			DSSERR("Could not find suitable clock settings.\n"
					"Turning FCK/PCK constraint off and"
					"trying again.\n");
			min_fck_per_pck = 0;
			goto retry;
		}

		DSSERR("Could not find suitable clock settings.\n");

		return -EINVAL;
	}

	if (dss_cinfo)
		*dss_cinfo = best_dss;
	if (dispc_cinfo)
		*dispc_cinfo = best_dispc;

	dss.cache_req_pck = req_pck;
	dss.cache_prate = prate;
	dss.cache_dss_cinfo = best_dss;
	dss.cache_dispc_cinfo = best_dispc;

	return 0;
}

void dss_set_venc_output(enum omap_dss_venc_type type)
{
	int l = 0;

	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
		l = 0;
	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
		l = 1;
	else
		BUG();

	/* venc out selection. 0 = comp, 1 = svideo */
	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
}

void dss_set_dac_pwrdn_bgz(bool enable)
{
	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
}

598
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
599
{
600 601 602 603 604 605 606 607 608 609
	enum omap_display_type dp;
	dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);

	/* Complain about invalid selections */
	WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
	WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));

	/* Select only if we have options */
	if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
610 611
}

612 613 614 615 616 617 618 619
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
{
	enum omap_display_type displays;

	displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
	if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
		return DSS_VENC_TV_CLK;

620 621 622
	if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
		return DSS_HDMI_M_PCLK;

623 624 625
	return REG_GET(DSS_CONTROL, 15, 15);
}

626 627
static int dss_get_clocks(void)
{
628
	struct clk *clk;
629 630
	int r;

631 632 633 634
	clk = clk_get(&dss.pdev->dev, "fck");
	if (IS_ERR(clk)) {
		DSSERR("can't get clock fck\n");
		r = PTR_ERR(clk);
635
		goto err;
636
	}
637

638
	dss.dss_clk = clk;
639

640 641 642 643 644
	clk = clk_get(NULL, dss.feat->clk_name);
	if (IS_ERR(clk)) {
		DSSERR("Failed to get %s\n", dss.feat->clk_name);
		r = PTR_ERR(clk);
		goto err;
645 646
	}

647
	dss.dpll4_m4_ck = clk;
648

649 650 651
	return 0;

err:
652 653
	if (dss.dss_clk)
		clk_put(dss.dss_clk);
654 655
	if (dss.dpll4_m4_ck)
		clk_put(dss.dpll4_m4_ck);
656 657 658 659 660 661

	return r;
}

static void dss_put_clocks(void)
{
662 663
	if (dss.dpll4_m4_ck)
		clk_put(dss.dpll4_m4_ck);
664
	clk_put(dss.dss_clk);
665 666
}

667
static int dss_runtime_get(void)
668
{
669
	int r;
670

671
	DSSDBG("dss_runtime_get\n");
672

673 674 675
	r = pm_runtime_get_sync(&dss.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
676 677
}

678
static void dss_runtime_put(void)
679
{
680
	int r;
681

682
	DSSDBG("dss_runtime_put\n");
683

684
	r = pm_runtime_put_sync(&dss.pdev->dev);
685
	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
686 687 688 689 690 691 692 693 694 695 696 697 698 699
}

/* DEBUGFS */
#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
void dss_debug_dump_clocks(struct seq_file *s)
{
	dss_dump_clocks(s);
	dispc_dump_clocks(s);
#ifdef CONFIG_OMAP2_DSS_DSI
	dsi_dump_clocks(s);
#endif
}
#endif

700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
static const struct dss_features omap24xx_dss_feats __initconst = {
	.fck_div_max		=	16,
	.dss_fck_multiplier	=	2,
	.clk_name		=	NULL,
};

static const struct dss_features omap34xx_dss_feats __initconst = {
	.fck_div_max		=	16,
	.dss_fck_multiplier	=	2,
	.clk_name		=	"dpll4_m4_ck",
};

static const struct dss_features omap3630_dss_feats __initconst = {
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
	.clk_name		=	"dpll4_m4_ck",
};

static const struct dss_features omap44xx_dss_feats __initconst = {
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
	.clk_name		=	"dpll_per_m5x2_ck",
};

static const struct dss_features omap54xx_dss_feats __initconst = {
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
	.clk_name		=	"dpll_per_h12x2_ck",
};

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
static int __init dss_init_features(struct device *dev)
{
	const struct dss_features *src;
	struct dss_features *dst;

	dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
	if (!dst) {
		dev_err(dev, "Failed to allocate local DSS Features\n");
		return -ENOMEM;
	}

	if (cpu_is_omap24xx())
		src = &omap24xx_dss_feats;
	else if (cpu_is_omap34xx())
		src = &omap34xx_dss_feats;
	else if (cpu_is_omap3630())
		src = &omap3630_dss_feats;
	else if (cpu_is_omap44xx())
		src = &omap44xx_dss_feats;
749 750
	else if (soc_is_omap54xx())
		src = &omap54xx_dss_feats;
751 752 753 754 755 756 757 758 759
	else
		return -ENODEV;

	memcpy(dst, src, sizeof(*dst));
	dss.feat = dst;

	return 0;
}

760
/* DSS HW IP initialisation */
T
Tomi Valkeinen 已提交
761
static int __init omap_dsshw_probe(struct platform_device *pdev)
762
{
763 764
	struct resource *dss_mem;
	u32 rev;
765 766 767 768
	int r;

	dss.pdev = pdev;

769 770 771 772
	r = dss_init_features(&dss.pdev->dev);
	if (r)
		return r;

773 774 775
	dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
	if (!dss_mem) {
		DSSERR("can't get IORESOURCE_MEM DSS\n");
776
		return -EINVAL;
777
	}
778

J
Julia Lawall 已提交
779 780
	dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
				resource_size(dss_mem));
781 782
	if (!dss.base) {
		DSSERR("can't ioremap DSS\n");
783
		return -ENOMEM;
784 785
	}

786 787
	r = dss_get_clocks();
	if (r)
788
		return r;
789

790
	pm_runtime_enable(&pdev->dev);
791

792 793 794
	r = dss_runtime_get();
	if (r)
		goto err_runtime_get;
795 796 797 798 799 800 801 802 803 804 805 806 807 808

	/* Select DPLL */
	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);

#ifdef CONFIG_OMAP2_DSS_VENC
	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
#endif
	dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
	dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
	dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
809

810 811 812 813
	rev = dss_read_reg(DSS_REVISION);
	printk(KERN_INFO "OMAP DSS rev %d.%d\n",
			FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

814
	dss_runtime_put();
815

816 817
	dss_debugfs_create_file("dss", dss_dump_regs);

818
	return 0;
819

820 821
err_runtime_get:
	pm_runtime_disable(&pdev->dev);
822
	dss_put_clocks();
823 824 825
	return r;
}

T
Tomi Valkeinen 已提交
826
static int __exit omap_dsshw_remove(struct platform_device *pdev)
827
{
828
	pm_runtime_disable(&pdev->dev);
829 830

	dss_put_clocks();
831

832 833 834
	return 0;
}

835 836 837
static int dss_runtime_suspend(struct device *dev)
{
	dss_save_context();
838
	dss_set_min_bus_tput(dev, 0);
839 840 841 842 843
	return 0;
}

static int dss_runtime_resume(struct device *dev)
{
844 845 846 847 848 849 850 851 852 853 854 855
	int r;
	/*
	 * Set an arbitrarily high tput request to ensure OPP100.
	 * What we should really do is to make a request to stay in OPP100,
	 * without any tput requirements, but that is not currently possible
	 * via the PM layer.
	 */

	r = dss_set_min_bus_tput(dev, 1000000000);
	if (r)
		return r;

856
	dss_restore_context();
857 858 859 860 861 862 863 864
	return 0;
}

static const struct dev_pm_ops dss_pm_ops = {
	.runtime_suspend = dss_runtime_suspend,
	.runtime_resume = dss_runtime_resume,
};

865
static struct platform_driver omap_dsshw_driver = {
T
Tomi Valkeinen 已提交
866
	.remove         = __exit_p(omap_dsshw_remove),
867 868 869
	.driver         = {
		.name   = "omapdss_dss",
		.owner  = THIS_MODULE,
870
		.pm	= &dss_pm_ops,
871 872 873
	},
};

T
Tomi Valkeinen 已提交
874
int __init dss_init_platform_driver(void)
875
{
876
	return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
877 878 879 880
}

void dss_uninit_platform_driver(void)
{
881
	platform_driver_unregister(&omap_dsshw_driver);
882
}