serial.c 19.9 KB
Newer Older
1
/*
2
 * arch/arm/mach-omap2/serial.c
3 4 5
 *
 * OMAP2 serial support.
 *
6
 * Copyright (C) 2005-2008 Nokia Corporation
7 8
 * Author: Paul Mundt <paul.mundt@nokia.com>
 *
9 10
 * Major rework for PM support by Kevin Hilman
 *
11 12
 * Based off of arch/arm/mach-omap/omap1/serial.c
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com
 *
16 17 18 19 20 21 22
 * This file is subject to the terms and conditions of the GNU General Public
 * License. See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/serial_reg.h>
23
#include <linux/clk.h>
24
#include <linux/io.h>
25
#include <linux/delay.h>
26 27 28
#include <linux/platform_device.h>
#include <linux/slab.h>
#include <linux/serial_8250.h>
29
#include <linux/pm_runtime.h>
30
#include <linux/console.h>
31 32 33 34

#ifdef CONFIG_SERIAL_OMAP
#include <plat/omap-serial.h>
#endif
35

36
#include "common.h"
37 38
#include <plat/board.h>
#include <plat/clock.h>
39 40 41
#include <plat/dma.h>
#include <plat/omap_hwmod.h>
#include <plat/omap_device.h>
42

43
#include "prm2xxx_3xxx.h"
44
#include "pm.h"
45
#include "cm2xxx_3xxx.h"
46
#include "prm-regbits-34xx.h"
47
#include "control.h"
48
#include "mux.h"
49

50
#define UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV	0x52
51 52
#define UART_OMAP_WER		0x17	/* Wake-up enable register */

53
#define UART_ERRATA_FIFO_FULL_ABORT	(0x1 << 0)
54
#define UART_ERRATA_i202_MDR1_ACCESS	(0x1 << 1)
55

56 57 58 59 60 61 62
/*
 * NOTE: By default the serial timeout is disabled as it causes lost characters
 * over the serial ports. This means that the UART clocks will stay on until
 * disabled via sysfs. This also causes that any deeper omap sleep states are
 * blocked. 
 */
#define DEFAULT_TIMEOUT 0
63

64 65
#define MAX_UART_HWMOD_NAME_LEN		16

66 67 68 69 70 71 72 73 74 75
struct omap_uart_state {
	int num;
	int can_sleep;
	struct timer_list timer;
	u32 timeout;

	void __iomem *wk_st;
	void __iomem *wk_en;
	u32 wk_mask;
	u32 padconf;
76
	u32 dma_enabled;
77 78 79 80 81

	struct clk *ick;
	struct clk *fck;
	int clocked;

82 83 84 85 86 87
	int irq;
	int regshift;
	int irqflags;
	void __iomem *membase;
	resource_size_t mapbase;

88
	struct list_head node;
89 90
	struct omap_hwmod *oh;
	struct platform_device *pdev;
91

92
	u32 errata;
93 94 95 96 97 98 99 100 101 102
#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
	int context_valid;

	/* Registers to be saved/restored for OFF-mode */
	u16 dll;
	u16 dlh;
	u16 ier;
	u16 sysc;
	u16 scr;
	u16 wer;
103
	u16 mcr;
104 105 106 107
#endif
};

static LIST_HEAD(uart_list);
108
static u8 num_uarts;
109

110
static inline unsigned int __serial_read_reg(struct uart_port *up,
111
					     int offset)
112 113 114 115 116
{
	offset <<= up->regshift;
	return (unsigned int)__raw_readb(up->membase + offset);
}

117
static inline unsigned int serial_read_reg(struct omap_uart_state *uart,
118 119
					   int offset)
{
120 121
	offset <<= uart->regshift;
	return (unsigned int)__raw_readb(uart->membase + offset);
122 123
}

124 125 126 127 128 129 130
static inline void __serial_write_reg(struct uart_port *up, int offset,
		int value)
{
	offset <<= up->regshift;
	__raw_writeb(value, up->membase + offset);
}

131
static inline void serial_write_reg(struct omap_uart_state *uart, int offset,
132 133
				    int value)
{
134 135
	offset <<= uart->regshift;
	__raw_writeb(value, uart->membase + offset);
136 137 138 139 140 141 142
}

/*
 * Internal UARTs need to be initialized for the 8250 autoconfig to work
 * properly. Note that the TX watermark initialization may not be needed
 * once the 8250.c watermark handling code is merged.
 */
143

144
static inline void __init omap_uart_reset(struct omap_uart_state *uart)
145
{
146
	serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
147
	serial_write_reg(uart, UART_OMAP_SCR, 0x08);
148
	serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_16X_MODE);
149 150
}

151 152
#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)

153 154 155 156 157 158 159 160 161 162 163 164 165 166
/*
 * Work Around for Errata i202 (3430 - 1.12, 3630 - 1.6)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void omap_uart_mdr1_errataset(struct omap_uart_state *uart, u8 mdr1_val,
		u8 fcr_val)
{
	u8 timeout = 255;

167
	serial_write_reg(uart, UART_OMAP_MDR1, mdr1_val);
168
	udelay(2);
169
	serial_write_reg(uart, UART_FCR, fcr_val | UART_FCR_CLEAR_XMIT |
170 171 172 173 174
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
175
	while (UART_LSR_THRE != (serial_read_reg(uart, UART_LSR) &
176 177 178 179
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
180 181
			dev_crit(&uart->pdev->dev, "Errata i202: timedout %x\n",
			serial_read_reg(uart, UART_LSR));
182 183 184 185 186 187
			break;
		}
		udelay(1);
	}
}

188
static void omap_uart_save_context(struct omap_uart_state *uart)
189
{
190 191 192 193 194
	u16 lcr = 0;

	if (!enable_off_mode)
		return;

195
	lcr = serial_read_reg(uart, UART_LCR);
196
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
197 198 199 200 201 202 203
	uart->dll = serial_read_reg(uart, UART_DLL);
	uart->dlh = serial_read_reg(uart, UART_DLM);
	serial_write_reg(uart, UART_LCR, lcr);
	uart->ier = serial_read_reg(uart, UART_IER);
	uart->sysc = serial_read_reg(uart, UART_OMAP_SYSC);
	uart->scr = serial_read_reg(uart, UART_OMAP_SCR);
	uart->wer = serial_read_reg(uart, UART_OMAP_WER);
204
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
205 206
	uart->mcr = serial_read_reg(uart, UART_MCR);
	serial_write_reg(uart, UART_LCR, lcr);
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222

	uart->context_valid = 1;
}

static void omap_uart_restore_context(struct omap_uart_state *uart)
{
	u16 efr = 0;

	if (!enable_off_mode)
		return;

	if (!uart->context_valid)
		return;

	uart->context_valid = 0;

223
	if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
224
		omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_DISABLE, 0xA0);
225
	else
226 227
		serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

228
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
229 230 231 232
	efr = serial_read_reg(uart, UART_EFR);
	serial_write_reg(uart, UART_EFR, UART_EFR_ECB);
	serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
	serial_write_reg(uart, UART_IER, 0x0);
233
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
234 235 236 237
	serial_write_reg(uart, UART_DLL, uart->dll);
	serial_write_reg(uart, UART_DLM, uart->dlh);
	serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
	serial_write_reg(uart, UART_IER, uart->ier);
238
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
239
	serial_write_reg(uart, UART_MCR, uart->mcr);
240
	serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
241 242 243 244 245
	serial_write_reg(uart, UART_EFR, efr);
	serial_write_reg(uart, UART_LCR, UART_LCR_WLEN8);
	serial_write_reg(uart, UART_OMAP_SCR, uart->scr);
	serial_write_reg(uart, UART_OMAP_WER, uart->wer);
	serial_write_reg(uart, UART_OMAP_SYSC, uart->sysc);
246

247
	if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
248
		omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_16X_MODE, 0xA1);
249
	else
250
		/* UART 16x mode */
251 252
		serial_write_reg(uart, UART_OMAP_MDR1,
				UART_OMAP_MDR1_16X_MODE);
253 254 255 256 257 258 259 260 261 262 263
}
#else
static inline void omap_uart_save_context(struct omap_uart_state *uart) {}
static inline void omap_uart_restore_context(struct omap_uart_state *uart) {}
#endif /* CONFIG_PM && CONFIG_ARCH_OMAP3 */

static inline void omap_uart_enable_clocks(struct omap_uart_state *uart)
{
	if (uart->clocked)
		return;

264
	omap_device_enable(uart->pdev);
265 266 267 268 269 270 271 272 273 274 275 276 277
	uart->clocked = 1;
	omap_uart_restore_context(uart);
}

#ifdef CONFIG_PM

static inline void omap_uart_disable_clocks(struct omap_uart_state *uart)
{
	if (!uart->clocked)
		return;

	omap_uart_save_context(uart);
	uart->clocked = 0;
278
	omap_device_idle(uart->pdev);
279 280
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static void omap_uart_enable_wakeup(struct omap_uart_state *uart)
{
	/* Set wake-enable bit */
	if (uart->wk_en && uart->wk_mask) {
		u32 v = __raw_readl(uart->wk_en);
		v |= uart->wk_mask;
		__raw_writel(v, uart->wk_en);
	}

	/* Ensure IOPAD wake-enables are set */
	if (cpu_is_omap34xx() && uart->padconf) {
		u16 v = omap_ctrl_readw(uart->padconf);
		v |= OMAP3_PADCONF_WAKEUPENABLE0;
		omap_ctrl_writew(v, uart->padconf);
	}
}

static void omap_uart_disable_wakeup(struct omap_uart_state *uart)
{
	/* Clear wake-enable bit */
	if (uart->wk_en && uart->wk_mask) {
		u32 v = __raw_readl(uart->wk_en);
		v &= ~uart->wk_mask;
		__raw_writel(v, uart->wk_en);
	}

	/* Ensure IOPAD wake-enables are cleared */
	if (cpu_is_omap34xx() && uart->padconf) {
		u16 v = omap_ctrl_readw(uart->padconf);
		v &= ~OMAP3_PADCONF_WAKEUPENABLE0;
		omap_ctrl_writew(v, uart->padconf);
	}
}

315
static void omap_uart_smart_idle_enable(struct omap_uart_state *uart,
316
					       int enable)
317
{
318
	u8 idlemode;
319

320 321 322 323 324 325 326 327 328 329 330 331
	if (enable) {
		/**
		 * Errata 2.15: [UART]:Cannot Acknowledge Idle Requests
		 * in Smartidle Mode When Configured for DMA Operations.
		 */
		if (uart->dma_enabled)
			idlemode = HWMOD_IDLEMODE_FORCE;
		else
			idlemode = HWMOD_IDLEMODE_SMART;
	} else {
		idlemode = HWMOD_IDLEMODE_NO;
	}
332

333
	omap_hwmod_set_slave_idlemode(uart->oh, idlemode);
334 335 336 337 338 339 340 341
}

static void omap_uart_block_sleep(struct omap_uart_state *uart)
{
	omap_uart_enable_clocks(uart);

	omap_uart_smart_idle_enable(uart, 0);
	uart->can_sleep = 0;
342 343 344 345
	if (uart->timeout)
		mod_timer(&uart->timer, jiffies + uart->timeout);
	else
		del_timer(&uart->timer);
346 347 348 349
}

static void omap_uart_allow_sleep(struct omap_uart_state *uart)
{
350
	if (device_may_wakeup(&uart->pdev->dev))
351 352 353 354
		omap_uart_enable_wakeup(uart);
	else
		omap_uart_disable_wakeup(uart);

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	if (!uart->clocked)
		return;

	omap_uart_smart_idle_enable(uart, 1);
	uart->can_sleep = 1;
	del_timer(&uart->timer);
}

static void omap_uart_idle_timer(unsigned long data)
{
	struct omap_uart_state *uart = (struct omap_uart_state *)data;

	omap_uart_allow_sleep(uart);
}

int omap_uart_can_sleep(void)
{
	struct omap_uart_state *uart;
	int can_sleep = 1;

	list_for_each_entry(uart, &uart_list, node) {
		if (!uart->clocked)
			continue;

		if (!uart->can_sleep) {
			can_sleep = 0;
			continue;
382
		}
383 384 385

		/* This UART can now safely sleep. */
		omap_uart_allow_sleep(uart);
386
	}
387 388

	return can_sleep;
389 390
}

391 392 393 394 395 396 397 398 399
/**
 * omap_uart_interrupt()
 *
 * This handler is used only to detect that *any* UART interrupt has
 * occurred.  It does _nothing_ to handle the interrupt.  Rather,
 * any UART interrupt will trigger the inactivity timer so the
 * UART will not idle or sleep for its timeout period.
 *
 **/
400
/* static int first_interrupt; */
401 402 403 404 405 406 407 408 409 410 411 412 413 414
static irqreturn_t omap_uart_interrupt(int irq, void *dev_id)
{
	struct omap_uart_state *uart = dev_id;

	omap_uart_block_sleep(uart);

	return IRQ_NONE;
}

static void omap_uart_idle_init(struct omap_uart_state *uart)
{
	int ret;

	uart->can_sleep = 0;
415
	uart->timeout = DEFAULT_TIMEOUT;
416 417
	setup_timer(&uart->timer, omap_uart_idle_timer,
		    (unsigned long) uart);
418 419
	if (uart->timeout)
		mod_timer(&uart->timer, jiffies + uart->timeout);
420 421
	omap_uart_smart_idle_enable(uart, 0);

422
	if (cpu_is_omap34xx() && !(cpu_is_ti81xx() || cpu_is_am33xx())) {
423
		u32 mod = (uart->num > 1) ? OMAP3430_PER_MOD : CORE_MOD;
424 425 426
		u32 wk_mask = 0;
		u32 padconf = 0;

427
		/* XXX These PRM accesses do not belong here */
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
		uart->wk_en = OMAP34XX_PRM_REGADDR(mod, PM_WKEN1);
		uart->wk_st = OMAP34XX_PRM_REGADDR(mod, PM_WKST1);
		switch (uart->num) {
		case 0:
			wk_mask = OMAP3430_ST_UART1_MASK;
			padconf = 0x182;
			break;
		case 1:
			wk_mask = OMAP3430_ST_UART2_MASK;
			padconf = 0x17a;
			break;
		case 2:
			wk_mask = OMAP3430_ST_UART3_MASK;
			padconf = 0x19e;
			break;
443 444 445 446
		case 3:
			wk_mask = OMAP3630_ST_UART4_MASK;
			padconf = 0x0d2;
			break;
447 448 449 450 451
		}
		uart->wk_mask = wk_mask;
		uart->padconf = padconf;
	} else if (cpu_is_omap24xx()) {
		u32 wk_mask = 0;
452
		u32 wk_en = PM_WKEN1, wk_st = PM_WKST1;
453 454 455 456 457 458 459 460 461

		switch (uart->num) {
		case 0:
			wk_mask = OMAP24XX_ST_UART1_MASK;
			break;
		case 1:
			wk_mask = OMAP24XX_ST_UART2_MASK;
			break;
		case 2:
462 463
			wk_en = OMAP24XX_PM_WKEN2;
			wk_st = OMAP24XX_PM_WKST2;
464 465 466 467
			wk_mask = OMAP24XX_ST_UART3_MASK;
			break;
		}
		uart->wk_mask = wk_mask;
468 469 470 471 472 473 474
		if (cpu_is_omap2430()) {
			uart->wk_en = OMAP2430_PRM_REGADDR(CORE_MOD, wk_en);
			uart->wk_st = OMAP2430_PRM_REGADDR(CORE_MOD, wk_st);
		} else if (cpu_is_omap2420()) {
			uart->wk_en = OMAP2420_PRM_REGADDR(CORE_MOD, wk_en);
			uart->wk_st = OMAP2420_PRM_REGADDR(CORE_MOD, wk_st);
		}
475
	} else {
476 477
		uart->wk_en = NULL;
		uart->wk_st = NULL;
478 479 480 481
		uart->wk_mask = 0;
		uart->padconf = 0;
	}

482 483 484
	uart->irqflags |= IRQF_SHARED;
	ret = request_threaded_irq(uart->irq, NULL, omap_uart_interrupt,
				   IRQF_SHARED, "serial idle", (void *)uart);
485 486 487
	WARN_ON(ret);
}

488 489
static ssize_t sleep_timeout_show(struct device *dev,
				  struct device_attribute *attr,
490 491
				  char *buf)
{
492 493 494
	struct platform_device *pdev = to_platform_device(dev);
	struct omap_device *odev = to_omap_device(pdev);
	struct omap_uart_state *uart = odev->hwmods[0]->dev_attr;
495 496

	return sprintf(buf, "%u\n", uart->timeout / HZ);
497 498
}

499 500
static ssize_t sleep_timeout_store(struct device *dev,
				   struct device_attribute *attr,
501 502
				   const char *buf, size_t n)
{
503 504 505
	struct platform_device *pdev = to_platform_device(dev);
	struct omap_device *odev = to_omap_device(pdev);
	struct omap_uart_state *uart = odev->hwmods[0]->dev_attr;
506 507 508
	unsigned int value;

	if (sscanf(buf, "%u", &value) != 1) {
509
		dev_err(dev, "sleep_timeout_store: Invalid value\n");
510 511
		return -EINVAL;
	}
512 513 514 515 516 517 518 519

	uart->timeout = value * HZ;
	if (uart->timeout)
		mod_timer(&uart->timer, jiffies + uart->timeout);
	else
		/* A zero value means disable timeout feature */
		omap_uart_block_sleep(uart);

520 521 522
	return n;
}

523 524
static DEVICE_ATTR(sleep_timeout, 0644, sleep_timeout_show,
		sleep_timeout_store);
525
#define DEV_CREATE_FILE(dev, attr) WARN_ON(device_create_file(dev, attr))
526 527
#else
static inline void omap_uart_idle_init(struct omap_uart_state *uart) {}
528 529 530 531 532
static void omap_uart_block_sleep(struct omap_uart_state *uart)
{
	/* Needed to enable UART clocks when built without CONFIG_PM */
	omap_uart_enable_clocks(uart);
}
533
#define DEV_CREATE_FILE(dev, attr)
534 535
#endif /* CONFIG_PM */

536
#ifndef CONFIG_SERIAL_OMAP
537 538 539 540 541 542 543 544 545 546
/*
 * Override the default 8250 read handler: mem_serial_in()
 * Empty RX fifo read causes an abort on omap3630 and omap4
 * This function makes sure that an empty rx fifo is not read on these silicons
 * (OMAP1/2/3430 are not affected)
 */
static unsigned int serial_in_override(struct uart_port *up, int offset)
{
	if (UART_RX == offset) {
		unsigned int lsr;
547
		lsr = __serial_read_reg(up, UART_LSR);
548 549 550
		if (!(lsr & UART_LSR_DR))
			return -EPERM;
	}
551 552

	return __serial_read_reg(up, offset);
553 554
}

555 556 557 558 559 560 561 562 563 564 565 566 567 568
static void serial_out_override(struct uart_port *up, int offset, int value)
{
	unsigned int status, tmout = 10000;

	status = __serial_read_reg(up, UART_LSR);
	while (!(status & UART_LSR_THRE)) {
		/* Wait up to 10ms for the character(s) to be sent. */
		if (--tmout == 0)
			break;
		udelay(1);
		status = __serial_read_reg(up, UART_LSR);
	}
	__serial_write_reg(up, offset, value);
}
569 570
#endif

571
static int __init omap_serial_early_init(void)
572
{
573
	int i = 0;
574

575 576 577 578
	do {
		char oh_name[MAX_UART_HWMOD_NAME_LEN];
		struct omap_hwmod *oh;
		struct omap_uart_state *uart;
579

580 581 582 583 584 585 586 587
		snprintf(oh_name, MAX_UART_HWMOD_NAME_LEN,
			 "uart%d", i + 1);
		oh = omap_hwmod_lookup(oh_name);
		if (!oh)
			break;

		uart = kzalloc(sizeof(struct omap_uart_state), GFP_KERNEL);
		if (WARN_ON(!uart))
588
			return -ENODEV;
589

590 591 592 593
		uart->oh = oh;
		uart->num = i++;
		list_add_tail(&uart->node, &uart_list);
		num_uarts++;
594

595
		/*
596
		 * NOTE: omap_hwmod_setup*() has not yet been called,
597
		 *       so no hwmod functions will work yet.
598
		 */
599

600 601 602 603 604 605 606
		/*
		 * During UART early init, device need to be probed
		 * to determine SoC specific init before omap_device
		 * is ready.  Therefore, don't allow idle here
		 */
		uart->oh->flags |= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET;
	} while (1);
607 608

	return 0;
609
}
610
core_initcall(omap_serial_early_init);
611

612 613
/**
 * omap_serial_init_port() - initialize single serial port
614
 * @bdata: port specific board data pointer
615
 *
616
 * This function initialies serial driver for given port only.
617 618 619 620 621 622
 * Platforms can call this function instead of omap_serial_init()
 * if they don't plan to use all available UARTs as serial ports.
 *
 * Don't mix calls to omap_serial_init_port() and omap_serial_init(),
 * use only one of the two.
 */
623
void __init omap_serial_init_port(struct omap_board_data *bdata)
624
{
625
	struct omap_uart_state *uart;
626
	struct omap_hwmod *oh;
627
	struct platform_device *pdev;
628 629 630 631 632 633 634 635 636 637 638 639
	void *pdata = NULL;
	u32 pdata_size = 0;
	char *name;
#ifndef CONFIG_SERIAL_OMAP
	struct plat_serial8250_port ports[2] = {
		{},
		{.flags = 0},
	};
	struct plat_serial8250_port *p = &ports[0];
#else
	struct omap_uart_port_info omap_up;
#endif
640

641
	if (WARN_ON(!bdata))
642
		return;
643 644 645
	if (WARN_ON(bdata->id < 0))
		return;
	if (WARN_ON(bdata->id >= num_uarts))
646
		return;
647

648
	list_for_each_entry(uart, &uart_list, node)
649
		if (bdata->id == uart->num)
650
			break;
651

652 653 654 655
	oh = uart->oh;
	uart->dma_enabled = 0;
#ifndef CONFIG_SERIAL_OMAP
	name = "serial8250";
656

657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
	/*
	 * !! 8250 driver does not use standard IORESOURCE* It
	 * has it's own custom pdata that can be taken from
	 * the hwmod resource data.  But, this needs to be
	 * done after the build.
	 *
	 * ?? does it have to be done before the register ??
	 * YES, because platform_device_data_add() copies
	 * pdata, it does not use a pointer.
	 */
	p->flags = UPF_BOOT_AUTOCONF;
	p->iotype = UPIO_MEM;
	p->regshift = 2;
	p->uartclk = OMAP24XX_BASE_BAUD * 16;
	p->irq = oh->mpu_irqs[0].irq;
	p->mapbase = oh->slaves[0]->addr->pa_start;
	p->membase = omap_hwmod_get_mpu_rt_va(oh);
	p->irqflags = IRQF_SHARED;
	p->private_data = uart;
676

677
	/*
678
	 * omap44xx, ti816x: Never read empty UART fifo
679 680 681
	 * omap3xxx: Never read empty UART fifo on UARTs
	 * with IP rev >=0x52
	 */
682 683
	uart->regshift = p->regshift;
	uart->membase = p->membase;
684
	if (cpu_is_omap44xx() || cpu_is_ti81xx())
685
		uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
686
	else if ((serial_read_reg(uart, UART_OMAP_MVER) & 0xFF)
687 688 689 690
			>= UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV)
		uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;

	if (uart->errata & UART_ERRATA_FIFO_FULL_ABORT) {
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
		p->serial_in = serial_in_override;
		p->serial_out = serial_out_override;
	}

	pdata = &ports[0];
	pdata_size = 2 * sizeof(struct plat_serial8250_port);
#else

	name = DRIVER_NAME;

	omap_up.dma_enabled = uart->dma_enabled;
	omap_up.uartclk = OMAP24XX_BASE_BAUD * 16;
	omap_up.mapbase = oh->slaves[0]->addr->pa_start;
	omap_up.membase = omap_hwmod_get_mpu_rt_va(oh);
	omap_up.irqflags = IRQF_SHARED;
	omap_up.flags = UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;

	pdata = &omap_up;
	pdata_size = sizeof(struct omap_uart_port_info);
#endif

	if (WARN_ON(!oh))
		return;

715
	pdev = omap_device_build(name, uart->num, oh, pdata, pdata_size,
716
				 NULL, 0, false);
717
	WARN(IS_ERR(pdev), "Could not build omap_device for %s: %s.\n",
718 719
	     name, oh->name);

720
	omap_device_disable_idle_on_suspend(pdev);
721 722
	oh->mux = omap_hwmod_mux_init(bdata->pads, bdata->pads_cnt);

723 724 725 726
	uart->irq = oh->mpu_irqs[0].irq;
	uart->regshift = 2;
	uart->mapbase = oh->slaves[0]->addr->pa_start;
	uart->membase = omap_hwmod_get_mpu_rt_va(oh);
727
	uart->pdev = pdev;
728 729 730

	oh->dev_attr = uart;

731
	console_lock(); /* in case the earlycon is on the UART */
732

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	/*
	 * Because of early UART probing, UART did not get idled
	 * on init.  Now that omap_device is ready, ensure full idle
	 * before doing omap_device_enable().
	 */
	omap_hwmod_idle(uart->oh);

	omap_device_enable(uart->pdev);
	omap_uart_idle_init(uart);
	omap_uart_reset(uart);
	omap_hwmod_enable_wakeup(uart->oh);
	omap_device_idle(uart->pdev);

	/*
	 * Need to block sleep long enough for interrupt driven
	 * driver to start.  Console driver is in polling mode
	 * so device needs to be kept enabled while polling driver
	 * is in use.
	 */
	if (uart->timeout)
		uart->timeout = (30 * HZ);
	omap_uart_block_sleep(uart);
	uart->timeout = DEFAULT_TIMEOUT;

757
	console_unlock();
758

759 760
	if ((cpu_is_omap34xx() && uart->padconf) ||
	    (uart->wk_en && uart->wk_mask)) {
761 762
		device_init_wakeup(&pdev->dev, true);
		DEV_CREATE_FILE(&pdev->dev, &dev_attr_sleep_timeout);
763
	}
764 765

	/* Enable the MDR1 errata for OMAP3 */
766
	if (cpu_is_omap34xx() && !(cpu_is_ti81xx() || cpu_is_am33xx()))
767
		uart->errata |= UART_ERRATA_i202_MDR1_ACCESS;
768 769 770
}

/**
771
 * omap_serial_init() - initialize all supported serial ports
772 773 774 775 776 777 778
 *
 * Initializes all available UARTs as serial ports. Platforms
 * can call this function when they want to have default behaviour
 * for serial ports (e.g initialize them all as serial ports).
 */
void __init omap_serial_init(void)
{
779
	struct omap_uart_state *uart;
780
	struct omap_board_data bdata;
781

782 783 784 785 786 787 788 789
	list_for_each_entry(uart, &uart_list, node) {
		bdata.id = uart->num;
		bdata.flags = 0;
		bdata.pads = NULL;
		bdata.pads_cnt = 0;
		omap_serial_init_port(&bdata);

	}
790
}