phy-msm-usb.c 41.2 KB
Newer Older
1
/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 and
 * only version 2 as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
 * 02110-1301, USA.
 *
 */

#include <linux/module.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/io.h>
#include <linux/ioport.h>
#include <linux/uaccess.h>
#include <linux/debugfs.h>
#include <linux/seq_file.h>
32
#include <linux/pm_runtime.h>
33 34
#include <linux/of.h>
#include <linux/of_device.h>
35 36 37

#include <linux/usb.h>
#include <linux/usb/otg.h>
38
#include <linux/usb/of.h>
39 40 41 42 43
#include <linux/usb/ulpi.h>
#include <linux/usb/gadget.h>
#include <linux/usb/hcd.h>
#include <linux/usb/msm_hsusb.h>
#include <linux/usb/msm_hsusb_hw.h>
44
#include <linux/regulator/consumer.h>
45 46 47 48 49

#define MSM_USB_BASE	(motg->regs)
#define DRIVER_NAME	"msm_otg"

#define ULPI_IO_TIMEOUT_USEC	(10 * 1000)
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68

#define USB_PHY_3P3_VOL_MIN	3050000 /* uV */
#define USB_PHY_3P3_VOL_MAX	3300000 /* uV */
#define USB_PHY_3P3_HPM_LOAD	50000	/* uA */
#define USB_PHY_3P3_LPM_LOAD	4000	/* uA */

#define USB_PHY_1P8_VOL_MIN	1800000 /* uV */
#define USB_PHY_1P8_VOL_MAX	1800000 /* uV */
#define USB_PHY_1P8_HPM_LOAD	50000	/* uA */
#define USB_PHY_1P8_LPM_LOAD	4000	/* uA */

#define USB_PHY_VDD_DIG_VOL_MIN	1000000 /* uV */
#define USB_PHY_VDD_DIG_VOL_MAX	1320000 /* uV */

static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
{
	int ret = 0;

	if (init) {
69
		ret = regulator_set_voltage(motg->vddcx,
70 71 72
				USB_PHY_VDD_DIG_VOL_MIN,
				USB_PHY_VDD_DIG_VOL_MAX);
		if (ret) {
73
			dev_err(motg->phy.dev, "Cannot set vddcx voltage\n");
74 75 76
			return ret;
		}

77
		ret = regulator_enable(motg->vddcx);
78
		if (ret)
79
			dev_err(motg->phy.dev, "unable to enable hsusb vddcx\n");
80
	} else {
81
		ret = regulator_set_voltage(motg->vddcx, 0,
82
			USB_PHY_VDD_DIG_VOL_MAX);
83
		if (ret)
84
			dev_err(motg->phy.dev, "Cannot set vddcx voltage\n");
85
		ret = regulator_disable(motg->vddcx);
86
		if (ret)
87
			dev_err(motg->phy.dev, "unable to disable hsusb vddcx\n");
88 89 90 91 92 93 94 95 96 97
	}

	return ret;
}

static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
{
	int rc = 0;

	if (init) {
98
		rc = regulator_set_voltage(motg->v3p3, USB_PHY_3P3_VOL_MIN,
99 100
				USB_PHY_3P3_VOL_MAX);
		if (rc) {
101
			dev_err(motg->phy.dev, "Cannot set v3p3 voltage\n");
102
			goto exit;
103
		}
104
		rc = regulator_enable(motg->v3p3);
105
		if (rc) {
106
			dev_err(motg->phy.dev, "unable to enable the hsusb 3p3\n");
107
			goto exit;
108
		}
109
		rc = regulator_set_voltage(motg->v1p8, USB_PHY_1P8_VOL_MIN,
110 111
				USB_PHY_1P8_VOL_MAX);
		if (rc) {
112
			dev_err(motg->phy.dev, "Cannot set v1p8 voltage\n");
113
			goto disable_3p3;
114
		}
115
		rc = regulator_enable(motg->v1p8);
116
		if (rc) {
117
			dev_err(motg->phy.dev, "unable to enable the hsusb 1p8\n");
118
			goto disable_3p3;
119 120 121 122 123
		}

		return 0;
	}

124
	regulator_disable(motg->v1p8);
125
disable_3p3:
126
	regulator_disable(motg->v3p3);
127
exit:
128 129 130
	return rc;
}

131
static int msm_hsusb_ldo_set_mode(struct msm_otg *motg, int on)
132 133 134 135
{
	int ret = 0;

	if (on) {
136
		ret = regulator_set_optimum_mode(motg->v1p8,
137 138
				USB_PHY_1P8_HPM_LOAD);
		if (ret < 0) {
139
			pr_err("Could not set HPM for v1p8\n");
140 141
			return ret;
		}
142
		ret = regulator_set_optimum_mode(motg->v3p3,
143 144
				USB_PHY_3P3_HPM_LOAD);
		if (ret < 0) {
145
			pr_err("Could not set HPM for v3p3\n");
146
			regulator_set_optimum_mode(motg->v1p8,
147 148 149 150
				USB_PHY_1P8_LPM_LOAD);
			return ret;
		}
	} else {
151
		ret = regulator_set_optimum_mode(motg->v1p8,
152 153
				USB_PHY_1P8_LPM_LOAD);
		if (ret < 0)
154
			pr_err("Could not set LPM for v1p8\n");
155
		ret = regulator_set_optimum_mode(motg->v3p3,
156 157
				USB_PHY_3P3_LPM_LOAD);
		if (ret < 0)
158
			pr_err("Could not set LPM for v3p3\n");
159 160 161 162 163 164
	}

	pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
	return ret < 0 ? ret : 0;
}

165
static int ulpi_read(struct usb_phy *phy, u32 reg)
166
{
167
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
	int cnt = 0;

	/* initiate read operation */
	writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
	       USB_ULPI_VIEWPORT);

	/* wait for completion */
	while (cnt < ULPI_IO_TIMEOUT_USEC) {
		if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= ULPI_IO_TIMEOUT_USEC) {
183
		dev_err(phy->dev, "ulpi_read: timeout %08x\n",
184 185 186 187 188 189
			readl(USB_ULPI_VIEWPORT));
		return -ETIMEDOUT;
	}
	return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
}

190
static int ulpi_write(struct usb_phy *phy, u32 val, u32 reg)
191
{
192
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	int cnt = 0;

	/* initiate write operation */
	writel(ULPI_RUN | ULPI_WRITE |
	       ULPI_ADDR(reg) | ULPI_DATA(val),
	       USB_ULPI_VIEWPORT);

	/* wait for completion */
	while (cnt < ULPI_IO_TIMEOUT_USEC) {
		if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= ULPI_IO_TIMEOUT_USEC) {
209
		dev_err(phy->dev, "ulpi_write: timeout\n");
210 211 212 213 214
		return -ETIMEDOUT;
	}
	return 0;
}

215
static struct usb_phy_io_ops msm_otg_io_ops = {
216 217 218 219 220 221 222
	.read = ulpi_read,
	.write = ulpi_write,
};

static void ulpi_init(struct msm_otg *motg)
{
	struct msm_otg_platform_data *pdata = motg->pdata;
223 224
	int *seq = pdata->phy_init_seq, idx;
	u32 addr = ULPI_EXT_VENDOR_SPECIFIC;
225

226 227 228
	for (idx = 0; idx < pdata->phy_init_sz; idx++) {
		if (seq[idx] == -1)
			continue;
229

230
		dev_vdbg(motg->phy.dev, "ulpi: write 0x%02x to 0x%02x\n",
231 232
				seq[idx], addr + idx);
		ulpi_write(&motg->phy, seq[idx], addr + idx);
233 234 235 236 237
	}
}

static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
{
238 239 240 241 242 243 244 245 246
	int ret = 0;

	if (!motg->pdata->link_clk_reset)
		return ret;

	ret = motg->pdata->link_clk_reset(motg->clk, assert);
	if (ret)
		dev_err(motg->phy.dev, "usb link clk reset %s failed\n",
			assert ? "assert" : "deassert");
247 248 249 250 251 252

	return ret;
}

static int msm_otg_phy_clk_reset(struct msm_otg *motg)
{
253
	int ret = 0;
254

255
	if (!motg->pdata->phy_clk_reset)
256
		return ret;
257 258

	ret = motg->pdata->phy_clk_reset(motg->phy_reset_clk);
259
	if (ret)
260 261
		dev_err(motg->phy.dev, "usb phy clk reset failed\n");

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	return ret;
}

static int msm_otg_phy_reset(struct msm_otg *motg)
{
	u32 val;
	int ret;
	int retries;

	ret = msm_otg_link_clk_reset(motg, 1);
	if (ret)
		return ret;
	ret = msm_otg_phy_clk_reset(motg);
	if (ret)
		return ret;
	ret = msm_otg_link_clk_reset(motg, 0);
	if (ret)
		return ret;

	val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
	writel(val | PORTSC_PTS_ULPI, USB_PORTSC);

	for (retries = 3; retries > 0; retries--) {
285
		ret = ulpi_write(&motg->phy, ULPI_FUNC_CTRL_SUSPENDM,
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
				ULPI_CLR(ULPI_FUNC_CTRL));
		if (!ret)
			break;
		ret = msm_otg_phy_clk_reset(motg);
		if (ret)
			return ret;
	}
	if (!retries)
		return -ETIMEDOUT;

	/* This reset calibrates the phy, if the above write succeeded */
	ret = msm_otg_phy_clk_reset(motg);
	if (ret)
		return ret;

	for (retries = 3; retries > 0; retries--) {
302
		ret = ulpi_read(&motg->phy, ULPI_DEBUG);
303 304 305 306 307 308 309 310 311
		if (ret != -ETIMEDOUT)
			break;
		ret = msm_otg_phy_clk_reset(motg);
		if (ret)
			return ret;
	}
	if (!retries)
		return -ETIMEDOUT;

312
	dev_info(motg->phy.dev, "phy_reset: success\n");
313 314 315 316
	return 0;
}

#define LINK_RESET_TIMEOUT_USEC		(250 * 1000)
317
static int msm_otg_reset(struct usb_phy *phy)
318
{
319
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
320 321 322 323 324 325 326 327
	struct msm_otg_platform_data *pdata = motg->pdata;
	int cnt = 0;
	int ret;
	u32 val = 0;
	u32 ulpi_val = 0;

	ret = msm_otg_phy_reset(motg);
	if (ret) {
328
		dev_err(phy->dev, "phy_reset failed\n");
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
		return ret;
	}

	ulpi_init(motg);

	writel(USBCMD_RESET, USB_USBCMD);
	while (cnt < LINK_RESET_TIMEOUT_USEC) {
		if (!(readl(USB_USBCMD) & USBCMD_RESET))
			break;
		udelay(1);
		cnt++;
	}
	if (cnt >= LINK_RESET_TIMEOUT_USEC)
		return -ETIMEDOUT;

	/* select ULPI phy */
	writel(0x80000000, USB_PORTSC);

	msleep(100);

	writel(0x0, USB_AHBBURST);
	writel(0x00, USB_AHBMODE);

	if (pdata->otg_control == OTG_PHY_CONTROL) {
		val = readl(USB_OTGSC);
354
		if (pdata->mode == USB_DR_MODE_OTG) {
355 356
			ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
			val |= OTGSC_IDIE | OTGSC_BSVIE;
357
		} else if (pdata->mode == USB_DR_MODE_PERIPHERAL) {
358 359 360 361
			ulpi_val = ULPI_INT_SESS_VALID;
			val |= OTGSC_BSVIE;
		}
		writel(val, USB_OTGSC);
362 363
		ulpi_write(phy, ulpi_val, ULPI_USB_INT_EN_RISE);
		ulpi_write(phy, ulpi_val, ULPI_USB_INT_EN_FALL);
364 365 366 367 368
	}

	return 0;
}

369
#define PHY_SUSPEND_TIMEOUT_USEC	(500 * 1000)
370 371
#define PHY_RESUME_TIMEOUT_USEC	(100 * 1000)

372 373 374
#ifdef CONFIG_PM

#define USB_PHY_SUSP_DIG_VOL  500000
375
static int msm_hsusb_config_vddcx(struct msm_otg *motg, int high)
376 377 378 379 380 381 382 383 384 385
{
	int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
	int min_vol;
	int ret;

	if (high)
		min_vol = USB_PHY_VDD_DIG_VOL_MIN;
	else
		min_vol = USB_PHY_SUSP_DIG_VOL;

386
	ret = regulator_set_voltage(motg->vddcx, min_vol, max_vol);
387
	if (ret) {
388
		pr_err("Cannot set vddcx voltage\n");
389 390 391 392 393 394 395 396
		return ret;
	}

	pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);

	return ret;
}

397 398
static int msm_otg_suspend(struct msm_otg *motg)
{
399 400
	struct usb_phy *phy = &motg->phy;
	struct usb_bus *bus = phy->otg->host;
401 402 403 404 405 406 407 408
	struct msm_otg_platform_data *pdata = motg->pdata;
	int cnt = 0;

	if (atomic_read(&motg->in_lpm))
		return 0;

	disable_irq(motg->irq);
	/*
409 410
	 * Chipidea 45-nm PHY suspend sequence:
	 *
411 412 413 414
	 * Interrupt Latch Register auto-clear feature is not present
	 * in all PHY versions. Latch register is clear on read type.
	 * Clear latch register to avoid spurious wakeup from
	 * low power mode (LPM).
415
	 *
416 417 418 419
	 * PHY comparators are disabled when PHY enters into low power
	 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
	 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
	 * PHY comparators. This save significant amount of power.
420
	 *
421 422 423
	 * PLL is not turned off when PHY enters into low power mode (LPM).
	 * Disable PLL for maximum power savings.
	 */
424 425

	if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
426
		ulpi_read(phy, 0x14);
427
		if (pdata->otg_control == OTG_PHY_CONTROL)
428 429
			ulpi_write(phy, 0x01, 0x30);
		ulpi_write(phy, 0x08, 0x09);
430
	}
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445

	/*
	 * PHY may take some time or even fail to enter into low power
	 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
	 * in failure case.
	 */
	writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
		if (readl(USB_PORTSC) & PORTSC_PHCD)
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
446 447
		dev_err(phy->dev, "Unable to suspend PHY\n");
		msm_otg_reset(phy);
448 449 450 451 452 453 454 455 456 457 458 459 460
		enable_irq(motg->irq);
		return -ETIMEDOUT;
	}

	/*
	 * PHY has capability to generate interrupt asynchronously in low
	 * power mode (LPM). This interrupt is level triggered. So USB IRQ
	 * line must be disabled till async interrupt enable bit is cleared
	 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
	 * block data communication from PHY.
	 */
	writel(readl(USB_USBCMD) | ASYNC_INTR_CTRL | ULPI_STP_CTRL, USB_USBCMD);

461 462 463 464
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL)
		writel(readl(USB_PHY_CTRL) | PHY_RETEN, USB_PHY_CTRL);

465 466
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
467
	if (!IS_ERR(motg->core_clk))
468
		clk_disable_unprepare(motg->core_clk);
469

470 471
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL) {
472 473
		msm_hsusb_ldo_set_mode(motg, 0);
		msm_hsusb_config_vddcx(motg, 0);
474 475
	}

476
	if (device_may_wakeup(phy->dev))
477 478 479 480 481 482 483
		enable_irq_wake(motg->irq);
	if (bus)
		clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);

	atomic_set(&motg->in_lpm, 1);
	enable_irq(motg->irq);

484
	dev_info(phy->dev, "USB in low power mode\n");
485 486 487 488 489 490

	return 0;
}

static int msm_otg_resume(struct msm_otg *motg)
{
491 492
	struct usb_phy *phy = &motg->phy;
	struct usb_bus *bus = phy->otg->host;
493 494 495 496 497 498
	int cnt = 0;
	unsigned temp;

	if (!atomic_read(&motg->in_lpm))
		return 0;

499 500
	clk_prepare_enable(motg->pclk);
	clk_prepare_enable(motg->clk);
501
	if (!IS_ERR(motg->core_clk))
502
		clk_prepare_enable(motg->core_clk);
503

504 505
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL) {
506 507
		msm_hsusb_ldo_set_mode(motg, 1);
		msm_hsusb_config_vddcx(motg, 1);
508 509 510
		writel(readl(USB_PHY_CTRL) & ~PHY_RETEN, USB_PHY_CTRL);
	}

511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
	temp = readl(USB_USBCMD);
	temp &= ~ASYNC_INTR_CTRL;
	temp &= ~ULPI_STP_CTRL;
	writel(temp, USB_USBCMD);

	/*
	 * PHY comes out of low power mode (LPM) in case of wakeup
	 * from asynchronous interrupt.
	 */
	if (!(readl(USB_PORTSC) & PORTSC_PHCD))
		goto skip_phy_resume;

	writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_RESUME_TIMEOUT_USEC) {
		if (!(readl(USB_PORTSC) & PORTSC_PHCD))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
		/*
		 * This is a fatal error. Reset the link and
		 * PHY. USB state can not be restored. Re-insertion
		 * of USB cable is the only way to get USB working.
		 */
537
		dev_err(phy->dev, "Unable to resume USB. Re-plugin the cable\n");
538
		msm_otg_reset(phy);
539 540 541
	}

skip_phy_resume:
542
	if (device_may_wakeup(phy->dev))
543 544 545 546
		disable_irq_wake(motg->irq);
	if (bus)
		set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);

547 548
	atomic_set(&motg->in_lpm, 0);

549 550
	if (motg->async_int) {
		motg->async_int = 0;
551
		pm_runtime_put(phy->dev);
552 553 554
		enable_irq(motg->irq);
	}

555
	dev_info(phy->dev, "USB exited from low power mode\n");
556 557 558

	return 0;
}
559
#endif
560

561 562 563 564 565 566
static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
{
	if (motg->cur_power == mA)
		return;

	/* TODO: Notify PMIC about available current */
567
	dev_info(motg->phy.dev, "Avail curr from USB = %u\n", mA);
568 569 570
	motg->cur_power = mA;
}

571
static int msm_otg_set_power(struct usb_phy *phy, unsigned mA)
572
{
573
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
574 575 576 577 578 579 580 581 582 583 584 585 586 587

	/*
	 * Gadget driver uses set_power method to notify about the
	 * available current based on suspend/configured states.
	 *
	 * IDEV_CHG can be drawn irrespective of suspend/un-configured
	 * states when CDP/ACA is connected.
	 */
	if (motg->chg_type == USB_SDP_CHARGER)
		msm_otg_notify_charger(motg, mA);

	return 0;
}

588
static void msm_otg_start_host(struct usb_phy *phy, int on)
589
{
590
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
591 592 593
	struct msm_otg_platform_data *pdata = motg->pdata;
	struct usb_hcd *hcd;

594
	if (!phy->otg->host)
595 596
		return;

597
	hcd = bus_to_hcd(phy->otg->host);
598 599

	if (on) {
600
		dev_dbg(phy->dev, "host on\n");
601 602 603 604 605 606 607 608 609 610 611 612

		if (pdata->vbus_power)
			pdata->vbus_power(1);
		/*
		 * Some boards have a switch cotrolled by gpio
		 * to enable/disable internal HUB. Enable internal
		 * HUB before kicking the host.
		 */
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_A_HOST);
#ifdef CONFIG_USB
		usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
613
		device_wakeup_enable(hcd->self.controller);
614 615
#endif
	} else {
616
		dev_dbg(phy->dev, "host off\n");
617 618 619 620 621 622 623 624 625 626 627

#ifdef CONFIG_USB
		usb_remove_hcd(hcd);
#endif
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_UNDEFINED);
		if (pdata->vbus_power)
			pdata->vbus_power(0);
	}
}

628
static int msm_otg_set_host(struct usb_otg *otg, struct usb_bus *host)
629
{
630
	struct msm_otg *motg = container_of(otg->phy, struct msm_otg, phy);
631 632 633 634 635 636
	struct usb_hcd *hcd;

	/*
	 * Fail host registration if this board can support
	 * only peripheral configuration.
	 */
637
	if (motg->pdata->mode == USB_DR_MODE_PERIPHERAL) {
638
		dev_info(otg->phy->dev, "Host mode is not supported\n");
639 640 641 642
		return -ENODEV;
	}

	if (!host) {
643 644 645
		if (otg->phy->state == OTG_STATE_A_HOST) {
			pm_runtime_get_sync(otg->phy->dev);
			msm_otg_start_host(otg->phy, 0);
646
			otg->host = NULL;
647
			otg->phy->state = OTG_STATE_UNDEFINED;
648 649 650 651 652 653 654 655 656 657 658 659
			schedule_work(&motg->sm_work);
		} else {
			otg->host = NULL;
		}

		return 0;
	}

	hcd = bus_to_hcd(host);
	hcd->power_budget = motg->pdata->power_budget;

	otg->host = host;
660
	dev_dbg(otg->phy->dev, "host driver registered w/ tranceiver\n");
661 662 663 664 665

	/*
	 * Kick the state machine work, if peripheral is not supported
	 * or peripheral is already registered with us.
	 */
666
	if (motg->pdata->mode == USB_DR_MODE_HOST || otg->gadget) {
667
		pm_runtime_get_sync(otg->phy->dev);
668
		schedule_work(&motg->sm_work);
669
	}
670 671 672 673

	return 0;
}

674
static void msm_otg_start_peripheral(struct usb_phy *phy, int on)
675
{
676
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
677 678
	struct msm_otg_platform_data *pdata = motg->pdata;

679
	if (!phy->otg->gadget)
680 681 682
		return;

	if (on) {
683
		dev_dbg(phy->dev, "gadget on\n");
684 685 686 687 688 689 690
		/*
		 * Some boards have a switch cotrolled by gpio
		 * to enable/disable internal HUB. Disable internal
		 * HUB before kicking the gadget.
		 */
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
691
		usb_gadget_vbus_connect(phy->otg->gadget);
692
	} else {
693 694
		dev_dbg(phy->dev, "gadget off\n");
		usb_gadget_vbus_disconnect(phy->otg->gadget);
695 696 697 698 699 700
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_UNDEFINED);
	}

}

701 702
static int msm_otg_set_peripheral(struct usb_otg *otg,
					struct usb_gadget *gadget)
703
{
704
	struct msm_otg *motg = container_of(otg->phy, struct msm_otg, phy);
705 706 707 708 709

	/*
	 * Fail peripheral registration if this board can support
	 * only host configuration.
	 */
710
	if (motg->pdata->mode == USB_DR_MODE_HOST) {
711
		dev_info(otg->phy->dev, "Peripheral mode is not supported\n");
712 713 714 715
		return -ENODEV;
	}

	if (!gadget) {
716 717 718
		if (otg->phy->state == OTG_STATE_B_PERIPHERAL) {
			pm_runtime_get_sync(otg->phy->dev);
			msm_otg_start_peripheral(otg->phy, 0);
719
			otg->gadget = NULL;
720
			otg->phy->state = OTG_STATE_UNDEFINED;
721 722 723 724 725 726 727 728
			schedule_work(&motg->sm_work);
		} else {
			otg->gadget = NULL;
		}

		return 0;
	}
	otg->gadget = gadget;
729
	dev_dbg(otg->phy->dev, "peripheral driver registered w/ tranceiver\n");
730 731 732 733 734

	/*
	 * Kick the state machine work, if host is not supported
	 * or host is already registered with us.
	 */
735
	if (motg->pdata->mode == USB_DR_MODE_PERIPHERAL || otg->host) {
736
		pm_runtime_get_sync(otg->phy->dev);
737
		schedule_work(&motg->sm_work);
738
	}
739 740 741 742

	return 0;
}

743 744
static bool msm_chg_check_secondary_det(struct msm_otg *motg)
{
745
	struct usb_phy *phy = &motg->phy;
746 747 748 749 750
	u32 chg_det;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
751
		chg_det = ulpi_read(phy, 0x34);
752 753 754
		ret = chg_det & (1 << 4);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
755
		chg_det = ulpi_read(phy, 0x87);
756 757 758 759 760 761 762 763 764 765
		ret = chg_det & 1;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_enable_secondary_det(struct msm_otg *motg)
{
766
	struct usb_phy *phy = &motg->phy;
767 768 769 770
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
771
		chg_det = ulpi_read(phy, 0x34);
772 773
		/* Turn off charger block */
		chg_det |= ~(1 << 1);
774
		ulpi_write(phy, chg_det, 0x34);
775 776 777
		udelay(20);
		/* control chg block via ULPI */
		chg_det &= ~(1 << 3);
778
		ulpi_write(phy, chg_det, 0x34);
779 780
		/* put it in host mode for enabling D- source */
		chg_det &= ~(1 << 2);
781
		ulpi_write(phy, chg_det, 0x34);
782 783
		/* Turn on chg detect block */
		chg_det &= ~(1 << 1);
784
		ulpi_write(phy, chg_det, 0x34);
785 786 787
		udelay(20);
		/* enable chg detection */
		chg_det &= ~(1 << 0);
788
		ulpi_write(phy, chg_det, 0x34);
789 790 791 792 793 794
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/*
		 * Configure DM as current source, DP as current sink
		 * and enable battery charging comparators.
		 */
795 796 797
		ulpi_write(phy, 0x8, 0x85);
		ulpi_write(phy, 0x2, 0x85);
		ulpi_write(phy, 0x1, 0x85);
798 799 800 801 802 803 804 805
		break;
	default:
		break;
	}
}

static bool msm_chg_check_primary_det(struct msm_otg *motg)
{
806
	struct usb_phy *phy = &motg->phy;
807 808 809 810 811
	u32 chg_det;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
812
		chg_det = ulpi_read(phy, 0x34);
813 814 815
		ret = chg_det & (1 << 4);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
816
		chg_det = ulpi_read(phy, 0x87);
817 818 819 820 821 822 823 824 825 826
		ret = chg_det & 1;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_enable_primary_det(struct msm_otg *motg)
{
827
	struct usb_phy *phy = &motg->phy;
828 829 830 831
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
832
		chg_det = ulpi_read(phy, 0x34);
833 834
		/* enable chg detection */
		chg_det &= ~(1 << 0);
835
		ulpi_write(phy, chg_det, 0x34);
836 837 838 839 840 841
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/*
		 * Configure DP as current source, DM as current sink
		 * and enable battery charging comparators.
		 */
842 843
		ulpi_write(phy, 0x2, 0x85);
		ulpi_write(phy, 0x1, 0x85);
844 845 846 847 848 849 850 851
		break;
	default:
		break;
	}
}

static bool msm_chg_check_dcd(struct msm_otg *motg)
{
852
	struct usb_phy *phy = &motg->phy;
853 854 855 856 857
	u32 line_state;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
858
		line_state = ulpi_read(phy, 0x15);
859 860 861
		ret = !(line_state & 1);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
862
		line_state = ulpi_read(phy, 0x87);
863 864 865 866 867 868 869 870 871 872
		ret = line_state & 2;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_disable_dcd(struct msm_otg *motg)
{
873
	struct usb_phy *phy = &motg->phy;
874 875 876 877
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
878
		chg_det = ulpi_read(phy, 0x34);
879
		chg_det &= ~(1 << 5);
880
		ulpi_write(phy, chg_det, 0x34);
881 882
		break;
	case SNPS_28NM_INTEGRATED_PHY:
883
		ulpi_write(phy, 0x10, 0x86);
884 885 886 887 888 889 890 891
		break;
	default:
		break;
	}
}

static void msm_chg_enable_dcd(struct msm_otg *motg)
{
892
	struct usb_phy *phy = &motg->phy;
893 894 895 896
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
897
		chg_det = ulpi_read(phy, 0x34);
898 899
		/* Turn on D+ current source */
		chg_det |= (1 << 5);
900
		ulpi_write(phy, chg_det, 0x34);
901 902 903
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Data contact detection enable */
904
		ulpi_write(phy, 0x10, 0x85);
905 906 907 908 909 910 911 912
		break;
	default:
		break;
	}
}

static void msm_chg_block_on(struct msm_otg *motg)
{
913
	struct usb_phy *phy = &motg->phy;
914 915 916
	u32 func_ctrl, chg_det;

	/* put the controller in non-driving mode */
917
	func_ctrl = ulpi_read(phy, ULPI_FUNC_CTRL);
918 919
	func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
	func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
920
	ulpi_write(phy, func_ctrl, ULPI_FUNC_CTRL);
921 922 923

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
924
		chg_det = ulpi_read(phy, 0x34);
925 926
		/* control chg block via ULPI */
		chg_det &= ~(1 << 3);
927
		ulpi_write(phy, chg_det, 0x34);
928 929
		/* Turn on chg detect block */
		chg_det &= ~(1 << 1);
930
		ulpi_write(phy, chg_det, 0x34);
931 932 933 934
		udelay(20);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Clear charger detecting control bits */
935
		ulpi_write(phy, 0x3F, 0x86);
936
		/* Clear alt interrupt latch and enable bits */
937 938
		ulpi_write(phy, 0x1F, 0x92);
		ulpi_write(phy, 0x1F, 0x95);
939 940 941 942 943 944 945 946 947
		udelay(100);
		break;
	default:
		break;
	}
}

static void msm_chg_block_off(struct msm_otg *motg)
{
948
	struct usb_phy *phy = &motg->phy;
949 950 951 952
	u32 func_ctrl, chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
953
		chg_det = ulpi_read(phy, 0x34);
954 955
		/* Turn off charger block */
		chg_det |= ~(1 << 1);
956
		ulpi_write(phy, chg_det, 0x34);
957 958 959
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Clear charger detecting control bits */
960
		ulpi_write(phy, 0x3F, 0x86);
961
		/* Clear alt interrupt latch and enable bits */
962 963
		ulpi_write(phy, 0x1F, 0x92);
		ulpi_write(phy, 0x1F, 0x95);
964 965 966 967 968 969
		break;
	default:
		break;
	}

	/* put the controller in normal mode */
970
	func_ctrl = ulpi_read(phy, ULPI_FUNC_CTRL);
971 972
	func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
	func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
973
	ulpi_write(phy, func_ctrl, ULPI_FUNC_CTRL);
974 975 976 977 978 979 980 981 982
}

#define MSM_CHG_DCD_POLL_TIME		(100 * HZ/1000) /* 100 msec */
#define MSM_CHG_DCD_MAX_RETRIES		6 /* Tdcd_tmout = 6 * 100 msec */
#define MSM_CHG_PRIMARY_DET_TIME	(40 * HZ/1000) /* TVDPSRC_ON */
#define MSM_CHG_SECONDARY_DET_TIME	(40 * HZ/1000) /* TVDMSRC_ON */
static void msm_chg_detect_work(struct work_struct *w)
{
	struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
983
	struct usb_phy *phy = &motg->phy;
984 985 986
	bool is_dcd, tmout, vout;
	unsigned long delay;

987
	dev_dbg(phy->dev, "chg detection work\n");
988 989
	switch (motg->chg_state) {
	case USB_CHG_STATE_UNDEFINED:
990
		pm_runtime_get_sync(phy->dev);
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
		msm_chg_block_on(motg);
		msm_chg_enable_dcd(motg);
		motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
		motg->dcd_retries = 0;
		delay = MSM_CHG_DCD_POLL_TIME;
		break;
	case USB_CHG_STATE_WAIT_FOR_DCD:
		is_dcd = msm_chg_check_dcd(motg);
		tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
		if (is_dcd || tmout) {
			msm_chg_disable_dcd(motg);
			msm_chg_enable_primary_det(motg);
			delay = MSM_CHG_PRIMARY_DET_TIME;
			motg->chg_state = USB_CHG_STATE_DCD_DONE;
		} else {
			delay = MSM_CHG_DCD_POLL_TIME;
		}
		break;
	case USB_CHG_STATE_DCD_DONE:
		vout = msm_chg_check_primary_det(motg);
		if (vout) {
			msm_chg_enable_secondary_det(motg);
			delay = MSM_CHG_SECONDARY_DET_TIME;
			motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
		} else {
			motg->chg_type = USB_SDP_CHARGER;
			motg->chg_state = USB_CHG_STATE_DETECTED;
			delay = 0;
		}
		break;
	case USB_CHG_STATE_PRIMARY_DONE:
		vout = msm_chg_check_secondary_det(motg);
		if (vout)
			motg->chg_type = USB_DCP_CHARGER;
		else
			motg->chg_type = USB_CDP_CHARGER;
		motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
		/* fall through */
	case USB_CHG_STATE_SECONDARY_DONE:
		motg->chg_state = USB_CHG_STATE_DETECTED;
	case USB_CHG_STATE_DETECTED:
		msm_chg_block_off(motg);
1033
		dev_dbg(phy->dev, "charger = %d\n", motg->chg_type);
1034 1035 1036 1037 1038 1039 1040 1041 1042
		schedule_work(&motg->sm_work);
		return;
	default:
		return;
	}

	schedule_delayed_work(&motg->chg_work, delay);
}

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
/*
 * We support OTG, Peripheral only and Host only configurations. In case
 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
 * enabled when switch is controlled by user and default mode is supplied
 * by board file, which can be changed by userspace later.
 */
static void msm_otg_init_sm(struct msm_otg *motg)
{
	struct msm_otg_platform_data *pdata = motg->pdata;
	u32 otgsc = readl(USB_OTGSC);

	switch (pdata->mode) {
1056
	case USB_DR_MODE_OTG:
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
		if (pdata->otg_control == OTG_PHY_CONTROL) {
			if (otgsc & OTGSC_ID)
				set_bit(ID, &motg->inputs);
			else
				clear_bit(ID, &motg->inputs);

			if (otgsc & OTGSC_BSV)
				set_bit(B_SESS_VLD, &motg->inputs);
			else
				clear_bit(B_SESS_VLD, &motg->inputs);
		} else if (pdata->otg_control == OTG_USER_CONTROL) {
				set_bit(ID, &motg->inputs);
				clear_bit(B_SESS_VLD, &motg->inputs);
		}
		break;
1072
	case USB_DR_MODE_HOST:
1073 1074
		clear_bit(ID, &motg->inputs);
		break;
1075
	case USB_DR_MODE_PERIPHERAL:
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
		set_bit(ID, &motg->inputs);
		if (otgsc & OTGSC_BSV)
			set_bit(B_SESS_VLD, &motg->inputs);
		else
			clear_bit(B_SESS_VLD, &motg->inputs);
		break;
	default:
		break;
	}
}

static void msm_otg_sm_work(struct work_struct *w)
{
	struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1090
	struct usb_otg *otg = motg->phy.otg;
1091

1092
	switch (otg->phy->state) {
1093
	case OTG_STATE_UNDEFINED:
1094 1095
		dev_dbg(otg->phy->dev, "OTG_STATE_UNDEFINED state\n");
		msm_otg_reset(otg->phy);
1096
		msm_otg_init_sm(motg);
1097
		otg->phy->state = OTG_STATE_B_IDLE;
1098 1099
		/* FALL THROUGH */
	case OTG_STATE_B_IDLE:
1100
		dev_dbg(otg->phy->dev, "OTG_STATE_B_IDLE state\n");
1101 1102 1103
		if (!test_bit(ID, &motg->inputs) && otg->host) {
			/* disable BSV bit */
			writel(readl(USB_OTGSC) & ~OTGSC_BSVIE, USB_OTGSC);
1104 1105
			msm_otg_start_host(otg->phy, 1);
			otg->phy->state = OTG_STATE_A_HOST;
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
		} else if (test_bit(B_SESS_VLD, &motg->inputs)) {
			switch (motg->chg_state) {
			case USB_CHG_STATE_UNDEFINED:
				msm_chg_detect_work(&motg->chg_work.work);
				break;
			case USB_CHG_STATE_DETECTED:
				switch (motg->chg_type) {
				case USB_DCP_CHARGER:
					msm_otg_notify_charger(motg,
							IDEV_CHG_MAX);
					break;
				case USB_CDP_CHARGER:
					msm_otg_notify_charger(motg,
							IDEV_CHG_MAX);
1120 1121 1122
					msm_otg_start_peripheral(otg->phy, 1);
					otg->phy->state
						= OTG_STATE_B_PERIPHERAL;
1123 1124 1125
					break;
				case USB_SDP_CHARGER:
					msm_otg_notify_charger(motg, IUNIT);
1126 1127 1128
					msm_otg_start_peripheral(otg->phy, 1);
					otg->phy->state
						= OTG_STATE_B_PERIPHERAL;
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
					break;
				default:
					break;
				}
				break;
			default:
				break;
			}
		} else {
			/*
			 * If charger detection work is pending, decrement
			 * the pm usage counter to balance with the one that
			 * is incremented in charger detection work.
			 */
			if (cancel_delayed_work_sync(&motg->chg_work)) {
1144 1145
				pm_runtime_put_sync(otg->phy->dev);
				msm_otg_reset(otg->phy);
1146 1147 1148 1149
			}
			msm_otg_notify_charger(motg, 0);
			motg->chg_state = USB_CHG_STATE_UNDEFINED;
			motg->chg_type = USB_INVALID_CHARGER;
1150
		}
1151
		pm_runtime_put_sync(otg->phy->dev);
1152 1153
		break;
	case OTG_STATE_B_PERIPHERAL:
1154
		dev_dbg(otg->phy->dev, "OTG_STATE_B_PERIPHERAL state\n");
1155 1156
		if (!test_bit(B_SESS_VLD, &motg->inputs) ||
				!test_bit(ID, &motg->inputs)) {
1157
			msm_otg_notify_charger(motg, 0);
1158
			msm_otg_start_peripheral(otg->phy, 0);
1159 1160
			motg->chg_state = USB_CHG_STATE_UNDEFINED;
			motg->chg_type = USB_INVALID_CHARGER;
1161 1162
			otg->phy->state = OTG_STATE_B_IDLE;
			msm_otg_reset(otg->phy);
1163 1164 1165 1166
			schedule_work(w);
		}
		break;
	case OTG_STATE_A_HOST:
1167
		dev_dbg(otg->phy->dev, "OTG_STATE_A_HOST state\n");
1168
		if (test_bit(ID, &motg->inputs)) {
1169 1170 1171
			msm_otg_start_host(otg->phy, 0);
			otg->phy->state = OTG_STATE_B_IDLE;
			msm_otg_reset(otg->phy);
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
			schedule_work(w);
		}
		break;
	default:
		break;
	}
}

static irqreturn_t msm_otg_irq(int irq, void *data)
{
	struct msm_otg *motg = data;
1183
	struct usb_phy *phy = &motg->phy;
1184 1185
	u32 otgsc = 0;

1186 1187 1188
	if (atomic_read(&motg->in_lpm)) {
		disable_irq_nosync(irq);
		motg->async_int = 1;
1189
		pm_runtime_get(phy->dev);
1190 1191 1192
		return IRQ_HANDLED;
	}

1193 1194 1195 1196 1197 1198 1199 1200 1201
	otgsc = readl(USB_OTGSC);
	if (!(otgsc & (OTGSC_IDIS | OTGSC_BSVIS)))
		return IRQ_NONE;

	if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
		if (otgsc & OTGSC_ID)
			set_bit(ID, &motg->inputs);
		else
			clear_bit(ID, &motg->inputs);
1202 1203
		dev_dbg(phy->dev, "ID set/clear\n");
		pm_runtime_get_noresume(phy->dev);
1204 1205 1206 1207 1208
	} else if ((otgsc & OTGSC_BSVIS) && (otgsc & OTGSC_BSVIE)) {
		if (otgsc & OTGSC_BSV)
			set_bit(B_SESS_VLD, &motg->inputs);
		else
			clear_bit(B_SESS_VLD, &motg->inputs);
1209 1210
		dev_dbg(phy->dev, "BSV set/clear\n");
		pm_runtime_get_noresume(phy->dev);
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
	}

	writel(otgsc, USB_OTGSC);
	schedule_work(&motg->sm_work);
	return IRQ_HANDLED;
}

static int msm_otg_mode_show(struct seq_file *s, void *unused)
{
	struct msm_otg *motg = s->private;
1221
	struct usb_otg *otg = motg->phy.otg;
1222

1223
	switch (otg->phy->state) {
1224
	case OTG_STATE_A_HOST:
1225
		seq_puts(s, "host\n");
1226 1227
		break;
	case OTG_STATE_B_PERIPHERAL:
1228
		seq_puts(s, "peripheral\n");
1229 1230
		break;
	default:
1231
		seq_puts(s, "none\n");
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		break;
	}

	return 0;
}

static int msm_otg_mode_open(struct inode *inode, struct file *file)
{
	return single_open(file, msm_otg_mode_show, inode->i_private);
}

static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
				size_t count, loff_t *ppos)
{
1246 1247
	struct seq_file *s = file->private_data;
	struct msm_otg *motg = s->private;
1248
	char buf[16];
1249
	struct usb_otg *otg = motg->phy.otg;
1250
	int status = count;
1251
	enum usb_dr_mode req_mode;
1252 1253 1254 1255 1256 1257 1258 1259 1260

	memset(buf, 0x00, sizeof(buf));

	if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
		status = -EFAULT;
		goto out;
	}

	if (!strncmp(buf, "host", 4)) {
1261
		req_mode = USB_DR_MODE_HOST;
1262
	} else if (!strncmp(buf, "peripheral", 10)) {
1263
		req_mode = USB_DR_MODE_PERIPHERAL;
1264
	} else if (!strncmp(buf, "none", 4)) {
1265
		req_mode = USB_DR_MODE_UNKNOWN;
1266 1267 1268 1269 1270 1271
	} else {
		status = -EINVAL;
		goto out;
	}

	switch (req_mode) {
1272
	case USB_DR_MODE_UNKNOWN:
1273
		switch (otg->phy->state) {
1274 1275 1276 1277 1278 1279 1280 1281 1282
		case OTG_STATE_A_HOST:
		case OTG_STATE_B_PERIPHERAL:
			set_bit(ID, &motg->inputs);
			clear_bit(B_SESS_VLD, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
1283
	case USB_DR_MODE_PERIPHERAL:
1284
		switch (otg->phy->state) {
1285 1286 1287 1288 1289 1290 1291 1292 1293
		case OTG_STATE_B_IDLE:
		case OTG_STATE_A_HOST:
			set_bit(ID, &motg->inputs);
			set_bit(B_SESS_VLD, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
1294
	case USB_DR_MODE_HOST:
1295
		switch (otg->phy->state) {
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
		case OTG_STATE_B_IDLE:
		case OTG_STATE_B_PERIPHERAL:
			clear_bit(ID, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
	default:
		goto out;
	}

1308
	pm_runtime_get_sync(otg->phy->dev);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	schedule_work(&motg->sm_work);
out:
	return status;
}

const struct file_operations msm_otg_mode_fops = {
	.open = msm_otg_mode_open,
	.read = seq_read,
	.write = msm_otg_mode_write,
	.llseek = seq_lseek,
	.release = single_release,
};

static struct dentry *msm_otg_dbg_root;
static struct dentry *msm_otg_dbg_mode;

static int msm_otg_debugfs_init(struct msm_otg *motg)
{
	msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);

	if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
		return -ENODEV;

	msm_otg_dbg_mode = debugfs_create_file("mode", S_IRUGO | S_IWUSR,
				msm_otg_dbg_root, motg, &msm_otg_mode_fops);
	if (!msm_otg_dbg_mode) {
		debugfs_remove(msm_otg_dbg_root);
		msm_otg_dbg_root = NULL;
		return -ENODEV;
	}

	return 0;
}

static void msm_otg_debugfs_cleanup(void)
{
	debugfs_remove(msm_otg_dbg_mode);
	debugfs_remove(msm_otg_dbg_root);
}

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
static struct of_device_id msm_otg_dt_match[] = {
	{
		.compatible = "qcom,usb-otg-ci",
		.data = (void *) CI_45NM_INTEGRATED_PHY
	},
	{
		.compatible = "qcom,usb-otg-snps",
		.data = (void *) SNPS_28NM_INTEGRATED_PHY
	},
	{ }
};
MODULE_DEVICE_TABLE(of, msm_otg_dt_match);

static int msm_otg_read_dt(struct platform_device *pdev, struct msm_otg *motg)
{
	struct msm_otg_platform_data *pdata;
	const struct of_device_id *id;
	struct device_node *node = pdev->dev.of_node;
	struct property *prop;
	int len, ret, words;
	u32 val;

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return -ENOMEM;

	motg->pdata = pdata;

	id = of_match_device(msm_otg_dt_match, &pdev->dev);
	pdata->phy_type = (int) id->data;

	pdata->mode = of_usb_get_dr_mode(node);
	if (pdata->mode == USB_DR_MODE_UNKNOWN)
		pdata->mode = USB_DR_MODE_OTG;

	pdata->otg_control = OTG_PHY_CONTROL;
	if (!of_property_read_u32(node, "qcom,otg-control", &val))
		if (val == OTG_PMIC_CONTROL)
			pdata->otg_control = val;

	prop = of_find_property(node, "qcom,phy-init-sequence", &len);
	if (!prop || !len)
		return 0;

	words = len / sizeof(u32);

	if (words >= ULPI_EXT_VENDOR_SPECIFIC) {
		dev_warn(&pdev->dev, "Too big PHY init sequence %d\n", words);
		return 0;
	}

	pdata->phy_init_seq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
	if (!pdata->phy_init_seq) {
		dev_warn(&pdev->dev, "No space for PHY init sequence\n");
		return 0;
	}

	ret = of_property_read_u32_array(node, "qcom,phy-init-sequence",
					 pdata->phy_init_seq, words);
	if (!ret)
		pdata->phy_init_sz = words;

	return 0;
}

1414
static int msm_otg_probe(struct platform_device *pdev)
1415
{
1416
	struct regulator_bulk_data regs[3];
1417
	int ret = 0;
1418 1419
	struct device_node *np = pdev->dev.of_node;
	struct msm_otg_platform_data *pdata;
1420 1421
	struct resource *res;
	struct msm_otg *motg;
1422
	struct usb_phy *phy;
1423

1424
	motg = devm_kzalloc(&pdev->dev, sizeof(struct msm_otg), GFP_KERNEL);
1425 1426 1427 1428 1429
	if (!motg) {
		dev_err(&pdev->dev, "unable to allocate msm_otg\n");
		return -ENOMEM;
	}

1430 1431 1432 1433 1434 1435 1436 1437 1438
	pdata = dev_get_platdata(&pdev->dev);
	if (!pdata) {
		if (!np)
			return -ENXIO;
		ret = msm_otg_read_dt(pdev, motg);
		if (ret)
			return ret;
	}

1439 1440
	motg->phy.otg = devm_kzalloc(&pdev->dev, sizeof(struct usb_otg),
				     GFP_KERNEL);
1441 1442
	if (!motg->phy.otg) {
		dev_err(&pdev->dev, "unable to allocate msm_otg\n");
1443
		return -ENOMEM;
1444 1445 1446 1447
	}

	phy = &motg->phy;
	phy->dev = &pdev->dev;
1448

1449 1450
	motg->phy_reset_clk = devm_clk_get(&pdev->dev,
					   np ? "phy" : "usb_phy_clk");
1451 1452
	if (IS_ERR(motg->phy_reset_clk)) {
		dev_err(&pdev->dev, "failed to get usb_phy_clk\n");
1453
		return PTR_ERR(motg->phy_reset_clk);
1454 1455
	}

1456
	motg->clk = devm_clk_get(&pdev->dev, np ? "core" : "usb_hs_clk");
1457 1458
	if (IS_ERR(motg->clk)) {
		dev_err(&pdev->dev, "failed to get usb_hs_clk\n");
1459
		return PTR_ERR(motg->clk);
1460
	}
1461 1462 1463 1464 1465

	/*
	 * If USB Core is running its protocol engine based on CORE CLK,
	 * CORE CLK  must be running at >55Mhz for correct HSUSB
	 * operation and USB core cannot tolerate frequency changes on
1466
	 * CORE CLK.
1467
	 */
1468
	motg->pclk = devm_clk_get(&pdev->dev, np ? "iface" : "usb_hs_pclk");
1469 1470
	if (IS_ERR(motg->pclk)) {
		dev_err(&pdev->dev, "failed to get usb_hs_pclk\n");
1471
		return PTR_ERR(motg->pclk);
1472 1473 1474 1475 1476 1477 1478
	}

	/*
	 * USB core clock is not present on all MSM chips. This
	 * clock is introduced to remove the dependency on AXI
	 * bus frequency.
	 */
1479 1480
	motg->core_clk = devm_clk_get(&pdev->dev,
				      np ? "alt_core" : "usb_hs_core_clk");
1481 1482

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1483 1484 1485
	motg->regs = devm_ioremap(&pdev->dev, res->start, resource_size(res));
	if (IS_ERR(motg->regs))
		return PTR_ERR(motg->regs);
1486 1487 1488 1489

	dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);

	motg->irq = platform_get_irq(pdev, 0);
1490
	if (motg->irq < 0) {
1491
		dev_err(&pdev->dev, "platform_get_irq failed\n");
1492 1493 1494
		return motg->irq;
	}

1495 1496 1497
	regs[0].supply = "vddcx";
	regs[1].supply = "v3p3";
	regs[2].supply = "v1p8";
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	ret = devm_regulator_bulk_get(motg->phy.dev, ARRAY_SIZE(regs), regs);
	if (ret)
		return ret;

	motg->vddcx = regs[0].consumer;
	motg->v3p3  = regs[1].consumer;
	motg->v1p8  = regs[2].consumer;

	clk_set_rate(motg->clk, 60000000);
1508

1509 1510
	clk_prepare_enable(motg->clk);
	clk_prepare_enable(motg->pclk);
1511

1512 1513 1514
	if (!IS_ERR(motg->core_clk))
		clk_prepare_enable(motg->core_clk);

1515 1516 1517
	ret = msm_hsusb_init_vddcx(motg, 1);
	if (ret) {
		dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
1518
		goto disable_clks;
1519 1520 1521 1522 1523
	}

	ret = msm_hsusb_ldo_init(motg, 1);
	if (ret) {
		dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
1524
		goto disable_vddcx;
1525
	}
1526
	ret = msm_hsusb_ldo_set_mode(motg, 1);
1527 1528
	if (ret) {
		dev_err(&pdev->dev, "hsusb vreg enable failed\n");
1529
		goto disable_ldo;
1530 1531
	}

1532 1533 1534 1535
	writel(0, USB_USBINTR);
	writel(0, USB_OTGSC);

	INIT_WORK(&motg->sm_work, msm_otg_sm_work);
1536
	INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
1537
	ret = devm_request_irq(&pdev->dev, motg->irq, msm_otg_irq, IRQF_SHARED,
1538 1539 1540
					"msm_otg", motg);
	if (ret) {
		dev_err(&pdev->dev, "request irq failed\n");
1541
		goto disable_ldo;
1542 1543
	}

1544 1545 1546 1547
	phy->init = msm_otg_reset;
	phy->set_power = msm_otg_set_power;

	phy->io_ops = &msm_otg_io_ops;
1548

1549 1550 1551
	phy->otg->phy = &motg->phy;
	phy->otg->set_host = msm_otg_set_host;
	phy->otg->set_peripheral = msm_otg_set_peripheral;
1552

1553
	ret = usb_add_phy(&motg->phy, USB_PHY_TYPE_USB2);
1554
	if (ret) {
1555
		dev_err(&pdev->dev, "usb_add_phy failed\n");
1556
		goto disable_ldo;
1557 1558 1559 1560 1561
	}

	platform_set_drvdata(pdev, motg);
	device_init_wakeup(&pdev->dev, 1);

1562
	if (motg->pdata->mode == USB_DR_MODE_OTG &&
1563
		motg->pdata->otg_control == OTG_USER_CONTROL) {
1564 1565
		ret = msm_otg_debugfs_init(motg);
		if (ret)
1566
			dev_dbg(&pdev->dev, "Can not create mode change file\n");
1567 1568
	}

1569 1570
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);
1571

1572
	return 0;
1573 1574 1575 1576 1577

disable_ldo:
	msm_hsusb_ldo_init(motg, 0);
disable_vddcx:
	msm_hsusb_init_vddcx(motg, 0);
1578
disable_clks:
1579 1580
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
1581 1582
	if (!IS_ERR(motg->core_clk))
		clk_disable_unprepare(motg->core_clk);
1583 1584 1585
	return ret;
}

B
Bill Pemberton 已提交
1586
static int msm_otg_remove(struct platform_device *pdev)
1587 1588
{
	struct msm_otg *motg = platform_get_drvdata(pdev);
1589
	struct usb_phy *phy = &motg->phy;
1590
	int cnt = 0;
1591

1592
	if (phy->otg->host || phy->otg->gadget)
1593 1594 1595
		return -EBUSY;

	msm_otg_debugfs_cleanup();
1596
	cancel_delayed_work_sync(&motg->chg_work);
1597
	cancel_work_sync(&motg->sm_work);
1598

1599
	pm_runtime_resume(&pdev->dev);
1600

1601
	device_init_wakeup(&pdev->dev, 0);
1602
	pm_runtime_disable(&pdev->dev);
1603

1604
	usb_remove_phy(phy);
1605
	disable_irq(motg->irq);
1606

1607 1608 1609
	/*
	 * Put PHY in low power mode.
	 */
1610 1611
	ulpi_read(phy, 0x14);
	ulpi_write(phy, 0x08, 0x09);
1612 1613 1614 1615 1616 1617 1618 1619 1620

	writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
		if (readl(USB_PORTSC) & PORTSC_PHCD)
			break;
		udelay(1);
		cnt++;
	}
	if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
1621
		dev_err(phy->dev, "Unable to suspend PHY\n");
1622

1623 1624
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
1625
	if (!IS_ERR(motg->core_clk))
1626
		clk_disable_unprepare(motg->core_clk);
1627
	msm_hsusb_ldo_init(motg, 0);
1628

1629
	pm_runtime_set_suspended(&pdev->dev);
1630 1631 1632 1633

	return 0;
}

1634 1635 1636 1637
#ifdef CONFIG_PM_RUNTIME
static int msm_otg_runtime_idle(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);
1638
	struct usb_otg *otg = motg->phy.otg;
1639 1640 1641 1642 1643 1644 1645 1646 1647

	dev_dbg(dev, "OTG runtime idle\n");

	/*
	 * It is observed some times that a spurious interrupt
	 * comes when PHY is put into LPM immediately after PHY reset.
	 * This 1 sec delay also prevents entering into LPM immediately
	 * after asynchronous interrupt.
	 */
1648
	if (otg->phy->state != OTG_STATE_UNDEFINED)
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
		pm_schedule_suspend(dev, 1000);

	return -EAGAIN;
}

static int msm_otg_runtime_suspend(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG runtime suspend\n");
	return msm_otg_suspend(motg);
}

static int msm_otg_runtime_resume(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG runtime resume\n");
	return msm_otg_resume(motg);
}
#endif

1671
#ifdef CONFIG_PM_SLEEP
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
static int msm_otg_pm_suspend(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG PM suspend\n");
	return msm_otg_suspend(motg);
}

static int msm_otg_pm_resume(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);
	int ret;

	dev_dbg(dev, "OTG PM resume\n");

	ret = msm_otg_resume(motg);
	if (ret)
		return ret;

	/*
	 * Runtime PM Documentation recommends bringing the
	 * device to full powered state upon resume.
	 */
	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
}
#endif

static const struct dev_pm_ops msm_otg_dev_pm_ops = {
1704 1705 1706
	SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
	SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
				msm_otg_runtime_idle)
1707 1708
};

1709
static struct platform_driver msm_otg_driver = {
1710
	.probe = msm_otg_probe,
B
Bill Pemberton 已提交
1711
	.remove = msm_otg_remove,
1712 1713 1714
	.driver = {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
1715
		.pm = &msm_otg_dev_pm_ops,
1716
		.of_match_table = msm_otg_dt_match,
1717 1718 1719
	},
};

1720
module_platform_driver(msm_otg_driver);
1721 1722 1723

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("MSM USB transceiver driver");