lgdt3306a.c 51.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 *    Support for LGDT3306A - 8VSB/QAM-B
 *
 *    Copyright (C) 2013 Fred Richter <frichter@hauppauge.com>
 *    - driver structure based on lgdt3305.[ch] by Michael Krufky
 *    - code based on LG3306_V0.35 API by LG Electronics Inc.
 *
 *    This program is free software; you can redistribute it and/or modify
 *    it under the terms of the GNU General Public License as published by
 *    the Free Software Foundation; either version 2 of the License, or
 *    (at your option) any later version.
 *
 *    This program is distributed in the hope that it will be useful,
 *    but WITHOUT ANY WARRANTY; without even the implied warranty of
 *    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *    GNU General Public License for more details.
 *
 *    You should have received a copy of the GNU General Public License
 *    along with this program; if not, write to the Free Software
 *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 */

#include <asm/div64.h>
#include <linux/dvb/frontend.h>
#include "dvb_math.h"
#include "lgdt3306a.h"


static int debug;
module_param(debug, int, 0644);
MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");

#define DBG_INFO 1
#define DBG_REG  2
36
#define DBG_DUMP 4 /* FGR - comment out to remove dump code */
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79

#define lg_printk(kern, fmt, arg...)					\
	printk(kern "%s(): " fmt, __func__, ##arg)

#define lg_info(fmt, arg...)	printk(KERN_INFO "lgdt3306a: " fmt, ##arg)
#define lg_warn(fmt, arg...)	lg_printk(KERN_WARNING,       fmt, ##arg)
#define lg_err(fmt, arg...)	lg_printk(KERN_ERR,           fmt, ##arg)
#define lg_dbg(fmt, arg...) if (debug & DBG_INFO)			\
				lg_printk(KERN_DEBUG,         fmt, ##arg)
#define lg_reg(fmt, arg...) if (debug & DBG_REG)			\
				lg_printk(KERN_DEBUG,         fmt, ##arg)

#define lg_chkerr(ret)							\
({									\
	int __ret;							\
	__ret = (ret < 0);						\
	if (__ret)							\
		lg_err("error %d on line %d\n",	ret, __LINE__);		\
	__ret;								\
})

struct lgdt3306a_state {
	struct i2c_adapter *i2c_adap;
	const struct lgdt3306a_config *cfg;

	struct dvb_frontend frontend;

	fe_modulation_t current_modulation;
	u32 current_frequency;
	u32 snr;
};

/* -----------------------------------------------
 LG3306A Register Usage
   (LG does not really name the registers, so this code does not either)
 0000 -> 00FF Common control and status
 1000 -> 10FF Synchronizer control and status
 1F00 -> 1FFF Smart Antenna control and status
 2100 -> 21FF VSB Equalizer control and status
 2800 -> 28FF QAM Equalizer control and status
 3000 -> 30FF FEC control and status
 ---------------------------------------------- */

80 81 82 83 84
enum lgdt3306a_lock_status {
	LG3306_UNLOCK       = 0x00,
	LG3306_LOCK         = 0x01,
	LG3306_UNKNOWN_LOCK = 0xFF
};
85

86
enum lgdt3306a_neverlock_status {
87 88 89 90 91
	LG3306_NL_INIT    = 0x00,
	LG3306_NL_PROCESS = 0x01,
	LG3306_NL_LOCK    = 0x02,
	LG3306_NL_FAIL    = 0x03,
	LG3306_NL_UNKNOWN = 0xFF
92
};
93

94 95 96 97 98 99
enum lgdt3306a_modulation {
	LG3306_VSB          = 0x00,
	LG3306_QAM64        = 0x01,
	LG3306_QAM256       = 0x02,
	LG3306_UNKNOWN_MODE = 0xFF
};
100

101
enum lgdt3306a_lock_check {
102 103 104 105
	LG3306_SYNC_LOCK,
	LG3306_FEC_LOCK,
	LG3306_TR_LOCK,
	LG3306_AGC_LOCK,
106
};
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221


#ifdef DBG_DUMP
static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state);
static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state);
#endif


static int lgdt3306a_write_reg(struct lgdt3306a_state *state, u16 reg, u8 val)
{
	int ret;
	u8 buf[] = { reg >> 8, reg & 0xff, val };
	struct i2c_msg msg = {
		.addr = state->cfg->i2c_addr, .flags = 0,
		.buf = buf, .len = 3,
	};

	lg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);

	ret = i2c_transfer(state->i2c_adap, &msg, 1);

	if (ret != 1) {
		lg_err("error (addr %02x %02x <- %02x, err = %i)\n",
		       msg.buf[0], msg.buf[1], msg.buf[2], ret);
		if (ret < 0)
			return ret;
		else
			return -EREMOTEIO;
	}
	return 0;
}

static int lgdt3306a_read_reg(struct lgdt3306a_state *state, u16 reg, u8 *val)
{
	int ret;
	u8 reg_buf[] = { reg >> 8, reg & 0xff };
	struct i2c_msg msg[] = {
		{ .addr = state->cfg->i2c_addr,
		  .flags = 0, .buf = reg_buf, .len = 2 },
		{ .addr = state->cfg->i2c_addr,
		  .flags = I2C_M_RD, .buf = val, .len = 1 },
	};

	ret = i2c_transfer(state->i2c_adap, msg, 2);

	if (ret != 2) {
		lg_err("error (addr %02x reg %04x error (ret == %i)\n",
		       state->cfg->i2c_addr, reg, ret);
		if (ret < 0)
			return ret;
		else
			return -EREMOTEIO;
	}
	lg_reg("reg: 0x%04x, val: 0x%02x\n", reg, *val);

	return 0;
}

#define read_reg(state, reg)						\
({									\
	u8 __val;							\
	int ret = lgdt3306a_read_reg(state, reg, &__val);		\
	if (lg_chkerr(ret))						\
		__val = 0;						\
	__val;								\
})

static int lgdt3306a_set_reg_bit(struct lgdt3306a_state *state,
				u16 reg, int bit, int onoff)
{
	u8 val;
	int ret;

	lg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);

	ret = lgdt3306a_read_reg(state, reg, &val);
	if (lg_chkerr(ret))
		goto fail;

	val &= ~(1 << bit);
	val |= (onoff & 1) << bit;

	ret = lgdt3306a_write_reg(state, reg, val);
	lg_chkerr(ret);
fail:
	return ret;
}

/* ------------------------------------------------------------------------ */

static int lgdt3306a_soft_reset(struct lgdt3306a_state *state)
{
	int ret;

	lg_dbg("\n");

	ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
	if (lg_chkerr(ret))
		goto fail;

	msleep(20);
	ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
	lg_chkerr(ret);

fail:
	return ret;
}

static int lgdt3306a_mpeg_mode(struct lgdt3306a_state *state,
				     enum lgdt3306a_mpeg_mode mode)
{
	u8 val;
	int ret;

	lg_dbg("(%d)\n", mode);
222 223
	/* transport packet format */
	ret = lgdt3306a_set_reg_bit(state, 0x0071, 7, mode == LGDT3306A_MPEG_PARALLEL?1:0); /* TPSENB=0x80 */
224 225 226
	if (lg_chkerr(ret))
		goto fail;

227 228
	/* start of packet signal duration */
	ret = lgdt3306a_set_reg_bit(state, 0x0071, 6, 0); /* TPSSOPBITEN=0x40; 0=byte duration, 1=bit duration */
229 230 231 232 233 234 235
	if (lg_chkerr(ret))
		goto fail;

	ret = lgdt3306a_read_reg(state, 0x0070, &val);
	if (lg_chkerr(ret))
		goto fail;

236
	val |= 0x10; /* TPCLKSUPB=0x10 */
237

238
	if (mode == LGDT3306A_MPEG_PARALLEL)
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
		val &= ~0x10;

	ret = lgdt3306a_write_reg(state, 0x0070, val);
	lg_chkerr(ret);

fail:
	return ret;
}

static int lgdt3306a_mpeg_mode_polarity(struct lgdt3306a_state *state,
				       enum lgdt3306a_tp_clock_edge edge,
				       enum lgdt3306a_tp_valid_polarity valid)
{
	u8 val;
	int ret;

	lg_dbg("edge=%d, valid=%d\n", edge, valid);

	ret = lgdt3306a_read_reg(state, 0x0070, &val);
	if (lg_chkerr(ret))
		goto fail;

261
	val &= ~0x06; /* TPCLKPOL=0x04, TPVALPOL=0x02 */
262

263
	if (edge == LGDT3306A_TPCLK_RISING_EDGE)
264
		val |= 0x04;
265
	if (valid == LGDT3306A_TP_VALID_HIGH)
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
		val |= 0x02;

	ret = lgdt3306a_write_reg(state, 0x0070, val);
	lg_chkerr(ret);

fail:
	return ret;
}

static int lgdt3306a_mpeg_tristate(struct lgdt3306a_state *state,
				     int mode)
{
	u8 val;
	int ret;

	lg_dbg("(%d)\n", mode);

283
	if (mode) {
284 285 286
		ret = lgdt3306a_read_reg(state, 0x0070, &val);
		if (lg_chkerr(ret))
			goto fail;
287
		val &= ~0xA8; /* Tristate bus; TPOUTEN=0x80, TPCLKOUTEN=0x20, TPDATAOUTEN=0x08 */
288 289 290 291
		ret = lgdt3306a_write_reg(state, 0x0070, val);
		if (lg_chkerr(ret))
			goto fail;

292
		ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 1); /* AGCIFOUTENB=0x40; 1=Disable IFAGC pin */
293 294 295 296
		if (lg_chkerr(ret))
			goto fail;

	} else {
297
		ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 0); /* enable IFAGC pin */
298 299 300 301 302 303 304
		if (lg_chkerr(ret))
			goto fail;

		ret = lgdt3306a_read_reg(state, 0x0070, &val);
		if (lg_chkerr(ret))
			goto fail;

305
		val |= 0xA8; /* enable bus */
306 307 308 309 310 311 312 313 314
		ret = lgdt3306a_write_reg(state, 0x0070, val);
		if (lg_chkerr(ret))
			goto fail;
	}

fail:
	return ret;
}

315
static int lgdt3306a_ts_bus_ctrl(struct dvb_frontend *fe, int acquire)
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
{
	struct lgdt3306a_state *state = fe->demodulator_priv;

	lg_dbg("acquire=%d\n", acquire);

	return lgdt3306a_mpeg_tristate(state, acquire ? 0 : 1);

}

static int lgdt3306a_power(struct lgdt3306a_state *state,
				     int mode)
{
	int ret;

	lg_dbg("(%d)\n", mode);

332 333
	if (mode == 0) {
		ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0); /* into reset */
334 335 336
		if (lg_chkerr(ret))
			goto fail;

337
		ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 0); /* power down */
338 339 340 341
		if (lg_chkerr(ret))
			goto fail;

	} else {
342
		ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1); /* out of reset */
343 344 345
		if (lg_chkerr(ret))
			goto fail;

346
		ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 1); /* power up */
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
		if (lg_chkerr(ret))
			goto fail;
	}

#ifdef DBG_DUMP
	lgdt3306a_DumpAllRegs(state);
#endif
fail:
	return ret;
}


static int lgdt3306a_set_vsb(struct lgdt3306a_state *state)
{
	u8 val;
	int ret;

	lg_dbg("\n");

366
	/* 0. Spectrum inversion detection manual; spectrum inverted */
367
	ret = lgdt3306a_read_reg(state, 0x0002, &val);
368 369
	val &= 0xF7; /* SPECINVAUTO Off */
	val |= 0x04; /* SPECINV On */
370 371 372 373
	ret = lgdt3306a_write_reg(state, 0x0002, val);
	if (lg_chkerr(ret))
		goto fail;

374
	/* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
375 376 377 378
	ret = lgdt3306a_write_reg(state, 0x0008, 0x80);
	if (lg_chkerr(ret))
		goto fail;

379
	/* 2. Bandwidth mode for VSB(6MHz) */
380 381
	ret = lgdt3306a_read_reg(state, 0x0009, &val);
	val &= 0xE3;
382
	val |= 0x0C; /* STDOPDETTMODE[2:0]=3 */
383 384 385 386
	ret = lgdt3306a_write_reg(state, 0x0009, val);
	if (lg_chkerr(ret))
		goto fail;

387
	/* 3. QAM mode detection mode(None) */
388
	ret = lgdt3306a_read_reg(state, 0x0009, &val);
389
	val &= 0xFC; /* STDOPDETCMODE[1:0]=0 */
390 391 392 393
	ret = lgdt3306a_write_reg(state, 0x0009, val);
	if (lg_chkerr(ret))
		goto fail;

394
	/* 4. ADC sampling frequency rate(2x sampling) */
395
	ret = lgdt3306a_read_reg(state, 0x000D, &val);
396
	val &= 0xBF; /* SAMPLING4XFEN=0 */
397 398 399 400
	ret = lgdt3306a_write_reg(state, 0x000D, val);
	if (lg_chkerr(ret))
		goto fail;

401 402 403
#if 0
	/* FGR - disable any AICC filtering, testing only */

404 405 406 407
	ret = lgdt3306a_write_reg(state, 0x0024, 0x00);
	if (lg_chkerr(ret))
		goto fail;

408
	/* AICCFIXFREQ0 NT N-1(Video rejection) */
409 410 411 412
	ret = lgdt3306a_write_reg(state, 0x002E, 0x00);
	ret = lgdt3306a_write_reg(state, 0x002F, 0x00);
	ret = lgdt3306a_write_reg(state, 0x0030, 0x00);

413
	/* AICCFIXFREQ1 NT N-1(Audio rejection) */
414 415 416 417
	ret = lgdt3306a_write_reg(state, 0x002B, 0x00);
	ret = lgdt3306a_write_reg(state, 0x002C, 0x00);
	ret = lgdt3306a_write_reg(state, 0x002D, 0x00);

418
	/* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
419 420 421 422
	ret = lgdt3306a_write_reg(state, 0x0028, 0x00);
	ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
	ret = lgdt3306a_write_reg(state, 0x002A, 0x00);

423
	/* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
424 425 426 427
	ret = lgdt3306a_write_reg(state, 0x0025, 0x00);
	ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
	ret = lgdt3306a_write_reg(state, 0x0027, 0x00);

428 429 430 431
#else
	/* FGR - this works well for HVR-1955,1975 */

	/* 5. AICCOPMODE  NT N-1 Adj. */
432 433 434 435
	ret = lgdt3306a_write_reg(state, 0x0024, 0x5A);
	if (lg_chkerr(ret))
		goto fail;

436
	/* AICCFIXFREQ0 NT N-1(Video rejection) */
437 438 439 440
	ret = lgdt3306a_write_reg(state, 0x002E, 0x5A);
	ret = lgdt3306a_write_reg(state, 0x002F, 0x00);
	ret = lgdt3306a_write_reg(state, 0x0030, 0x00);

441
	/* AICCFIXFREQ1 NT N-1(Audio rejection) */
442 443 444 445
	ret = lgdt3306a_write_reg(state, 0x002B, 0x36);
	ret = lgdt3306a_write_reg(state, 0x002C, 0x00);
	ret = lgdt3306a_write_reg(state, 0x002D, 0x00);

446
	/* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
447 448 449 450
	ret = lgdt3306a_write_reg(state, 0x0028, 0x2A);
	ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
	ret = lgdt3306a_write_reg(state, 0x002A, 0x00);

451
	/* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
	ret = lgdt3306a_write_reg(state, 0x0025, 0x06);
	ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
	ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
#endif

	ret = lgdt3306a_read_reg(state, 0x001E, &val);
	val &= 0x0F;
	val |= 0xA0;
	ret = lgdt3306a_write_reg(state, 0x001E, val);

	ret = lgdt3306a_write_reg(state, 0x0022, 0x08);

	ret = lgdt3306a_write_reg(state, 0x0023, 0xFF);

	ret = lgdt3306a_read_reg(state, 0x211F, &val);
	val &= 0xEF;
	ret = lgdt3306a_write_reg(state, 0x211F, val);

	ret = lgdt3306a_write_reg(state, 0x2173, 0x01);

	ret = lgdt3306a_read_reg(state, 0x1061, &val);
	val &= 0xF8;
	val |= 0x04;
	ret = lgdt3306a_write_reg(state, 0x1061, val);

	ret = lgdt3306a_read_reg(state, 0x103D, &val);
	val &= 0xCF;
	ret = lgdt3306a_write_reg(state, 0x103D, val);

	ret = lgdt3306a_write_reg(state, 0x2122, 0x40);

	ret = lgdt3306a_read_reg(state, 0x2141, &val);
	val &= 0x3F;
	ret = lgdt3306a_write_reg(state, 0x2141, val);

	ret = lgdt3306a_read_reg(state, 0x2135, &val);
	val &= 0x0F;
	val |= 0x70;
	ret = lgdt3306a_write_reg(state, 0x2135, val);

	ret = lgdt3306a_read_reg(state, 0x0003, &val);
	val &= 0xF7;
	ret = lgdt3306a_write_reg(state, 0x0003, val);

	ret = lgdt3306a_read_reg(state, 0x001C, &val);
	val &= 0x7F;
	ret = lgdt3306a_write_reg(state, 0x001C, val);

500
	/* 6. EQ step size */
501 502 503 504 505 506 507 508
	ret = lgdt3306a_read_reg(state, 0x2179, &val);
	val &= 0xF8;
	ret = lgdt3306a_write_reg(state, 0x2179, val);

	ret = lgdt3306a_read_reg(state, 0x217A, &val);
	val &= 0xF8;
	ret = lgdt3306a_write_reg(state, 0x217A, val);

509
	/* 7. Reset */
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
	ret = lgdt3306a_soft_reset(state);
	if (lg_chkerr(ret))
		goto fail;

	lg_dbg("complete\n");
fail:
	return ret;
}

static int lgdt3306a_set_qam(struct lgdt3306a_state *state, int modulation)
{
	u8 val;
	int ret;

	lg_dbg("modulation=%d\n", modulation);

526
	/* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
527 528 529 530
	ret = lgdt3306a_write_reg(state, 0x0008, 0x08);
	if (lg_chkerr(ret))
		goto fail;

531
	/* 1a. Spectrum inversion detection to Auto */
532
	ret = lgdt3306a_read_reg(state, 0x0002, &val);
533 534
	val &= 0xFB; /* SPECINV Off */
	val |= 0x08; /* SPECINVAUTO On */
535 536 537 538
	ret = lgdt3306a_write_reg(state, 0x0002, val);
	if (lg_chkerr(ret))
		goto fail;

539
	/* 2. Bandwidth mode for QAM */
540
	ret = lgdt3306a_read_reg(state, 0x0009, &val);
541
	val &= 0xE3; /* STDOPDETTMODE[2:0]=0 VSB Off */
542 543 544 545
	ret = lgdt3306a_write_reg(state, 0x0009, val);
	if (lg_chkerr(ret))
		goto fail;

546
	/* 3. : 64QAM/256QAM detection(manual, auto) */
547 548
	ret = lgdt3306a_read_reg(state, 0x0009, &val);
	val &= 0xFC;
549
	val |= 0x02; /* STDOPDETCMODE[1:0]=1=Manual 2=Auto */
550 551 552 553
	ret = lgdt3306a_write_reg(state, 0x0009, val);
	if (lg_chkerr(ret))
		goto fail;

554
	/* 3a. : 64QAM/256QAM selection for manual */
555 556
	ret = lgdt3306a_read_reg(state, 0x101a, &val);
	val &= 0xF8;
557 558 559 560 561
	if (modulation == QAM_64)
		val |= 0x02; /* QMDQMODE[2:0]=2=QAM64 */
	else
		val |= 0x04; /* QMDQMODE[2:0]=4=QAM256 */

562 563 564 565
	ret = lgdt3306a_write_reg(state, 0x101a, val);
	if (lg_chkerr(ret))
		goto fail;

566
	/* 4. ADC sampling frequency rate(4x sampling) */
567 568
	ret = lgdt3306a_read_reg(state, 0x000D, &val);
	val &= 0xBF;
569
	val |= 0x40; /* SAMPLING4XFEN=1 */
570 571 572 573
	ret = lgdt3306a_write_reg(state, 0x000D, val);
	if (lg_chkerr(ret))
		goto fail;

574
	/* 5. No AICC operation in QAM mode */
575 576 577 578 579 580
	ret = lgdt3306a_read_reg(state, 0x0024, &val);
	val &= 0x00;
	ret = lgdt3306a_write_reg(state, 0x0024, val);
	if (lg_chkerr(ret))
		goto fail;

581
	/* 6. Reset */
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
	ret = lgdt3306a_soft_reset(state);
	if (lg_chkerr(ret))
		goto fail;

	lg_dbg("complete\n");
fail:
	return ret;
}

static int lgdt3306a_set_modulation(struct lgdt3306a_state *state,
				   struct dtv_frontend_properties *p)
{
	int ret;

	lg_dbg("\n");

	switch (p->modulation) {
	case VSB_8:
		ret = lgdt3306a_set_vsb(state);
		break;
	case QAM_64:
		ret = lgdt3306a_set_qam(state, QAM_64);
		break;
	case QAM_256:
		ret = lgdt3306a_set_qam(state, QAM_256);
		break;
	default:
		return -EINVAL;
	}
	if (lg_chkerr(ret))
		goto fail;

	state->current_modulation = p->modulation;

fail:
	return ret;
}

/* ------------------------------------------------------------------------ */

static int lgdt3306a_agc_setup(struct lgdt3306a_state *state,
			      struct dtv_frontend_properties *p)
{
625
	/* TODO: anything we want to do here??? */
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
	lg_dbg("\n");

	switch (p->modulation) {
	case VSB_8:
		break;
	case QAM_64:
	case QAM_256:
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

/* ------------------------------------------------------------------------ */

static int lgdt3306a_set_inversion(struct lgdt3306a_state *state,
				       int inversion)
{
	int ret;

	lg_dbg("(%d)\n", inversion);

649
	ret = lgdt3306a_set_reg_bit(state, 0x0002, 2, inversion ? 1 : 0);
650 651 652 653 654 655 656 657 658 659
	return ret;
}

static int lgdt3306a_set_inversion_auto(struct lgdt3306a_state *state,
				       int enabled)
{
	int ret;

	lg_dbg("(%d)\n", enabled);

660 661
	/* 0=Manual 1=Auto(QAM only) */
	ret = lgdt3306a_set_reg_bit(state, 0x0002, 3, enabled);/* SPECINVAUTO=0x04 */
662 663 664 665 666 667 668 669 670 671
	return ret;
}

static int lgdt3306a_spectral_inversion(struct lgdt3306a_state *state,
				       struct dtv_frontend_properties *p,
				       int inversion)
{
	int ret = 0;

	lg_dbg("(%d)\n", inversion);
672 673
#if 0
/* FGR - spectral_inversion defaults already set for VSB and QAM; can enable later if desired */
674 675 676 677 678

	ret = lgdt3306a_set_inversion(state, inversion);

	switch (p->modulation) {
	case VSB_8:
679
		ret = lgdt3306a_set_inversion_auto(state, 0); /* Manual only for VSB */
680 681 682
		break;
	case QAM_64:
	case QAM_256:
683
		ret = lgdt3306a_set_inversion_auto(state, 1); /* Auto ok for QAM */
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
		break;
	default:
		ret = -EINVAL;
	}
#endif
	return ret;
}

static int lgdt3306a_set_if(struct lgdt3306a_state *state,
			   struct dtv_frontend_properties *p)
{
	int ret;
	u16 if_freq_khz;
	u8 nco1, nco2;

	switch (p->modulation) {
	case VSB_8:
		if_freq_khz = state->cfg->vsb_if_khz;
		break;
	case QAM_64:
	case QAM_256:
		if_freq_khz = state->cfg->qam_if_khz;
		break;
	default:
		return -EINVAL;
	}

711
	switch (if_freq_khz) {
712 713
	default:
	    lg_warn("IF=%d KHz is not supportted, 3250 assumed\n", if_freq_khz);
714 715
		/* fallthrough */
	case 3250:  /* 3.25Mhz */
716 717 718
		nco1 = 0x34;
		nco2 = 0x00;
		break;
719
	case 3500:  /* 3.50Mhz */
720 721 722
		nco1 = 0x38;
		nco2 = 0x00;
		break;
723
	case 4000:  /* 4.00Mhz */
724 725 726
		nco1 = 0x40;
		nco2 = 0x00;
		break;
727
	case 5000:  /* 5.00Mhz */
728 729 730
		nco1 = 0x50;
		nco2 = 0x00;
		break;
731
	case 5380: /* 5.38Mhz */
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
		nco1 = 0x56;
		nco2 = 0x14;
		break;
	}
	ret = lgdt3306a_write_reg(state, 0x0010, nco1);
	ret = lgdt3306a_write_reg(state, 0x0011, nco2);

	lg_dbg("if_freq=%d KHz->[%04x]\n", if_freq_khz, nco1<<8 | nco2);

	return 0;
}

/* ------------------------------------------------------------------------ */

static int lgdt3306a_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;

750
	if (state->cfg->deny_i2c_rptr) {
751 752 753 754 755
		lg_dbg("deny_i2c_rptr=%d\n", state->cfg->deny_i2c_rptr);
		return 0;
	}
	lg_dbg("(%d)\n", enable);

756
	return lgdt3306a_set_reg_bit(state, 0x0002, 7, enable ? 0 : 1); /* NI2CRPTEN=0x80 */
757 758 759 760 761 762 763
}

static int lgdt3306a_sleep(struct lgdt3306a_state *state)
{
	int ret;

	lg_dbg("\n");
764
	state->current_frequency = -1; /* force re-tune, when we wake */
765

766
	ret = lgdt3306a_mpeg_tristate(state, 1); /* disable data bus */
767 768 769
	if (lg_chkerr(ret))
		goto fail;

770
	ret = lgdt3306a_power(state, 0); /* power down */
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
	lg_chkerr(ret);

fail:
	return 0;
}

static int lgdt3306a_fe_sleep(struct dvb_frontend *fe)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;

	return lgdt3306a_sleep(state);
}

static int lgdt3306a_init(struct dvb_frontend *fe)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;
	u8 val;
	int ret;

	lg_dbg("\n");

792 793
	/* 1. Normal operation mode */
	ret = lgdt3306a_set_reg_bit(state, 0x0001, 0, 1); /* SIMFASTENB=0x01 */
794 795 796
	if (lg_chkerr(ret))
		goto fail;

797
	/* 2. Spectrum inversion auto detection (Not valid for VSB) */
798 799 800 801
	ret = lgdt3306a_set_inversion_auto(state, 0);
	if (lg_chkerr(ret))
		goto fail;

802
	/* 3. Spectrum inversion(According to the tuner configuration) */
803 804 805 806
	ret = lgdt3306a_set_inversion(state, 1);
	if (lg_chkerr(ret))
		goto fail;

807 808
	/* 4. Peak-to-peak voltage of ADC input signal */
	ret = lgdt3306a_set_reg_bit(state, 0x0004, 7, 1); /* ADCSEL1V=0x80=1Vpp; 0x00=2Vpp */
809 810 811
	if (lg_chkerr(ret))
		goto fail;

812 813
	/* 5. ADC output data capture clock phase */
	ret = lgdt3306a_set_reg_bit(state, 0x0004, 2, 0); /* 0=same phase as ADC clock */
814 815 816
	if (lg_chkerr(ret))
		goto fail;

817 818
	/* 5a. ADC sampling clock source */
	ret = lgdt3306a_set_reg_bit(state, 0x0004, 3, 0); /* ADCCLKPLLSEL=0x08; 0=use ext clock, not PLL */
819 820 821
	if (lg_chkerr(ret))
		goto fail;

822 823
	/* 6. Automatic PLL set */
	ret = lgdt3306a_set_reg_bit(state, 0x0005, 6, 0); /* PLLSETAUTO=0x40; 0=off */
824 825 826
	if (lg_chkerr(ret))
		goto fail;

827 828
	if (state->cfg->xtalMHz == 24) {	/* 24MHz */
		/* 7. Frequency for PLL output(0x2564 for 192MHz for 24MHz) */
829 830 831 832 833 834 835 836 837 838 839 840
		ret = lgdt3306a_read_reg(state, 0x0005, &val);
		if (lg_chkerr(ret))
			goto fail;
		val &= 0xC0;
		val |= 0x25;
		ret = lgdt3306a_write_reg(state, 0x0005, val);
		if (lg_chkerr(ret))
			goto fail;
		ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
		if (lg_chkerr(ret))
			goto fail;

841
		/* 8. ADC sampling frequency(0x180000 for 24MHz sampling) */
842 843 844 845 846 847 848 849 850
		ret = lgdt3306a_read_reg(state, 0x000D, &val);
		if (lg_chkerr(ret))
			goto fail;
		val &= 0xC0;
		val |= 0x18;
		ret = lgdt3306a_write_reg(state, 0x000D, val);
		if (lg_chkerr(ret))
			goto fail;

851 852
	} else if (state->cfg->xtalMHz == 25) { /* 25MHz */
		/* 7. Frequency for PLL output */
853 854 855 856 857 858 859 860 861 862 863 864
		ret = lgdt3306a_read_reg(state, 0x0005, &val);
		if (lg_chkerr(ret))
			goto fail;
		val &= 0xC0;
		val |= 0x25;
		ret = lgdt3306a_write_reg(state, 0x0005, val);
		if (lg_chkerr(ret))
			goto fail;
		ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
		if (lg_chkerr(ret))
			goto fail;

865
		/* 8. ADC sampling frequency(0x190000 for 25MHz sampling) */
866 867 868 869 870 871 872 873 874 875 876
		ret = lgdt3306a_read_reg(state, 0x000D, &val);
		if (lg_chkerr(ret))
			goto fail;
		val &= 0xC0;
		val |= 0x19;
		ret = lgdt3306a_write_reg(state, 0x000D, val);
		if (lg_chkerr(ret))
			goto fail;
	} else {
		lg_err("Bad xtalMHz=%d\n", state->cfg->xtalMHz);
	}
877 878 879 880
#if 0
	ret = lgdt3306a_write_reg(state, 0x000E, 0x00);
	ret = lgdt3306a_write_reg(state, 0x000F, 0x00);
#endif
881

882 883 884
	/* 9. Center frequency of input signal of ADC */
	ret = lgdt3306a_write_reg(state, 0x0010, 0x34); /* 3.25MHz */
	ret = lgdt3306a_write_reg(state, 0x0011, 0x00);
885

886 887
	/* 10. Fixed gain error value */
	ret = lgdt3306a_write_reg(state, 0x0014, 0); /* gain error=0 */
888

889
	/* 10a. VSB TR BW gear shift initial step */
890 891
	ret = lgdt3306a_read_reg(state, 0x103C, &val);
	val &= 0x0F;
892
	val |= 0x20; /* SAMGSAUTOSTL_V[3:0] = 2 */
893 894
	ret = lgdt3306a_write_reg(state, 0x103C, val);

895
	/* 10b. Timing offset calibration in low temperature for VSB */
896 897 898 899 900
	ret = lgdt3306a_read_reg(state, 0x103D, &val);
	val &= 0xFC;
	val |= 0x03;
	ret = lgdt3306a_write_reg(state, 0x103D, val);

901
	/* 10c. Timing offset calibration in low temperature for QAM */
902 903 904 905 906
	ret = lgdt3306a_read_reg(state, 0x1036, &val);
	val &= 0xF0;
	val |= 0x0C;
	ret = lgdt3306a_write_reg(state, 0x1036, val);

907
	/* 11. Using the imaginary part of CIR in CIR loading */
908
	ret = lgdt3306a_read_reg(state, 0x211F, &val);
909
	val &= 0xEF; /* do not use imaginary of CIR */
910 911
	ret = lgdt3306a_write_reg(state, 0x211F, val);

912
	/* 12. Control of no signal detector function */
913
	ret = lgdt3306a_read_reg(state, 0x2849, &val);
914
	val &= 0xEF; /* NOUSENOSIGDET=0, enable no signal detector */
915 916
	ret = lgdt3306a_write_reg(state, 0x2849, val);

917
	/* FGR - put demod in some known mode */
918 919
	ret = lgdt3306a_set_vsb(state);

920
	/* 13. TP stream format */
921 922
	ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);

923
	/* 14. disable output buses */
924 925
	ret = lgdt3306a_mpeg_tristate(state, 1);

926
	/* 15. Sleep (in reset) */
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
	ret = lgdt3306a_sleep(state);
	lg_chkerr(ret);

fail:
	return ret;
}

static int lgdt3306a_set_parameters(struct dvb_frontend *fe)
{
	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
	struct lgdt3306a_state *state = fe->demodulator_priv;
	int ret;

	lg_dbg("(%d, %d)\n", p->frequency, p->modulation);

942 943
	if (state->current_frequency  == p->frequency &&
	   state->current_modulation == p->modulation) {
944 945 946 947 948 949
		lg_dbg(" (already set, skipping ...)\n");
		return 0;
	}
	state->current_frequency = -1;
	state->current_modulation = -1;

950
	ret = lgdt3306a_power(state, 1); /* power up */
951 952 953 954 955 956 957
	if (lg_chkerr(ret))
		goto fail;

	if (fe->ops.tuner_ops.set_params) {
		ret = fe->ops.tuner_ops.set_params(fe);
		if (fe->ops.i2c_gate_ctrl)
			fe->ops.i2c_gate_ctrl(fe, 0);
958 959 960 961 962
#if 0
		if (lg_chkerr(ret))
			goto fail;
		state->current_frequency = p->frequency;
#endif
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
	}

	ret = lgdt3306a_set_modulation(state, p);
	if (lg_chkerr(ret))
		goto fail;

	ret = lgdt3306a_agc_setup(state, p);
	if (lg_chkerr(ret))
		goto fail;

	ret = lgdt3306a_set_if(state, p);
	if (lg_chkerr(ret))
		goto fail;

	ret = lgdt3306a_spectral_inversion(state, p,
978
					  state->cfg->spectral_inversion ? 1 : 0);
979 980 981 982 983 984 985 986 987 988 989 990 991
	if (lg_chkerr(ret))
		goto fail;

	ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
	if (lg_chkerr(ret))
		goto fail;

	ret = lgdt3306a_mpeg_mode_polarity(state,
					  state->cfg->tpclk_edge,
					  state->cfg->tpvalid_polarity);
	if (lg_chkerr(ret))
		goto fail;

992
	ret = lgdt3306a_mpeg_tristate(state, 0); /* enable data bus */
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	if (lg_chkerr(ret))
		goto fail;

	ret = lgdt3306a_soft_reset(state);
	if (lg_chkerr(ret))
		goto fail;

#ifdef DBG_DUMP
	lgdt3306a_DumpAllRegs(state);
#endif
	state->current_frequency = p->frequency;
fail:
	return ret;
}

static int lgdt3306a_get_frontend(struct dvb_frontend *fe)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;
	struct dtv_frontend_properties *p = &fe->dtv_property_cache;

	lg_dbg("(%u, %d)\n", state->current_frequency, state->current_modulation);

	p->modulation = state->current_modulation;
	p->frequency = state->current_frequency;
	return 0;
}

static enum dvbfe_algo lgdt3306a_get_frontend_algo(struct dvb_frontend *fe)
{
#if 1
	return DVBFE_ALGO_CUSTOM;
#else
	return DVBFE_ALGO_HW;
#endif
}

/* ------------------------------------------------------------------------ */
static void lgdt3306a_monitor_vsb(struct lgdt3306a_state *state)
{
	u8 val;
	int ret;
1034 1035
	u8 snrRef, maxPowerMan, nCombDet;
	u16 fbDlyCir;
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052

	ret = lgdt3306a_read_reg(state, 0x21A1, &val);
	snrRef = val & 0x3F;

	ret = lgdt3306a_read_reg(state, 0x2185, &maxPowerMan);

	ret = lgdt3306a_read_reg(state, 0x2191, &val);
	nCombDet = (val & 0x80) >> 7;

	ret = lgdt3306a_read_reg(state, 0x2180, &val);
	fbDlyCir = (val & 0x03) << 8;
	ret = lgdt3306a_read_reg(state, 0x2181, &val);
	fbDlyCir |= val;

	lg_dbg("snrRef=%d maxPowerMan=0x%x nCombDet=%d fbDlyCir=0x%x\n",
		snrRef, maxPowerMan, nCombDet, fbDlyCir);

1053
	/* Carrier offset sub loop bandwidth */
1054 1055 1056
	ret = lgdt3306a_read_reg(state, 0x1061, &val);
	val &= 0xF8;
	if ((snrRef > 18) && (maxPowerMan > 0x68) && (nCombDet == 0x01) && ((fbDlyCir == 0x03FF) || (fbDlyCir < 0x6C)))	{
1057 1058
		/* SNR is over 18dB and no ghosting */
		val |= 0x00; /* final bandwidth = 0 */
1059
	} else {
1060
		val |= 0x04; /* final bandwidth = 4 */
1061 1062 1063
	}
	ret = lgdt3306a_write_reg(state, 0x1061, val);

1064
	/* Adjust Notch Filter */
1065 1066
	ret = lgdt3306a_read_reg(state, 0x0024, &val);
	val &= 0x0F;
1067
	if (nCombDet == 0) { /* Turn on the Notch Filter */
1068 1069 1070 1071
		val |= 0x50;
	}
	ret = lgdt3306a_write_reg(state, 0x0024, val);

1072
	/* VSB Timing Recovery output normalization */
1073 1074 1075 1076 1077 1078
	ret = lgdt3306a_read_reg(state, 0x103D, &val);
	val &= 0xCF;
	val |= 0x20;
	ret = lgdt3306a_write_reg(state, 0x103D, val);
}

1079
static enum lgdt3306a_modulation lgdt3306a_check_oper_mode(struct lgdt3306a_state *state)
1080 1081 1082 1083 1084 1085 1086 1087
{
	u8 val = 0;
	int ret;

	ret = lgdt3306a_read_reg(state, 0x0081, &val);

	if (val & 0x80)	{
		lg_dbg("VSB\n");
1088
		return LG3306_VSB;
1089
	}
1090
	if (val & 0x08) {
1091 1092 1093 1094
		ret = lgdt3306a_read_reg(state, 0x00A6, &val);
		val = val >> 2;
		if (val & 0x01) {
			lg_dbg("QAM256\n");
1095
			return LG3306_QAM256;
1096 1097
		} else {
			lg_dbg("QAM64\n");
1098
			return LG3306_QAM64;
1099 1100 1101
		}
	}
	lg_warn("UNKNOWN\n");
1102
	return LG3306_UNKNOWN_MODE;
1103 1104
}

1105 1106
static enum lgdt3306a_lock_status lgdt3306a_check_lock_status(struct lgdt3306a_state *state,
			enum lgdt3306a_lock_check whatLock)
1107 1108 1109
{
	u8 val = 0;
	int ret;
1110 1111
	enum lgdt3306a_modulation	modeOper;
	enum lgdt3306a_lock_status lockStatus;
1112 1113 1114

	modeOper = LG3306_UNKNOWN_MODE;

1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	switch (whatLock) {
	case LG3306_SYNC_LOCK:
	{
		ret = lgdt3306a_read_reg(state, 0x00A6, &val);

		if ((val & 0x80) == 0x80)
			lockStatus = LG3306_LOCK;
		else
			lockStatus = LG3306_UNLOCK;

		lg_dbg("SYNC_LOCK=%x\n", lockStatus);
		break;
	}
	case LG3306_AGC_LOCK:
	{
		ret = lgdt3306a_read_reg(state, 0x0080, &val);

		if ((val & 0x40) == 0x40)
			lockStatus = LG3306_LOCK;
		else
			lockStatus = LG3306_UNLOCK;

		lg_dbg("AGC_LOCK=%x\n", lockStatus);
		break;
	}
	case LG3306_TR_LOCK:
1141
	{
1142 1143 1144
		modeOper = lgdt3306a_check_oper_mode(state);
		if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
			ret = lgdt3306a_read_reg(state, 0x1094, &val);
1145 1146 1147 1148 1149

			if ((val & 0x80) == 0x80)
				lockStatus = LG3306_LOCK;
			else
				lockStatus = LG3306_UNLOCK;
1150 1151
		} else
			lockStatus = LG3306_UNKNOWN_LOCK;
1152

1153 1154 1155 1156 1157 1158 1159
		lg_dbg("TR_LOCK=%x\n", lockStatus);
		break;
	}
	case LG3306_FEC_LOCK:
	{
		modeOper = lgdt3306a_check_oper_mode(state);
		if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
1160 1161
			ret = lgdt3306a_read_reg(state, 0x0080, &val);

1162
			if ((val & 0x10) == 0x10)
1163 1164 1165
				lockStatus = LG3306_LOCK;
			else
				lockStatus = LG3306_UNLOCK;
1166 1167
		} else
			lockStatus = LG3306_UNKNOWN_LOCK;
1168

1169 1170 1171
		lg_dbg("FEC_LOCK=%x\n", lockStatus);
		break;
	}
1172

1173 1174 1175 1176
	default:
		lockStatus = LG3306_UNKNOWN_LOCK;
		lg_warn("UNKNOWN whatLock=%d\n", whatLock);
		break;
1177 1178
	}

1179
	return lockStatus;
1180 1181
}

1182
static enum lgdt3306a_neverlock_status lgdt3306a_check_neverlock_status(struct lgdt3306a_state *state)
1183 1184 1185
{
	u8 val = 0;
	int ret;
1186
	enum lgdt3306a_neverlock_status lockStatus;
1187 1188

	ret = lgdt3306a_read_reg(state, 0x0080, &val);
1189
	lockStatus = (enum lgdt3306a_neverlock_status)(val & 0x03);
1190 1191 1192

	lg_dbg("NeverLock=%d", lockStatus);

1193
	return lockStatus;
1194 1195 1196 1197 1198 1199 1200 1201
}

static void lgdt3306a_pre_monitoring(struct lgdt3306a_state *state)
{
	u8 val = 0;
	int ret;
	u8 currChDiffACQ, snrRef, mainStrong, aiccrejStatus;

1202
	/* Channel variation */
1203 1204
	ret = lgdt3306a_read_reg(state, 0x21BC, &currChDiffACQ);

1205
	/* SNR of Frame sync */
1206 1207 1208
	ret = lgdt3306a_read_reg(state, 0x21A1, &val);
	snrRef = val & 0x3F;

1209
	/* Strong Main CIR */
1210 1211 1212 1213 1214 1215 1216 1217 1218
	ret = lgdt3306a_read_reg(state, 0x2199, &val);
	mainStrong = (val & 0x40) >> 6;

	ret = lgdt3306a_read_reg(state, 0x0090, &val);
	aiccrejStatus = (val & 0xF0) >> 4;

	lg_dbg("snrRef=%d mainStrong=%d aiccrejStatus=%d currChDiffACQ=0x%x\n",
		snrRef, mainStrong, aiccrejStatus, currChDiffACQ);

1219 1220 1221 1222
#if 0
	if ((mainStrong == 0) && (currChDiffACQ > 0x70)) /* Dynamic ghost exists */
#endif
	if (mainStrong == 0) {
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		ret = lgdt3306a_read_reg(state, 0x2135, &val);
		val &= 0x0F;
		val |= 0xA0;
		ret = lgdt3306a_write_reg(state, 0x2135, val);

		ret = lgdt3306a_read_reg(state, 0x2141, &val);
		val &= 0x3F;
		val |= 0x80;
		ret = lgdt3306a_write_reg(state, 0x2141, val);

		ret = lgdt3306a_write_reg(state, 0x2122, 0x70);
1234
	} else { /* Weak ghost or static channel */
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
		ret = lgdt3306a_read_reg(state, 0x2135, &val);
		val &= 0x0F;
		val |= 0x70;
		ret = lgdt3306a_write_reg(state, 0x2135, val);

		ret = lgdt3306a_read_reg(state, 0x2141, &val);
		val &= 0x3F;
		val |= 0x40;
		ret = lgdt3306a_write_reg(state, 0x2141, val);

		ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
	}

}

1250
static enum lgdt3306a_lock_status lgdt3306a_sync_lock_poll(struct lgdt3306a_state *state)
1251
{
1252
	enum lgdt3306a_lock_status syncLockStatus = LG3306_UNLOCK;
1253 1254 1255 1256 1257 1258 1259 1260 1261
	int	i;

	for (i = 0; i < 2; i++)	{
		msleep(30);

		syncLockStatus = lgdt3306a_check_lock_status(state, LG3306_SYNC_LOCK);

		if (syncLockStatus == LG3306_LOCK) {
			lg_dbg("locked(%d)\n", i);
1262
			return LG3306_LOCK;
1263 1264 1265
		}
	}
	lg_dbg("not locked\n");
1266
	return LG3306_UNLOCK;
1267 1268
}

1269
static enum lgdt3306a_lock_status lgdt3306a_fec_lock_poll(struct lgdt3306a_state *state)
1270
{
1271
	enum lgdt3306a_lock_status FECLockStatus = LG3306_UNLOCK;
1272 1273 1274 1275 1276 1277 1278 1279 1280
	int	i;

	for (i = 0; i < 2; i++)	{
		msleep(30);

		FECLockStatus = lgdt3306a_check_lock_status(state, LG3306_FEC_LOCK);

		if (FECLockStatus == LG3306_LOCK) {
			lg_dbg("locked(%d)\n", i);
1281
			return FECLockStatus;
1282 1283 1284
		}
	}
	lg_dbg("not locked\n");
1285
	return FECLockStatus;
1286 1287
}

1288
static enum lgdt3306a_neverlock_status lgdt3306a_neverlock_poll(struct lgdt3306a_state *state)
1289
{
1290
	enum lgdt3306a_neverlock_status NLLockStatus = LG3306_NL_FAIL;
1291 1292
	int	i;

1293
	for (i = 0; i < 5; i++) {
1294 1295 1296 1297 1298 1299
		msleep(30);

		NLLockStatus = lgdt3306a_check_neverlock_status(state);

		if (NLLockStatus == LG3306_NL_LOCK) {
			lg_dbg("NL_LOCK(%d)\n", i);
1300
			return NLLockStatus;
1301 1302 1303
		}
	}
	lg_dbg("NLLockStatus=%d\n", NLLockStatus);
1304
	return NLLockStatus;
1305 1306 1307 1308 1309 1310 1311 1312 1313
}

static u8 lgdt3306a_get_packet_error(struct lgdt3306a_state *state)
{
	u8 val;
	int ret;

	ret = lgdt3306a_read_reg(state, 0x00FA, &val);

1314
	return val;
1315 1316 1317 1318
}

static u32 log10_x1000(u32 x)
{
1319 1320 1321
	static u32 valx_x10[]     = {  10,  11,  13,  15,  17,  20,  25,  33,  41,  50,  59,  73,  87,  100 };
	static u32 log10x_x1000[] = {   0,  41, 114, 176, 230, 301, 398, 518, 613, 699, 771, 863, 939, 1000 };
	static u32 nelems = sizeof(valx_x10)/sizeof(valx_x10[0]);
1322
	u32 log_val = 0;
1323
	u32 i;
1324

1325 1326
	if (x <= 0)
		return -1000000; /* signal error */
1327

1328 1329 1330
	if (x < 10) {
		while (x < 10) {
			x = x * 10;
1331 1332
			log_val--;
		}
1333 1334
	} else if (x == 10) {
		return 0; /* log(1)=0 */
1335
	} else {
1336 1337
		while (x >= 100) {
			x = x / 10;
1338 1339
			log_val++;
		}
1340
	}
1341 1342
	log_val *= 1000;

1343 1344
	if (x == 10) /* was our input an exact multiple of 10 */
		return log_val;	/* don't need to interpolate */
1345

1346 1347 1348 1349
	/* find our place on the log curve */
	for (i = 1; i < nelems; i++) {
		if (valx_x10[i] >= x)
			break;
1350 1351 1352 1353 1354 1355
	}

	{
		u32 diff_val   = x - valx_x10[i-1];
		u32 step_val   = valx_x10[i] - valx_x10[i-1];
		u32 step_log10 = log10x_x1000[i] - log10x_x1000[i-1];
1356 1357 1358
		/* do a linear interpolation to get in-between values */
		return log_val + log10x_x1000[i-1] +
			((diff_val*step_log10) / step_val);
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	}
}

static u32 lgdt3306a_calculate_snr_x100(struct lgdt3306a_state *state)
{
	u32 mse;  /* Mean-Square Error */
	u32 pwr;  /* Constelation power */
	u32 snr_x100;

	mse = (read_reg(state, 0x00EC) << 8) |
	      (read_reg(state, 0x00ED));
	pwr = (read_reg(state, 0x00E8) << 8) |
	      (read_reg(state, 0x00E9));

	if (mse == 0) /* no signal */
		return 0;

1376
	snr_x100 = log10_x1000((pwr * 10000) / mse) - 3000;
1377 1378 1379 1380 1381
	lg_dbg("mse=%u, pwr=%u, snr_x100=%d\n", mse, pwr, snr_x100);

	return snr_x100;
}

1382
static enum lgdt3306a_lock_status lgdt3306a_vsb_lock_poll(struct lgdt3306a_state *state)
1383
{
1384 1385 1386
	u8 cnt = 0;
	u8 packet_error;
	u32 snr;
1387

1388
	while (1) {
1389 1390
		if (lgdt3306a_sync_lock_poll(state) == LG3306_UNLOCK) {
			lg_dbg("no sync lock!\n");
1391
			return LG3306_UNLOCK;
1392 1393 1394 1395 1396 1397
		} else {
			msleep(20);
			lgdt3306a_pre_monitoring(state);

			packet_error = lgdt3306a_get_packet_error(state);
			snr = lgdt3306a_calculate_snr_x100(state);
1398 1399
			lg_dbg("cnt=%d errors=%d snr=%d\n",
			       cnt, packet_error, snr);
1400

1401
			if ((snr < 1500) || (packet_error >= 0xff))
1402
				cnt++;
1403 1404
			else
				return LG3306_LOCK;
1405

1406
			if (cnt >= 10) {
1407
				lg_dbg("not locked!\n");
1408
				return LG3306_UNLOCK;
1409 1410 1411
			}
		}
	}
1412
	return LG3306_UNLOCK;
1413 1414
}

1415
static enum lgdt3306a_lock_status lgdt3306a_qam_lock_poll(struct lgdt3306a_state *state)
1416 1417 1418 1419 1420
{
	u8 cnt = 0;
	u8 packet_error;
	u32	snr;

1421 1422
	while (1) {
		if (lgdt3306a_fec_lock_poll(state) == LG3306_UNLOCK) {
1423
			lg_dbg("no fec lock!\n");
1424
			return LG3306_UNLOCK;
1425 1426 1427 1428 1429
		} else {
			msleep(20);

			packet_error = lgdt3306a_get_packet_error(state);
			snr = lgdt3306a_calculate_snr_x100(state);
1430 1431
			lg_dbg("cnt=%d errors=%d snr=%d\n",
			       cnt, packet_error, snr);
1432

1433
			if ((snr < 1500) || (packet_error >= 0xff))
1434
				cnt++;
1435 1436
			else
				return LG3306_LOCK;
1437

1438
			if (cnt >= 10) {
1439
				lg_dbg("not locked!\n");
1440
				return LG3306_UNLOCK;
1441 1442 1443
			}
		}
	}
1444
	return LG3306_UNLOCK;
1445 1446 1447 1448 1449 1450
}

static int lgdt3306a_read_status(struct dvb_frontend *fe, fe_status_t *status)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;
	u16 strength = 0;
1451 1452
	int ret = 0;

1453 1454
	if (fe->ops.tuner_ops.get_rf_strength) {
		ret = fe->ops.tuner_ops.get_rf_strength(fe, &strength);
1455
		if (ret == 0) {
1456 1457 1458 1459 1460 1461 1462
			lg_dbg("strength=%d\n", strength);
		} else {
			lg_dbg("fe->ops.tuner_ops.get_rf_strength() failed\n");
		}
	}

	*status = 0;
1463
	if (lgdt3306a_neverlock_poll(state) == LG3306_NL_LOCK) {
1464 1465 1466 1467 1468 1469
		*status |= FE_HAS_SIGNAL;
		*status |= FE_HAS_CARRIER;

		switch (state->current_modulation) {
		case QAM_256:
		case QAM_64:
1470
			if (lgdt3306a_qam_lock_poll(state) == LG3306_LOCK) {
1471 1472 1473 1474 1475 1476 1477
				*status |= FE_HAS_VITERBI;
				*status |= FE_HAS_SYNC;

				*status |= FE_HAS_LOCK;
			}
			break;
		case VSB_8:
1478
			if (lgdt3306a_vsb_lock_poll(state) == LG3306_LOCK) {
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
				*status |= FE_HAS_VITERBI;
				*status |= FE_HAS_SYNC;

				*status |= FE_HAS_LOCK;

				lgdt3306a_monitor_vsb(state);
			}
			break;
		default:
			ret = -EINVAL;
		}
	}
	return ret;
}


static int lgdt3306a_read_snr(struct dvb_frontend *fe, u16 *snr)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;

	state->snr = lgdt3306a_calculate_snr_x100(state);
	/* report SNR in dB * 10 */
	*snr = state->snr/10;

	return 0;
}

static int lgdt3306a_read_signal_strength(struct dvb_frontend *fe,
					 u16 *strength)
{
	/*
	 * Calculate some sort of "strength" from SNR
	 */
	struct lgdt3306a_state *state = fe->demodulator_priv;
1513
	u16 snr;  /* snr_x10 */
1514
	int ret;
1515
	u32 ref_snr; /* snr*100 */
1516 1517 1518 1519 1520 1521
	u32 str;

	*strength = 0;

	switch (state->current_modulation) {
	case VSB_8:
1522
		 ref_snr = 1600; /* 16dB */
1523 1524
		 break;
	case QAM_64:
1525
		 ref_snr = 2200; /* 22dB */
1526 1527
		 break;
	case QAM_256:
1528
		 ref_snr = 2800; /* 28dB */
1529 1530 1531 1532 1533 1534 1535 1536 1537
		 break;
	default:
		return -EINVAL;
	}

	ret = fe->ops.read_snr(fe, &snr);
	if (lg_chkerr(ret))
		goto fail;

1538
	if (state->snr <= (ref_snr - 100))
1539
		str = 0;
1540 1541
	else if (state->snr <= ref_snr)
		str = (0xffff * 65) / 100; /* 65% */
1542 1543 1544
	else {
		str = state->snr - ref_snr;
		str /= 50;
1545 1546
		str += 78; /* 78%-100% */
		if (str > 100)
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
			str = 100;
		str = (0xffff * str) / 100;
	}
	*strength = (u16)str;
	lg_dbg("strength=%u\n", *strength);

fail:
	return ret;
}

/* ------------------------------------------------------------------------ */

static int lgdt3306a_read_ber(struct dvb_frontend *fe, u32 *ber)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;
	u32 tmp;

	*ber = 0;
#if 1
1566 1567 1568 1569 1570 1571
	/* FGR - BUGBUG - I don't know what value is expected by dvb_core
	 * what is the scale of the value?? */
	tmp =              read_reg(state, 0x00FC); /* NBERVALUE[24-31] */
	tmp = (tmp << 8) | read_reg(state, 0x00FD); /* NBERVALUE[16-23] */
	tmp = (tmp << 8) | read_reg(state, 0x00FE); /* NBERVALUE[8-15] */
	tmp = (tmp << 8) | read_reg(state, 0x00FF); /* NBERVALUE[0-7] */
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
	*ber = tmp;
	lg_dbg("ber=%u\n", tmp);
#endif
	return 0;
}

static int lgdt3306a_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;

1582
	*ucblocks = 0;
1583
#if 1
1584 1585 1586
	/* FGR - BUGBUG - I don't know what value is expected by dvb_core
	 * what happens when value wraps? */
	*ucblocks = read_reg(state, 0x00F4); /* TPIFTPERRCNT[0-7] */
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
	lg_dbg("ucblocks=%u\n", *ucblocks);
#endif

	return 0;
}

static int lgdt3306a_tune(struct dvb_frontend *fe, bool re_tune, unsigned int mode_flags, unsigned int *delay, fe_status_t *status)
{
	int ret = 0;
	struct lgdt3306a_state *state = fe->demodulator_priv;

	lg_dbg("re_tune=%u\n", re_tune);

	if (re_tune) {
1601
		state->current_frequency = -1; /* force re-tune */
1602 1603
		ret = lgdt3306a_set_parameters(fe);
		if (ret != 0)
1604 1605 1606 1607 1608 1609 1610 1611 1612
			return ret;
	}
	*delay = 125;
	ret = lgdt3306a_read_status(fe, status);

	return ret;
}

static int lgdt3306a_get_tune_settings(struct dvb_frontend *fe,
1613 1614
				       struct dvb_frontend_tune_settings
				       *fe_tune_settings)
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
{
	fe_tune_settings->min_delay_ms = 100;
	lg_dbg("\n");
	return 0;
}

static int lgdt3306a_search(struct dvb_frontend *fe)
{
	fe_status_t status = 0;
	int i, ret;

	/* set frontend */
	ret = lgdt3306a_set_parameters(fe);
	if (ret)
		goto error;

	/* wait frontend lock */
	for (i = 20; i > 0; i--) {
		lg_dbg(": loop=%d\n", i);
		msleep(50);
		ret = lgdt3306a_read_status(fe, &status);
		if (ret)
			goto error;

		if (status & FE_HAS_LOCK)
			break;
	}

	/* check if we have a valid signal */
1644
	if (status & FE_HAS_LOCK)
1645
		return DVBFE_ALGO_SEARCH_SUCCESS;
1646
	else
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
		return DVBFE_ALGO_SEARCH_AGAIN;

error:
	lg_dbg("failed (%d)\n", ret);
	return DVBFE_ALGO_SEARCH_ERROR;
}

static void lgdt3306a_release(struct dvb_frontend *fe)
{
	struct lgdt3306a_state *state = fe->demodulator_priv;
1657

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
	lg_dbg("\n");
	kfree(state);
}

static struct dvb_frontend_ops lgdt3306a_ops;

struct dvb_frontend *lgdt3306a_attach(const struct lgdt3306a_config *config,
				     struct i2c_adapter *i2c_adap)
{
	struct lgdt3306a_state *state = NULL;
	int ret;
	u8 val;

	lg_dbg("(%d-%04x)\n",
	       i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
	       config ? config->i2c_addr : 0);

	state = kzalloc(sizeof(struct lgdt3306a_state), GFP_KERNEL);
	if (state == NULL)
		goto fail;

	state->cfg = config;
	state->i2c_adap = i2c_adap;

	memcpy(&state->frontend.ops, &lgdt3306a_ops,
	       sizeof(struct dvb_frontend_ops));
	state->frontend.demodulator_priv = state;

	/* verify that we're talking to a lg3306a */
1687 1688
	/* FGR - NOTE - there is no obvious ChipId to check; we check
	 * some "known" bits after reset, but it's still just a guess */
1689 1690 1691
	ret = lgdt3306a_read_reg(state, 0x0000, &val);
	if (lg_chkerr(ret))
		goto fail;
1692
	if ((val & 0x74) != 0x74) {
1693
		lg_warn("expected 0x74, got 0x%x\n", (val & 0x74));
1694 1695 1696
#if 0
		goto fail;	/* BUGBUG - re-enable when we know this is right */
#endif
1697 1698 1699 1700
	}
	ret = lgdt3306a_read_reg(state, 0x0001, &val);
	if (lg_chkerr(ret))
		goto fail;
1701
	if ((val & 0xF6) != 0xC6) {
1702
		lg_warn("expected 0xC6, got 0x%x\n", (val & 0xF6));
1703 1704 1705
#if 0
		goto fail;	/* BUGBUG - re-enable when we know this is right */
#endif
1706 1707 1708 1709
	}
	ret = lgdt3306a_read_reg(state, 0x0002, &val);
	if (lg_chkerr(ret))
		goto fail;
1710
	if ((val & 0x73) != 0x03) {
1711
		lg_warn("expected 0x03, got 0x%x\n", (val & 0x73));
1712 1713 1714
#if 0
		goto fail;	/* BUGBUG - re-enable when we know this is right */
#endif
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	}

	state->current_frequency = -1;
	state->current_modulation = -1;

	lgdt3306a_sleep(state);

	return &state->frontend;

fail:
	lg_warn("unable to detect LGDT3306A hardware\n");
	kfree(state);
	return NULL;
}
1729
EXPORT_SYMBOL(lgdt3306a_attach);
1730 1731 1732 1733

#ifdef DBG_DUMP

static const short regtab[] = {
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
	0x0000, /* SOFTRSTB 1'b1 1'b1 1'b1 ADCPDB 1'b1 PLLPDB GBBPDB 11111111 */
	0x0001, /* 1'b1 1'b1 1'b0 1'b0 AUTORPTRS */
	0x0002, /* NI2CRPTEN 1'b0 1'b0 1'b0 SPECINVAUT */
	0x0003, /* AGCRFOUT */
	0x0004, /* ADCSEL1V ADCCNT ADCCNF ADCCNS ADCCLKPLL */
	0x0005, /* PLLINDIVSE */
	0x0006, /* PLLCTRL[7:0] 11100001 */
	0x0007, /* SYSINITWAITTIME[7:0] (msec) 00001000 */
	0x0008, /* STDOPMODE[7:0] 10000000 */
	0x0009, /* 1'b0 1'b0 1'b0 STDOPDETTMODE[2:0] STDOPDETCMODE[1:0] 00011110 */
	0x000A, /* DAFTEN 1'b1 x x SCSYSLOCK */
	0x000B, /* SCSYSLOCKCHKTIME[7:0] (10msec) 01100100 */
	0x000D, /* x SAMPLING4 */
	0x000E, /* SAMFREQ[15:8] 00000000 */
	0x000F, /* SAMFREQ[7:0] 00000000 */
	0x0010, /* IFFREQ[15:8] 01100000 */
	0x0011, /* IFFREQ[7:0] 00000000 */
	0x0012, /* AGCEN AGCREFMO */
	0x0013, /* AGCRFFIXB AGCIFFIXB AGCLOCKDETRNGSEL[1:0] 1'b1 1'b0 1'b0 1'b0 11101000 */
	0x0014, /* AGCFIXVALUE[7:0] 01111111 */
	0x0015, /* AGCREF[15:8] 00001010 */
	0x0016, /* AGCREF[7:0] 11100100 */
	0x0017, /* AGCDELAY[7:0] 00100000 */
	0x0018, /* AGCRFBW[3:0] AGCIFBW[3:0] 10001000 */
	0x0019, /* AGCUDOUTMODE[1:0] AGCUDCTRLLEN[1:0] AGCUDCTRL */
	0x001C, /* 1'b1 PFEN MFEN AICCVSYNC */
	0x001D, /* 1'b0 1'b1 1'b0 1'b1 AICCVSYNC */
	0x001E, /* AICCALPHA[3:0] 1'b1 1'b0 1'b1 1'b0 01111010 */
	0x001F, /* AICCDETTH[19:16] AICCOFFTH[19:16] 00000000 */
	0x0020, /* AICCDETTH[15:8] 01111100 */
	0x0021, /* AICCDETTH[7:0] 00000000 */
	0x0022, /* AICCOFFTH[15:8] 00000101 */
	0x0023, /* AICCOFFTH[7:0] 11100000 */
	0x0024, /* AICCOPMODE3[1:0] AICCOPMODE2[1:0] AICCOPMODE1[1:0] AICCOPMODE0[1:0] 00000000 */
	0x0025, /* AICCFIXFREQ3[23:16] 00000000 */
	0x0026, /* AICCFIXFREQ3[15:8] 00000000 */
	0x0027, /* AICCFIXFREQ3[7:0] 00000000 */
	0x0028, /* AICCFIXFREQ2[23:16] 00000000 */
	0x0029, /* AICCFIXFREQ2[15:8] 00000000 */
	0x002A, /* AICCFIXFREQ2[7:0] 00000000 */
	0x002B, /* AICCFIXFREQ1[23:16] 00000000 */
	0x002C, /* AICCFIXFREQ1[15:8] 00000000 */
	0x002D, /* AICCFIXFREQ1[7:0] 00000000 */
	0x002E, /* AICCFIXFREQ0[23:16] 00000000 */
	0x002F, /* AICCFIXFREQ0[15:8] 00000000 */
	0x0030, /* AICCFIXFREQ0[7:0] 00000000 */
	0x0031, /* 1'b0 1'b1 1'b0 1'b0 x DAGC1STER */
	0x0032, /* DAGC1STEN DAGC1STER */
	0x0033, /* DAGC1STREF[15:8] 00001010 */
	0x0034, /* DAGC1STREF[7:0] 11100100 */
	0x0035, /* DAGC2NDE */
	0x0036, /* DAGC2NDREF[15:8] 00001010 */
	0x0037, /* DAGC2NDREF[7:0] 10000000 */
	0x0038, /* DAGC2NDLOCKDETRNGSEL[1:0] */
	0x003D, /* 1'b1 SAMGEARS */
	0x0040, /* SAMLFGMA */
	0x0041, /* SAMLFBWM */
	0x0044, /* 1'b1 CRGEARSHE */
	0x0045, /* CRLFGMAN */
	0x0046, /* CFLFBWMA */
	0x0047, /* CRLFGMAN */
	0x0048, /* x x x x CRLFGSTEP_VS[3:0] xxxx1001 */
	0x0049, /* CRLFBWMA */
	0x004A, /* CRLFBWMA */
	0x0050, /* 1'b0 1'b1 1'b1 1'b0 MSECALCDA */
	0x0070, /* TPOUTEN TPIFEN TPCLKOUTE */
	0x0071, /* TPSENB TPSSOPBITE */
	0x0073, /* TP47HINS x x CHBERINT PERMODE[1:0] PERINT[1:0] 1xx11100 */
	0x0075, /* x x x x x IQSWAPCTRL[2:0] xxxxx000 */
	0x0076, /* NBERCON NBERST NBERPOL NBERWSYN */
	0x0077, /* x NBERLOSTTH[2:0] NBERACQTH[3:0] x0000000 */
	0x0078, /* NBERPOLY[31:24] 00000000 */
	0x0079, /* NBERPOLY[23:16] 00000000 */
	0x007A, /* NBERPOLY[15:8] 00000000 */
	0x007B, /* NBERPOLY[7:0] 00000000 */
	0x007C, /* NBERPED[31:24] 00000000 */
	0x007D, /* NBERPED[23:16] 00000000 */
	0x007E, /* NBERPED[15:8] 00000000 */
	0x007F, /* NBERPED[7:0] 00000000 */
	0x0080, /* x AGCLOCK DAGCLOCK SYSLOCK x x NEVERLOCK[1:0] */
	0x0085, /* SPECINVST */
	0x0088, /* SYSLOCKTIME[15:8] */
	0x0089, /* SYSLOCKTIME[7:0] */
	0x008C, /* FECLOCKTIME[15:8] */
	0x008D, /* FECLOCKTIME[7:0] */
	0x008E, /* AGCACCOUT[15:8] */
	0x008F, /* AGCACCOUT[7:0] */
	0x0090, /* AICCREJSTATUS[3:0] AICCREJBUSY[3:0] */
	0x0091, /* AICCVSYNC */
	0x009C, /* CARRFREQOFFSET[15:8] */
	0x009D, /* CARRFREQOFFSET[7:0] */
	0x00A1, /* SAMFREQOFFSET[23:16] */
	0x00A2, /* SAMFREQOFFSET[15:8] */
	0x00A3, /* SAMFREQOFFSET[7:0] */
	0x00A6, /* SYNCLOCK SYNCLOCKH */
1829
#if 0 /* covered elsewhere */
1830 1831 1832 1833 1834 1835 1836 1837
	0x00E8, /* CONSTPWR[15:8] */
	0x00E9, /* CONSTPWR[7:0] */
	0x00EA, /* BMSE[15:8] */
	0x00EB, /* BMSE[7:0] */
	0x00EC, /* MSE[15:8] */
	0x00ED, /* MSE[7:0] */
	0x00EE, /* CONSTI[7:0] */
	0x00EF, /* CONSTQ[7:0] */
1838
#endif
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
	0x00F4, /* TPIFTPERRCNT[7:0] */
	0x00F5, /* TPCORREC */
	0x00F6, /* VBBER[15:8] */
	0x00F7, /* VBBER[7:0] */
	0x00F8, /* VABER[15:8] */
	0x00F9, /* VABER[7:0] */
	0x00FA, /* TPERRCNT[7:0] */
	0x00FB, /* NBERLOCK x x x x x x x */
	0x00FC, /* NBERVALUE[31:24] */
	0x00FD, /* NBERVALUE[23:16] */
	0x00FE, /* NBERVALUE[15:8] */
	0x00FF, /* NBERVALUE[7:0] */
	0x1000, /* 1'b0 WODAGCOU */
	0x1005, /* x x 1'b1 1'b1 x SRD_Q_QM */
	0x1009, /* SRDWAITTIME[7:0] (10msec) 00100011 */
	0x100A, /* SRDWAITTIME_CQS[7:0] (msec) 01100100 */
	0x101A, /* x 1'b1 1'b0 1'b0 x QMDQAMMODE[2:0] x100x010 */
	0x1036, /* 1'b0 1'b1 1'b0 1'b0 SAMGSEND_CQS[3:0] 01001110 */
	0x103C, /* SAMGSAUTOSTL_V[3:0] SAMGSAUTOEDL_V[3:0] 01000110 */
	0x103D, /* 1'b1 1'b1 SAMCNORMBP_V[1:0] 1'b0 1'b0 SAMMODESEL_V[1:0] 11100001 */
	0x103F, /* SAMZTEDSE */
	0x105D, /* EQSTATUSE */
	0x105F, /* x PMAPG2_V[2:0] x DMAPG2_V[2:0] x001x011 */
	0x1060, /* 1'b1 EQSTATUSE */
	0x1061, /* CRMAPBWSTL_V[3:0] CRMAPBWEDL_V[3:0] 00000100 */
	0x1065, /* 1'b0 x CRMODE_V[1:0] 1'b1 x 1'b1 x 0x111x1x */
	0x1066, /* 1'b0 1'b0 1'b1 1'b0 1'b1 PNBOOSTSE */
	0x1068, /* CREPHNGAIN2_V[3:0] CREPHNPBW_V[3:0] 10010001 */
	0x106E, /* x x x x x CREPHNEN_ */
	0x106F, /* CREPHNTH_V[7:0] 00010101 */
	0x1072, /* CRSWEEPN */
	0x1073, /* CRPGAIN_V[3:0] x x 1'b1 1'b1 1001xx11 */
	0x1074, /* CRPBW_V[3:0] x x 1'b1 1'b1 0001xx11 */
	0x1080, /* DAFTSTATUS[1:0] x x x x x x */
	0x1081, /* SRDSTATUS[1:0] x x x x x SRDLOCK */
	0x10A9, /* EQSTATUS_CQS[1:0] x x x x x x */
	0x10B7, /* EQSTATUS_V[1:0] x x x x x x */
1876
#if 0 /* SMART_ANT */
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
	0x1F00, /* MODEDETE */
	0x1F01, /* x x x x x x x SFNRST xxxxxxx0 */
	0x1F03, /* NUMOFANT[7:0] 10000000 */
	0x1F04, /* x SELMASK[6:0] x0000000 */
	0x1F05, /* x SETMASK[6:0] x0000000 */
	0x1F06, /* x TXDATA[6:0] x0000000 */
	0x1F07, /* x CHNUMBER[6:0] x0000000 */
	0x1F09, /* AGCTIME[23:16] 10011000 */
	0x1F0A, /* AGCTIME[15:8] 10010110 */
	0x1F0B, /* AGCTIME[7:0] 10000000 */
	0x1F0C, /* ANTTIME[31:24] 00000000 */
	0x1F0D, /* ANTTIME[23:16] 00000011 */
	0x1F0E, /* ANTTIME[15:8] 10010000 */
	0x1F0F, /* ANTTIME[7:0] 10010000 */
	0x1F11, /* SYNCTIME[23:16] 10011000 */
	0x1F12, /* SYNCTIME[15:8] 10010110 */
	0x1F13, /* SYNCTIME[7:0] 10000000 */
	0x1F14, /* SNRTIME[31:24] 00000001 */
	0x1F15, /* SNRTIME[23:16] 01111101 */
	0x1F16, /* SNRTIME[15:8] 01111000 */
	0x1F17, /* SNRTIME[7:0] 01000000 */
	0x1F19, /* FECTIME[23:16] 00000000 */
	0x1F1A, /* FECTIME[15:8] 01110010 */
	0x1F1B, /* FECTIME[7:0] 01110000 */
	0x1F1D, /* FECTHD[7:0] 00000011 */
	0x1F1F, /* SNRTHD[23:16] 00001000 */
	0x1F20, /* SNRTHD[15:8] 01111111 */
	0x1F21, /* SNRTHD[7:0] 10000101 */
	0x1F80, /* IRQFLG x x SFSDRFLG MODEBFLG SAVEFLG SCANFLG TRACKFLG */
	0x1F81, /* x SYNCCON SNRCON FECCON x STDBUSY SYNCRST AGCFZCO */
	0x1F82, /* x x x SCANOPCD[4:0] */
	0x1F83, /* x x x x MAINOPCD[3:0] */
	0x1F84, /* x x RXDATA[13:8] */
	0x1F85, /* RXDATA[7:0] */
	0x1F86, /* x x SDTDATA[13:8] */
	0x1F87, /* SDTDATA[7:0] */
	0x1F89, /* ANTSNR[23:16] */
	0x1F8A, /* ANTSNR[15:8] */
	0x1F8B, /* ANTSNR[7:0] */
	0x1F8C, /* x x x x ANTFEC[13:8] */
	0x1F8D, /* ANTFEC[7:0] */
	0x1F8E, /* MAXCNT[7:0] */
	0x1F8F, /* SCANCNT[7:0] */
	0x1F91, /* MAXPW[23:16] */
	0x1F92, /* MAXPW[15:8] */
	0x1F93, /* MAXPW[7:0] */
	0x1F95, /* CURPWMSE[23:16] */
	0x1F96, /* CURPWMSE[15:8] */
	0x1F97, /* CURPWMSE[7:0] */
1926
#endif /* SMART_ANT */
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
	0x211F, /* 1'b1 1'b1 1'b1 CIRQEN x x 1'b0 1'b0 1111xx00 */
	0x212A, /* EQAUTOST */
	0x2122, /* CHFAST[7:0] 01100000 */
	0x212B, /* FFFSTEP_V[3:0] x FBFSTEP_V[2:0] 0001x001 */
	0x212C, /* PHDEROTBWSEL[3:0] 1'b1 1'b1 1'b1 1'b0 10001110 */
	0x212D, /* 1'b1 1'b1 1'b1 1'b1 x x TPIFLOCKS */
	0x2135, /* DYNTRACKFDEQ[3:0] x 1'b0 1'b0 1'b0 1010x000 */
	0x2141, /* TRMODE[1:0] 1'b1 1'b1 1'b0 1'b1 1'b1 1'b1 01110111 */
	0x2162, /* AICCCTRLE */
	0x2173, /* PHNCNFCNT[7:0] 00000100 */
	0x2179, /* 1'b0 1'b0 1'b0 1'b1 x BADSINGLEDYNTRACKFBF[2:0] 0001x001 */
	0x217A, /* 1'b0 1'b0 1'b0 1'b1 x BADSLOWSINGLEDYNTRACKFBF[2:0] 0001x001 */
	0x217E, /* CNFCNTTPIF[7:0] 00001000 */
	0x217F, /* TPERRCNTTPIF[7:0] 00000001 */
	0x2180, /* x x x x x x FBDLYCIR[9:8] */
	0x2181, /* FBDLYCIR[7:0] */
	0x2185, /* MAXPWRMAIN[7:0] */
	0x2191, /* NCOMBDET x x x x x x x */
	0x2199, /* x MAINSTRON */
	0x219A, /* FFFEQSTEPOUT_V[3:0] FBFSTEPOUT_V[2:0] */
	0x21A1, /* x x SNRREF[5:0] */
	0x2845, /* 1'b0 1'b1 x x FFFSTEP_CQS[1:0] FFFCENTERTAP[1:0] 01xx1110 */
	0x2846, /* 1'b0 x 1'b0 1'b1 FBFSTEP_CQS[1:0] 1'b1 1'b0 0x011110 */
	0x2847, /* ENNOSIGDE */
	0x2849, /* 1'b1 1'b1 NOUSENOSI */
	0x284A, /* EQINITWAITTIME[7:0] 01100100 */
	0x3000, /* 1'b1 1'b1 1'b1 x x x 1'b0 RPTRSTM */
	0x3001, /* RPTRSTWAITTIME[7:0] (100msec) 00110010 */
	0x3031, /* FRAMELOC */
	0x3032, /* 1'b1 1'b0 1'b0 1'b0 x x FRAMELOCKMODE_CQS[1:0] 1000xx11 */
	0x30A9, /* VDLOCK_Q FRAMELOCK */
	0x30AA, /* MPEGLOCK */
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
};

#define numDumpRegs  (sizeof(regtab)/sizeof(regtab[0]))
static u8 regval1[numDumpRegs] = {0, };
static u8 regval2[numDumpRegs] = {0, };

static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state)
{
		memset(regval2, 0xff, sizeof(regval2));
		lgdt3306a_DumpRegs(state);
}

static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state)
{
	int i;
	int sav_debug = debug;
1975

1976 1977
	if ((debug & DBG_DUMP) == 0)
		return;
M
Michael Ira Krufky 已提交
1978
	debug &= ~DBG_REG; /* suppress DBG_REG during reg dump */
1979 1980 1981

	lg_info("\n");

1982
	for (i = 0; i < numDumpRegs; i++) {
1983
		lgdt3306a_read_reg(state, regtab[i], &regval1[i]);
1984 1985 1986
		if (regval1[i] != regval2[i]) {
			lg_info(" %04X = %02X\n", regtab[i], regval1[i]);
				regval2[i] = regval1[i];
1987 1988 1989 1990
		}
	}
	debug = sav_debug;
}
1991
#endif /* DBG_DUMP */
1992 1993 1994 1995 1996 1997 1998



static struct dvb_frontend_ops lgdt3306a_ops = {
	.delsys = { SYS_ATSC, SYS_DVBC_ANNEX_B },
	.info = {
		.name = "LG Electronics LGDT3306A VSB/QAM Frontend",
1999 2000 2001
#if 0
		.type               = FE_ATSC,
#endif
2002
		.frequency_min      = 54000000,
2003
		.frequency_max      = 858000000,
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
		.frequency_stepsize = 62500,
		.caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
	},
	.i2c_gate_ctrl        = lgdt3306a_i2c_gate_ctrl,
	.init                 = lgdt3306a_init,
	.sleep                = lgdt3306a_fe_sleep,
	/* if this is set, it overrides the default swzigzag */
	.tune                 = lgdt3306a_tune,
	.set_frontend         = lgdt3306a_set_parameters,
	.get_frontend         = lgdt3306a_get_frontend,
	.get_frontend_algo    = lgdt3306a_get_frontend_algo,
	.get_tune_settings    = lgdt3306a_get_tune_settings,
	.read_status          = lgdt3306a_read_status,
	.read_ber             = lgdt3306a_read_ber,
	.read_signal_strength = lgdt3306a_read_signal_strength,
	.read_snr             = lgdt3306a_read_snr,
	.read_ucblocks        = lgdt3306a_read_ucblocks,
	.release              = lgdt3306a_release,
	.ts_bus_ctrl          = lgdt3306a_ts_bus_ctrl,
	.search               = lgdt3306a_search,
};

MODULE_DESCRIPTION("LG Electronics LGDT3306A ATSC/QAM-B Demodulator Driver");
MODULE_AUTHOR("Fred Richter <frichter@hauppauge.com>");
MODULE_LICENSE("GPL");
MODULE_VERSION("0.2");

/*
 * Local variables:
 * c-basic-offset: 8
 * End:
 */