sata_inic162x.c 23.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5 6 7
/*
 * sata_inic162x.c - Driver for Initio 162x SATA controllers
 *
 * Copyright 2006  SUSE Linux Products GmbH
 * Copyright 2006  Tejun Heo <teheo@novell.com>
 *
8 9 10 11 12 13 14 15 16 17 18 19
 * **** WARNING ****
 *
 * This driver never worked properly and unfortunately data corruption is
 * relatively common.  There isn't anyone working on the driver and there's
 * no support from the vendor.  Do not use this driver in any production
 * environment.
 *
 * http://thread.gmane.org/gmane.linux.debian.devel.bugs.rc/378525/focus=54491
 * https://bugzilla.kernel.org/show_bug.cgi?id=60565
 *
 * *****************
 *
20 21 22 23
 * This controller is eccentric and easily locks up if something isn't
 * right.  Documentation is available at initio's website but it only
 * documents registers (not programming model).
 *
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
 * This driver has interesting history.  The first version was written
 * from the documentation and a 2.4 IDE driver posted on a Taiwan
 * company, which didn't use any IDMA features and couldn't handle
 * LBA48.  The resulting driver couldn't handle LBA48 devices either
 * making it pretty useless.
 *
 * After a while, initio picked the driver up, renamed it to
 * sata_initio162x, updated it to use IDMA for ATA DMA commands and
 * posted it on their website.  It only used ATA_PROT_DMA for IDMA and
 * attaching both devices and issuing IDMA and !IDMA commands
 * simultaneously broke it due to PIRQ masking interaction but it did
 * show how to use the IDMA (ADMA + some initio specific twists)
 * engine.
 *
 * Then, I picked up their changes again and here's the usable driver
 * which uses IDMA for everything.  Everything works now including
 * LBA48, CD/DVD burning, suspend/resume and hotplug.  There are some
 * issues tho.  Result Tf is not resported properly, NCQ isn't
 * supported yet and CD/DVD writing works with DMA assisted PIO
 * protocol (which, for native SATA devices, shouldn't cause any
 * noticeable difference).
 *
 * Anyways, so, here's finally a working driver for inic162x.  Enjoy!
 *
 * initio: If you guys wanna improve the driver regarding result TF
 * access and other stuff, please feel free to contact me.  I'll be
 * happy to assist.
51 52
 */

53
#include <linux/gfp.h>
54 55 56 57 58 59 60 61 62
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <scsi/scsi_host.h>
#include <linux/libata.h>
#include <linux/blkdev.h>
#include <scsi/scsi_device.h>

#define DRV_NAME	"sata_inic162x"
63
#define DRV_VERSION	"0.4"
64 65

enum {
T
Tejun Heo 已提交
66 67
	MMIO_BAR_PCI		= 5,
	MMIO_BAR_CARDBUS	= 1,
68 69 70

	NR_PORTS		= 2,

71 72 73 74
	IDMA_CPB_TBL_SIZE	= 4 * 32,

	INIC_DMA_BOUNDARY	= 0xffffff,

75
	HOST_ACTRL		= 0x08,
76 77 78 79 80 81 82 83
	HOST_CTL		= 0x7c,
	HOST_STAT		= 0x7e,
	HOST_IRQ_STAT		= 0xbc,
	HOST_IRQ_MASK		= 0xbe,

	PORT_SIZE		= 0x40,

	/* registers for ATA TF operation */
84 85 86 87 88 89 90 91 92
	PORT_TF_DATA		= 0x00,
	PORT_TF_FEATURE		= 0x01,
	PORT_TF_NSECT		= 0x02,
	PORT_TF_LBAL		= 0x03,
	PORT_TF_LBAM		= 0x04,
	PORT_TF_LBAH		= 0x05,
	PORT_TF_DEVICE		= 0x06,
	PORT_TF_COMMAND		= 0x07,
	PORT_TF_ALT_STAT	= 0x08,
93 94 95 96 97
	PORT_IRQ_STAT		= 0x09,
	PORT_IRQ_MASK		= 0x0a,
	PORT_PRD_CTL		= 0x0b,
	PORT_PRD_ADDR		= 0x0c,
	PORT_PRD_XFERLEN	= 0x10,
98 99
	PORT_CPB_CPBLAR		= 0x18,
	PORT_CPB_PTQFIFO	= 0x1c,
100 101 102

	/* IDMA register */
	PORT_IDMA_CTL		= 0x14,
103 104 105 106
	PORT_IDMA_STAT		= 0x16,

	PORT_RPQ_FIFO		= 0x1e,
	PORT_RPQ_CNT		= 0x1f,
107 108 109 110

	PORT_SCR		= 0x20,

	/* HOST_CTL bits */
B
Bob Stewart 已提交
111
	HCTL_LEDEN		= (1 << 3),  /* enable LED operation */
112
	HCTL_IRQOFF		= (1 << 8),  /* global IRQ off */
113 114 115
	HCTL_FTHD0		= (1 << 10), /* fifo threshold 0 */
	HCTL_FTHD1		= (1 << 11), /* fifo threshold 1*/
	HCTL_PWRDWN		= (1 << 12), /* power down PHYs */
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
	HCTL_SOFTRST		= (1 << 13), /* global reset (no phy reset) */
	HCTL_RPGSEL		= (1 << 15), /* register page select */

	HCTL_KNOWN_BITS		= HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
				  HCTL_RPGSEL,

	/* HOST_IRQ_(STAT|MASK) bits */
	HIRQ_PORT0		= (1 << 0),
	HIRQ_PORT1		= (1 << 1),
	HIRQ_SOFT		= (1 << 14),
	HIRQ_GLOBAL		= (1 << 15), /* STAT only */

	/* PORT_IRQ_(STAT|MASK) bits */
	PIRQ_OFFLINE		= (1 << 0),  /* device unplugged */
	PIRQ_ONLINE		= (1 << 1),  /* device plugged */
	PIRQ_COMPLETE		= (1 << 2),  /* completion interrupt */
	PIRQ_FATAL		= (1 << 3),  /* fatal error */
	PIRQ_ATA		= (1 << 4),  /* ATA interrupt */
	PIRQ_REPLY		= (1 << 5),  /* reply FIFO not empty */
	PIRQ_PENDING		= (1 << 7),  /* port IRQ pending (STAT only) */

	PIRQ_ERR		= PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
138
	PIRQ_MASK_DEFAULT	= PIRQ_REPLY | PIRQ_ATA,
139 140 141 142 143 144 145 146 147
	PIRQ_MASK_FREEZE	= 0xff,

	/* PORT_PRD_CTL bits */
	PRD_CTL_START		= (1 << 0),
	PRD_CTL_WR		= (1 << 3),
	PRD_CTL_DMAEN		= (1 << 7),  /* DMA enable */

	/* PORT_IDMA_CTL bits */
	IDMA_CTL_RST_ATA	= (1 << 2),  /* hardreset ATA bus */
148
	IDMA_CTL_RST_IDMA	= (1 << 5),  /* reset IDMA machinery */
149 150
	IDMA_CTL_GO		= (1 << 7),  /* IDMA mode go */
	IDMA_CTL_ATA_NIEN	= (1 << 8),  /* ATA IRQ disable */
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187

	/* PORT_IDMA_STAT bits */
	IDMA_STAT_PERR		= (1 << 0),  /* PCI ERROR MODE */
	IDMA_STAT_CPBERR	= (1 << 1),  /* ADMA CPB error */
	IDMA_STAT_LGCY		= (1 << 3),  /* ADMA legacy */
	IDMA_STAT_UIRQ		= (1 << 4),  /* ADMA unsolicited irq */
	IDMA_STAT_STPD		= (1 << 5),  /* ADMA stopped */
	IDMA_STAT_PSD		= (1 << 6),  /* ADMA pause */
	IDMA_STAT_DONE		= (1 << 7),  /* ADMA done */

	IDMA_STAT_ERR		= IDMA_STAT_PERR | IDMA_STAT_CPBERR,

	/* CPB Control Flags*/
	CPB_CTL_VALID		= (1 << 0),  /* CPB valid */
	CPB_CTL_QUEUED		= (1 << 1),  /* queued command */
	CPB_CTL_DATA		= (1 << 2),  /* data, rsvd in datasheet */
	CPB_CTL_IEN		= (1 << 3),  /* PCI interrupt enable */
	CPB_CTL_DEVDIR		= (1 << 4),  /* device direction control */

	/* CPB Response Flags */
	CPB_RESP_DONE		= (1 << 0),  /* ATA command complete */
	CPB_RESP_REL		= (1 << 1),  /* ATA release */
	CPB_RESP_IGNORED	= (1 << 2),  /* CPB ignored */
	CPB_RESP_ATA_ERR	= (1 << 3),  /* ATA command error */
	CPB_RESP_SPURIOUS	= (1 << 4),  /* ATA spurious interrupt error */
	CPB_RESP_UNDERFLOW	= (1 << 5),  /* APRD deficiency length error */
	CPB_RESP_OVERFLOW	= (1 << 6),  /* APRD exccess length error */
	CPB_RESP_CPB_ERR	= (1 << 7),  /* CPB error flag */

	/* PRD Control Flags */
	PRD_DRAIN		= (1 << 1),  /* ignore data excess */
	PRD_CDB			= (1 << 2),  /* atapi packet command pointer */
	PRD_DIRECT_INTR		= (1 << 3),  /* direct interrupt */
	PRD_DMA			= (1 << 4),  /* data transfer method */
	PRD_WRITE		= (1 << 5),  /* data dir, rsvd in datasheet */
	PRD_IOM			= (1 << 6),  /* io/memory transfer */
	PRD_END			= (1 << 7),  /* APRD chain end */
188 189
};

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
/* Comman Parameter Block */
struct inic_cpb {
	u8		resp_flags;	/* Response Flags */
	u8		error;		/* ATA Error */
	u8		status;		/* ATA Status */
	u8		ctl_flags;	/* Control Flags */
	__le32		len;		/* Total Transfer Length */
	__le32		prd;		/* First PRD pointer */
	u8		rsvd[4];
	/* 16 bytes */
	u8		feature;	/* ATA Feature */
	u8		hob_feature;	/* ATA Ex. Feature */
	u8		device;		/* ATA Device/Head */
	u8		mirctl;		/* Mirror Control */
	u8		nsect;		/* ATA Sector Count */
	u8		hob_nsect;	/* ATA Ex. Sector Count */
	u8		lbal;		/* ATA Sector Number */
	u8		hob_lbal;	/* ATA Ex. Sector Number */
	u8		lbam;		/* ATA Cylinder Low */
	u8		hob_lbam;	/* ATA Ex. Cylinder Low */
	u8		lbah;		/* ATA Cylinder High */
	u8		hob_lbah;	/* ATA Ex. Cylinder High */
	u8		command;	/* ATA Command */
	u8		ctl;		/* ATA Control */
	u8		slave_error;	/* Slave ATA Error */
	u8		slave_status;	/* Slave ATA Status */
	/* 32 bytes */
} __packed;

/* Physical Region Descriptor */
struct inic_prd {
	__le32		mad;		/* Physical Memory Address */
	__le16		len;		/* Transfer Length */
	u8		rsvd;
	u8		flags;		/* Control Flags */
} __packed;

struct inic_pkt {
	struct inic_cpb	cpb;
229 230
	struct inic_prd	prd[LIBATA_MAX_PRD + 1];	/* + 1 for cdb */
	u8		cdb[ATAPI_CDB_LEN];
231 232
} __packed;

233
struct inic_host_priv {
T
Tejun Heo 已提交
234
	void __iomem	*mmio_base;
T
Tejun Heo 已提交
235
	u16		cached_hctl;
236 237 238
};

struct inic_port_priv {
239 240 241 242
	struct inic_pkt	*pkt;
	dma_addr_t	pkt_dma;
	u32		*cpb_tbl;
	dma_addr_t	cpb_tbl_dma;
243 244 245
};

static struct scsi_host_template inic_sht = {
246
	ATA_BASE_SHT(DRV_NAME),
247 248 249 250 251 252 253 254 255
	.sg_tablesize		= LIBATA_MAX_PRD, /* maybe it can be larger? */

	/*
	 * This controller is braindamaged.  dma_boundary is 0xffff like others
	 * but it will lock up the whole machine HARD if 65536 byte PRD entry
	 * is fed.  Reduce maximum segment size.
	 */
	.dma_boundary		= INIC_DMA_BOUNDARY,
	.max_segment_size	= 65536 - 512,
256 257 258 259 260 261 262 263
};

static const int scr_map[] = {
	[SCR_STATUS]	= 0,
	[SCR_ERROR]	= 1,
	[SCR_CONTROL]	= 2,
};

264
static void __iomem *inic_port_base(struct ata_port *ap)
265
{
T
Tejun Heo 已提交
266 267 268
	struct inic_host_priv *hpriv = ap->host->private_data;

	return hpriv->mmio_base + ap->port_no * PORT_SIZE;
269 270 271 272 273 274
}

static void inic_reset_port(void __iomem *port_base)
{
	void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;

275 276 277
	/* stop IDMA engine */
	readw(idma_ctl); /* flush */
	msleep(1);
278 279

	/* mask IRQ and assert reset */
280
	writew(IDMA_CTL_RST_IDMA, idma_ctl);
281 282 283 284
	readw(idma_ctl); /* flush */
	msleep(1);

	/* release reset */
285
	writew(0, idma_ctl);
286 287 288 289 290

	/* clear irq */
	writeb(0xff, port_base + PORT_IRQ_STAT);
}

T
Tejun Heo 已提交
291
static int inic_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
292
{
T
Tejun Heo 已提交
293
	void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
294 295

	if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
296
		return -EINVAL;
297

298
	*val = readl(scr_addr + scr_map[sc_reg] * 4);
299 300 301

	/* this controller has stuck DIAG.N, ignore it */
	if (sc_reg == SCR_ERROR)
302 303
		*val &= ~SERR_PHYRDY_CHG;
	return 0;
304 305
}

T
Tejun Heo 已提交
306
static int inic_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
307
{
T
Tejun Heo 已提交
308
	void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
309 310

	if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
311
		return -EINVAL;
312 313

	writel(val, scr_addr + scr_map[sc_reg] * 4);
314
	return 0;
315 316
}

317
static void inic_stop_idma(struct ata_port *ap)
318 319
{
	void __iomem *port_base = inic_port_base(ap);
320 321 322 323 324 325 326 327

	readb(port_base + PORT_RPQ_FIFO);
	readb(port_base + PORT_RPQ_CNT);
	writew(0, port_base + PORT_IDMA_CTL);
}

static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
{
T
Tejun Heo 已提交
328
	struct ata_eh_info *ehi = &ap->link.eh_info;
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	struct inic_port_priv *pp = ap->private_data;
	struct inic_cpb *cpb = &pp->pkt->cpb;
	bool freeze = false;

	ata_ehi_clear_desc(ehi);
	ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
			  irq_stat, idma_stat);

	inic_stop_idma(ap);

	if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
		ata_ehi_push_desc(ehi, "hotplug");
		ata_ehi_hotplugged(ehi);
		freeze = true;
	}

	if (idma_stat & IDMA_STAT_PERR) {
		ata_ehi_push_desc(ehi, "PCI error");
		freeze = true;
	}

	if (idma_stat & IDMA_STAT_CPBERR) {
		ata_ehi_push_desc(ehi, "CPB error");

		if (cpb->resp_flags & CPB_RESP_IGNORED) {
			__ata_ehi_push_desc(ehi, " ignored");
			ehi->err_mask |= AC_ERR_INVALID;
			freeze = true;
		}

		if (cpb->resp_flags & CPB_RESP_ATA_ERR)
			ehi->err_mask |= AC_ERR_DEV;

		if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
			__ata_ehi_push_desc(ehi, " spurious-intr");
			ehi->err_mask |= AC_ERR_HSM;
			freeze = true;
		}

		if (cpb->resp_flags &
		    (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
			__ata_ehi_push_desc(ehi, " data-over/underflow");
			ehi->err_mask |= AC_ERR_HSM;
			freeze = true;
		}
	}

	if (freeze)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
}

static void inic_host_intr(struct ata_port *ap)
{
	void __iomem *port_base = inic_port_base(ap);
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
386
	u8 irq_stat;
387
	u16 idma_stat;
388

389
	/* read and clear IRQ status */
390 391
	irq_stat = readb(port_base + PORT_IRQ_STAT);
	writeb(irq_stat, port_base + PORT_IRQ_STAT);
392 393 394 395 396
	idma_stat = readw(port_base + PORT_IDMA_STAT);

	if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
		inic_host_err_intr(ap, irq_stat, idma_stat);

397
	if (unlikely(!qc))
398 399
		goto spurious;

400 401
	if (likely(idma_stat & IDMA_STAT_DONE)) {
		inic_stop_idma(ap);
402

403 404 405 406 407 408
		/* Depending on circumstances, device error
		 * isn't reported by IDMA, check it explicitly.
		 */
		if (unlikely(readb(port_base + PORT_TF_COMMAND) &
			     (ATA_DF | ATA_ERR)))
			qc->err_mask |= AC_ERR_DEV;
409

410 411
		ata_qc_complete(qc);
		return;
412 413
	}

414
 spurious:
415 416
	ata_port_warn(ap, "unhandled interrupt: cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
		      qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
417 418 419 420 421
}

static irqreturn_t inic_interrupt(int irq, void *dev_instance)
{
	struct ata_host *host = dev_instance;
T
Tejun Heo 已提交
422
	struct inic_host_priv *hpriv = host->private_data;
423
	u16 host_irq_stat;
424
	int i, handled = 0;
425

T
Tejun Heo 已提交
426
	host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
427 428 429 430 431 432

	if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
		goto out;

	spin_lock(&host->lock);

T
Tejun Heo 已提交
433 434 435
	for (i = 0; i < NR_PORTS; i++)
		if (host_irq_stat & (HIRQ_PORT0 << i)) {
			inic_host_intr(host->ports[i]);
436 437 438 439 440 441 442 443 444
			handled++;
		}

	spin_unlock(&host->lock);

 out:
	return IRQ_RETVAL(handled);
}

445 446 447 448 449 450 451 452 453 454 455 456 457
static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
{
	/* For some reason ATAPI_PROT_DMA doesn't work for some
	 * commands including writes and other misc ops.  Use PIO
	 * protocol instead, which BTW is driven by the DMA engine
	 * anyway, so it shouldn't make much difference for native
	 * SATA devices.
	 */
	if (atapi_cmd_type(qc->cdb[0]) == READ)
		return 0;
	return 1;
}

458 459 460 461
static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
{
	struct scatterlist *sg;
	unsigned int si;
462
	u8 flags = 0;
463 464 465 466

	if (qc->tf.flags & ATA_TFLAG_WRITE)
		flags |= PRD_WRITE;

467 468 469
	if (ata_is_dma(qc->tf.protocol))
		flags |= PRD_DMA;

470 471 472 473 474 475 476 477 478 479 480
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		prd->mad = cpu_to_le32(sg_dma_address(sg));
		prd->len = cpu_to_le16(sg_dma_len(sg));
		prd->flags = flags;
		prd++;
	}

	WARN_ON(!si);
	prd[-1].flags |= PRD_END;
}

481
static enum ata_completion_errors inic_qc_prep(struct ata_queued_cmd *qc)
482 483 484 485 486
{
	struct inic_port_priv *pp = qc->ap->private_data;
	struct inic_pkt *pkt = pp->pkt;
	struct inic_cpb *cpb = &pkt->cpb;
	struct inic_prd *prd = pkt->prd;
487 488
	bool is_atapi = ata_is_atapi(qc->tf.protocol);
	bool is_data = ata_is_data(qc->tf.protocol);
489
	unsigned int cdb_len = 0;
490 491 492

	VPRINTK("ENTER\n");

493
	if (is_atapi)
494
		cdb_len = qc->dev->cdb_len;
495 496 497 498

	/* prepare packet, based on initio driver */
	memset(pkt, 0, sizeof(struct inic_pkt));

499
	cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
500
	if (is_atapi || is_data)
501
		cpb->ctl_flags |= CPB_CTL_DATA;
502

503
	cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));

	cpb->device = qc->tf.device;
	cpb->feature = qc->tf.feature;
	cpb->nsect = qc->tf.nsect;
	cpb->lbal = qc->tf.lbal;
	cpb->lbam = qc->tf.lbam;
	cpb->lbah = qc->tf.lbah;

	if (qc->tf.flags & ATA_TFLAG_LBA48) {
		cpb->hob_feature = qc->tf.hob_feature;
		cpb->hob_nsect = qc->tf.hob_nsect;
		cpb->hob_lbal = qc->tf.hob_lbal;
		cpb->hob_lbam = qc->tf.hob_lbam;
		cpb->hob_lbah = qc->tf.hob_lbah;
	}

	cpb->command = qc->tf.command;
	/* don't load ctl - dunno why.  it's like that in the initio driver */

524 525 526 527 528 529 530 531 532 533 534 535
	/* setup PRD for CDB */
	if (is_atapi) {
		memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
		prd->mad = cpu_to_le32(pp->pkt_dma +
				       offsetof(struct inic_pkt, cdb));
		prd->len = cpu_to_le16(cdb_len);
		prd->flags = PRD_CDB | PRD_WRITE;
		if (!is_data)
			prd->flags |= PRD_END;
		prd++;
	}

536
	/* setup sg table */
537 538
	if (is_data)
		inic_fill_sg(prd, qc);
539 540

	pp->cpb_tbl[0] = pp->pkt_dma;
541 542

	return AC_ERR_OK;
543 544
}

545 546 547
static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
548
	void __iomem *port_base = inic_port_base(ap);
549

550
	/* fire up the ADMA engine */
B
Bob Stewart 已提交
551
	writew(HCTL_FTHD0 | HCTL_LEDEN, port_base + HOST_CTL);
552 553
	writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
	writeb(0, port_base + PORT_CPB_PTQFIFO);
554

555
	return 0;
556 557
}

558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	void __iomem *port_base = inic_port_base(ap);

	tf->feature	= readb(port_base + PORT_TF_FEATURE);
	tf->nsect	= readb(port_base + PORT_TF_NSECT);
	tf->lbal	= readb(port_base + PORT_TF_LBAL);
	tf->lbam	= readb(port_base + PORT_TF_LBAM);
	tf->lbah	= readb(port_base + PORT_TF_LBAH);
	tf->device	= readb(port_base + PORT_TF_DEVICE);
	tf->command	= readb(port_base + PORT_TF_COMMAND);
}

static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
{
	struct ata_taskfile *rtf = &qc->result_tf;
	struct ata_taskfile tf;

	/* FIXME: Except for status and error, result TF access
	 * doesn't work.  I tried reading from BAR0/2, CPB and BAR5.
	 * None works regardless of which command interface is used.
	 * For now return true iff status indicates device error.
	 * This means that we're reporting bogus sector for RW
	 * failures.  Eeekk....
	 */
	inic_tf_read(qc->ap, &tf);

	if (!(tf.command & ATA_ERR))
		return false;

	rtf->command = tf.command;
	rtf->feature = tf.feature;
	return true;
}

593 594 595 596
static void inic_freeze(struct ata_port *ap)
{
	void __iomem *port_base = inic_port_base(ap);

597
	writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
598 599 600 601 602 603 604 605
	writeb(0xff, port_base + PORT_IRQ_STAT);
}

static void inic_thaw(struct ata_port *ap)
{
	void __iomem *port_base = inic_port_base(ap);

	writeb(0xff, port_base + PORT_IRQ_STAT);
606
	writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
607 608
}

609 610 611 612 613 614 615
static int inic_check_ready(struct ata_link *link)
{
	void __iomem *port_base = inic_port_base(link->ap);

	return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
}

616 617 618 619
/*
 * SRST and SControl hardreset don't give valid signature on this
 * controller.  Only controller specific hardreset mechanism works.
 */
T
Tejun Heo 已提交
620
static int inic_hardreset(struct ata_link *link, unsigned int *class,
621
			  unsigned long deadline)
622
{
T
Tejun Heo 已提交
623
	struct ata_port *ap = link->ap;
624 625
	void __iomem *port_base = inic_port_base(ap);
	void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
T
Tejun Heo 已提交
626
	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
627 628 629 630 631
	int rc;

	/* hammer it into sane state */
	inic_reset_port(port_base);

632
	writew(IDMA_CTL_RST_ATA, idma_ctl);
633
	readw(idma_ctl);	/* flush */
634
	ata_msleep(ap, 1);
635
	writew(0, idma_ctl);
636

T
Tejun Heo 已提交
637
	rc = sata_link_resume(link, timing, deadline);
638
	if (rc) {
639 640 641
		ata_link_warn(link,
			      "failed to resume link after reset (errno=%d)\n",
			      rc);
642 643 644 645
		return rc;
	}

	*class = ATA_DEV_NONE;
T
Tejun Heo 已提交
646
	if (ata_link_online(link)) {
647 648
		struct ata_taskfile tf;

649
		/* wait for link to become ready */
650
		rc = ata_wait_after_reset(link, deadline, inic_check_ready);
T
Tejun Heo 已提交
651 652
		/* link occupied, -ENODEV too is an error */
		if (rc) {
653 654 655
			ata_link_warn(link,
				      "device not ready after hardreset (errno=%d)\n",
				      rc);
656
			return rc;
657 658
		}

659
		inic_tf_read(ap, &tf);
660 661 662 663 664 665 666 667 668 669 670
		*class = ata_dev_classify(&tf);
	}

	return 0;
}

static void inic_error_handler(struct ata_port *ap)
{
	void __iomem *port_base = inic_port_base(ap);

	inic_reset_port(port_base);
671
	ata_std_error_handler(ap);
672 673 674 675 676
}

static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
{
	/* make DMA engine forget about the failed command */
677
	if (qc->flags & ATA_QCFLAG_FAILED)
678 679 680 681 682 683
		inic_reset_port(inic_port_base(qc->ap));
}

static void init_port(struct ata_port *ap)
{
	void __iomem *port_base = inic_port_base(ap);
684
	struct inic_port_priv *pp = ap->private_data;
685

686 687 688 689
	/* clear packet and CPB table */
	memset(pp->pkt, 0, sizeof(struct inic_pkt));
	memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);

690
	/* setup CPB lookup table addresses */
691
	writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
692 693 694 695 696 697 698 699 700 701
}

static int inic_port_resume(struct ata_port *ap)
{
	init_port(ap);
	return 0;
}

static int inic_port_start(struct ata_port *ap)
{
702
	struct device *dev = ap->host->dev;
703 704 705
	struct inic_port_priv *pp;

	/* alloc and initialize private data */
706
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
707 708 709 710 711
	if (!pp)
		return -ENOMEM;
	ap->private_data = pp;

	/* Alloc resources */
712 713 714 715 716 717 718 719 720 721
	pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
				      &pp->pkt_dma, GFP_KERNEL);
	if (!pp->pkt)
		return -ENOMEM;

	pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
					  &pp->cpb_tbl_dma, GFP_KERNEL);
	if (!pp->cpb_tbl)
		return -ENOMEM;

722 723 724 725 726 727
	init_port(ap);

	return 0;
}

static struct ata_port_operations inic_port_ops = {
728
	.inherits		= &sata_port_ops,
729

730
	.check_atapi_dma	= inic_check_atapi_dma,
731
	.qc_prep		= inic_qc_prep,
732
	.qc_issue		= inic_qc_issue,
733
	.qc_fill_rtf		= inic_qc_fill_rtf,
734 735 736

	.freeze			= inic_freeze,
	.thaw			= inic_thaw,
737
	.hardreset		= inic_hardreset,
738 739 740
	.error_handler		= inic_error_handler,
	.post_internal_cmd	= inic_post_internal_cmd,

741 742
	.scr_read		= inic_scr_read,
	.scr_write		= inic_scr_write,
743

744
	.port_resume		= inic_port_resume,
745 746 747
	.port_start		= inic_port_start,
};

748
static const struct ata_port_info inic_port_info = {
749
	.flags			= ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
750 751
	.pio_mask		= ATA_PIO4,
	.mwdma_mask		= ATA_MWDMA2,
752
	.udma_mask		= ATA_UDMA6,
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	.port_ops		= &inic_port_ops
};

static int init_controller(void __iomem *mmio_base, u16 hctl)
{
	int i;
	u16 val;

	hctl &= ~HCTL_KNOWN_BITS;

	/* Soft reset whole controller.  Spec says reset duration is 3
	 * PCI clocks, be generous and give it 10ms.
	 */
	writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
	readw(mmio_base + HOST_CTL); /* flush */

	for (i = 0; i < 10; i++) {
		msleep(1);
		val = readw(mmio_base + HOST_CTL);
		if (!(val & HCTL_SOFTRST))
			break;
	}

	if (val & HCTL_SOFTRST)
		return -EIO;

	/* mask all interrupts and reset ports */
	for (i = 0; i < NR_PORTS; i++) {
		void __iomem *port_base = mmio_base + i * PORT_SIZE;

		writeb(0xff, port_base + PORT_IRQ_MASK);
		inic_reset_port(port_base);
	}

	/* port IRQ is masked now, unmask global IRQ */
	writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
	val = readw(mmio_base + HOST_IRQ_MASK);
	val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
	writew(val, mmio_base + HOST_IRQ_MASK);

	return 0;
}

796
#ifdef CONFIG_PM_SLEEP
797 798
static int inic_pci_device_resume(struct pci_dev *pdev)
{
J
Jingoo Han 已提交
799
	struct ata_host *host = pci_get_drvdata(pdev);
800 801 802
	struct inic_host_priv *hpriv = host->private_data;
	int rc;

803 804 805
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
806 807

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
T
Tejun Heo 已提交
808
		rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
809 810 811 812 813 814 815 816
		if (rc)
			return rc;
	}

	ata_host_resume(host);

	return 0;
}
817
#endif
818 819 820

static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
821 822
	const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
	struct ata_host *host;
823
	struct inic_host_priv *hpriv;
T
Tejun Heo 已提交
824
	void __iomem * const *iomap;
T
Tejun Heo 已提交
825
	int mmio_bar;
826 827
	int i, rc;

828
	ata_print_version_once(&pdev->dev, DRV_VERSION);
829

830 831
	dev_alert(&pdev->dev, "inic162x support is broken with common data corruption issues and will be disabled by default, contact linux-ide@vger.kernel.org if in production use\n");

832 833 834 835 836 837 838 839
	/* alloc host */
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;

	host->private_data = hpriv;

T
Tejun Heo 已提交
840 841 842
	/* Acquire resources and fill host.  Note that PCI and cardbus
	 * use different BARs.
	 */
843
	rc = pcim_enable_device(pdev);
844 845 846
	if (rc)
		return rc;

T
Tejun Heo 已提交
847 848 849 850 851 852
	if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
		mmio_bar = MMIO_BAR_PCI;
	else
		mmio_bar = MMIO_BAR_CARDBUS;

	rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
T
Tejun Heo 已提交
853 854
	if (rc)
		return rc;
855
	host->iomap = iomap = pcim_iomap_table(pdev);
T
Tejun Heo 已提交
856 857
	hpriv->mmio_base = iomap[mmio_bar];
	hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
858 859

	for (i = 0; i < NR_PORTS; i++) {
860 861
		struct ata_port *ap = host->ports[i];

T
Tejun Heo 已提交
862 863
		ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
		ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
864 865
	}

866
	/* Set dma_mask.  This devices doesn't support 64bit addressing. */
867
	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
868
	if (rc) {
869
		dev_err(&pdev->dev, "32-bit DMA enable failed\n");
870
		return rc;
871 872
	}

T
Tejun Heo 已提交
873
	rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
874
	if (rc) {
875
		dev_err(&pdev->dev, "failed to initialize controller\n");
876
		return rc;
877 878 879
	}

	pci_set_master(pdev);
880 881
	return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
				 &inic_sht);
882 883 884 885 886 887 888 889 890 891
}

static const struct pci_device_id inic_pci_tbl[] = {
	{ PCI_VDEVICE(INIT, 0x1622), },
	{ },
};

static struct pci_driver inic_pci_driver = {
	.name 		= DRV_NAME,
	.id_table	= inic_pci_tbl,
892
#ifdef CONFIG_PM_SLEEP
893 894
	.suspend	= ata_pci_device_suspend,
	.resume		= inic_pci_device_resume,
895
#endif
896 897 898 899
	.probe 		= inic_init_one,
	.remove		= ata_pci_remove_one,
};

A
Axel Lin 已提交
900
module_pci_driver(inic_pci_driver);
901 902 903 904 905 906

MODULE_AUTHOR("Tejun Heo");
MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
MODULE_LICENSE("GPL v2");
MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
MODULE_VERSION(DRV_VERSION);