ixgbe_main.c 204.6 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
S
Shannon Nelson 已提交
4
  Copyright(c) 1999 - 2010 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
37
#include <linux/pkt_sched.h>
38
#include <linux/ipv6.h>
39
#include <linux/slab.h>
40 41 42 43
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
44
#include <scsi/fc/fc_fcoe.h>
45 46 47

#include "ixgbe.h"
#include "ixgbe_common.h"
48
#include "ixgbe_dcb_82599.h"
49
#include "ixgbe_sriov.h"
50 51

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
52
static const char ixgbe_driver_string[] =
53
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
54

55
#define DRV_VERSION "2.0.84-k2"
S
Stephen Hemminger 已提交
56
const char ixgbe_driver_version[] = DRV_VERSION;
S
Shannon Nelson 已提交
57
static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
58 59

static const struct ixgbe_info *ixgbe_info_tbl[] = {
60
	[board_82598] = &ixgbe_82598_info,
61
	[board_82599] = &ixgbe_82599_info,
62 63 64 65 66 67 68 69 70 71
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
72
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
73 74
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
75
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
76
	 board_82598 },
77
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
78
	 board_82598 },
79 80
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
81 82
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
83
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
84
	 board_82598 },
J
Jesse Brandeburg 已提交
85 86
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
87 88 89 90
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
91 92
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
93 94
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
95 96
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
97 98
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
99 100
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
101 102
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
103 104
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
105 106
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
107 108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
109 110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
111 112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
113 114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
115 116 117 118 119 120

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

121
#ifdef CONFIG_IXGBE_DCA
122
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
123
			    void *p);
124 125 126 127 128 129 130
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

131 132 133
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
134 135
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
136 137
#endif /* CONFIG_PCI_IOV */

138 139 140 141 142 143 144
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
172 173

	kfree(adapter->vfinfo);
174 175 176 177 178 179
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
285
		pr_info("%-15s %08x\n", reginfo->name,
286 287 288 289 290 291
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
292
		pr_err("%-15s", rname);
293
		for (j = 0; j < 8; j++)
294 295
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
325
		pr_info("Device Name     state            "
326
			"trans_start      last_rx\n");
327 328 329 330 331
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
332 333 334 335
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
336
	pr_info(" Register Name   Value\n");
337 338 339 340 341 342 343 344 345 346
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
347
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
348 349 350 351
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
352
		pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
379 380 381 382
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
383 384 385 386
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
387
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
388 389
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
390
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
391 392 393 394 395 396 397 398 399 400
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
401
				pr_cont(" NTC/U\n");
402
			else if (i == tx_ring->next_to_use)
403
				pr_cont(" NTU\n");
404
			else if (i == tx_ring->next_to_clean)
405
				pr_cont(" NTC\n");
406
			else
407
				pr_cont("\n");
408 409 410 411 412 413 414 415 416 417 418 419 420

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
421
	pr_info("Queue [NTU] [NTC]\n");
422 423
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
424 425
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
456 457 458 459
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
460 461
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
462
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
463 464 465 466 467
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
468
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
469 470 471 472
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
473
				pr_info("RWB[0x%03X]     %016llX "
474 475 476 477 478
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
479
				pr_info("R  [0x%03X]     %016llX "
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
505
				pr_cont(" NTU\n");
506
			else if (i == rx_ring->next_to_clean)
507
				pr_cont(" NTC\n");
508
			else
509
				pr_cont("\n");
510 511 512 513 514 515 516 517

		}
	}

exit:
	return;
}

518 519 520 521 522 523 524
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
525
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
526 527 528 529 530 531 532 533 534
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
535
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
536
}
537

538 539 540 541 542 543 544 545 546
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
547
			   u8 queue, u8 msix_vector)
548 549
{
	u32 ivar, index;
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
585 586
}

587
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
588
					  u64 qmask)
589 590 591 592 593 594 595 596 597 598 599 600 601 602
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
	}
}

603
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
604 605
				      struct ixgbe_tx_buffer
				      *tx_buffer_info)
606
{
607 608
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
609
			dma_unmap_page(&adapter->pdev->dev,
610 611
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
612
				       DMA_TO_DEVICE);
613
		else
614
			dma_unmap_single(&adapter->pdev->dev,
615 616
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
617
					 DMA_TO_DEVICE);
618 619
		tx_buffer_info->dma = 0;
	}
620 621 622 623
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
624
	tx_buffer_info->time_stamp = 0;
625 626 627
	/* tx_buffer_info must be completely set up in the transmit path */
}

628
/**
629
 * ixgbe_tx_xon_state - check the tx ring xon state
630 631 632 633 634 635
 * @adapter: the ixgbe adapter
 * @tx_ring: the corresponding tx_ring
 *
 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
 * corresponding TC of this tx_ring when checking TFCS.
 *
636
 * Returns : true if in xon state (currently not paused)
637
 */
638
static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
639
				      struct ixgbe_ring *tx_ring)
640 641 642 643
{
	u32 txoff = IXGBE_TFCS_TXOFF;

#ifdef CONFIG_IXGBE_DCB
644
	if (adapter->dcb_cfg.pfc_mode_enable) {
645
		int tc;
646 647 648
		int reg_idx = tx_ring->reg_idx;
		int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

649 650
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82598EB:
651 652
			tc = reg_idx >> 2;
			txoff = IXGBE_TFCS_TXOFF0;
653 654
			break;
		case ixgbe_mac_82599EB:
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
			tc = 0;
			txoff = IXGBE_TFCS_TXOFF;
			if (dcb_i == 8) {
				/* TC0, TC1 */
				tc = reg_idx >> 5;
				if (tc == 2) /* TC2, TC3 */
					tc += (reg_idx - 64) >> 4;
				else if (tc == 3) /* TC4, TC5, TC6, TC7 */
					tc += 1 + ((reg_idx - 96) >> 3);
			} else if (dcb_i == 4) {
				/* TC0, TC1 */
				tc = reg_idx >> 6;
				if (tc == 1) {
					tc += (reg_idx - 64) >> 5;
					if (tc == 2) /* TC2, TC3 */
						tc += (reg_idx - 96) >> 4;
				}
			}
673 674 675
			break;
		default:
			tc = 0;
676 677 678 679 680 681 682
		}
		txoff <<= tc;
	}
#endif
	return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
}

683
static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
684 685
				       struct ixgbe_ring *tx_ring,
				       unsigned int eop)
686
{
687 688
	struct ixgbe_hw *hw = &adapter->hw;

689
	/* Detect a transmit hang in hardware, this serializes the
690
	 * check with the clearing of time_stamp and movement of eop */
691
	adapter->detect_tx_hung = false;
692
	if (tx_ring->tx_buffer_info[eop].time_stamp &&
693
	    time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
694
	    ixgbe_tx_xon_state(adapter, tx_ring)) {
695
		/* detected Tx unit hang */
696
		union ixgbe_adv_tx_desc *tx_desc;
697
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
698
		e_err(drv, "Detected Tx Unit Hang\n"
699 700 701 702 703 704 705 706 707 708 709 710
		      "  Tx Queue             <%d>\n"
		      "  TDH, TDT             <%x>, <%x>\n"
		      "  next_to_use          <%x>\n"
		      "  next_to_clean        <%x>\n"
		      "tx_buffer_info[next_to_clean]\n"
		      "  time_stamp           <%lx>\n"
		      "  jiffies              <%lx>\n",
		      tx_ring->queue_index,
		      IXGBE_READ_REG(hw, tx_ring->head),
		      IXGBE_READ_REG(hw, tx_ring->tail),
		      tx_ring->next_to_use, eop,
		      tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
711 712 713 714 715 716
		return true;
	}

	return false;
}

717 718
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
719 720 721 722 723

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
724
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
725

726 727
static void ixgbe_tx_timeout(struct net_device *netdev);

728 729
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
730
 * @q_vector: structure containing interrupt and ring information
731
 * @tx_ring: tx ring to clean
732
 **/
733
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
734
			       struct ixgbe_ring *tx_ring)
735
{
736
	struct ixgbe_adapter *adapter = q_vector->adapter;
737
	struct net_device *netdev = adapter->netdev;
738 739 740
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned int i, eop, count = 0;
741
	unsigned int total_bytes = 0, total_packets = 0;
742 743

	i = tx_ring->next_to_clean;
744
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
745
	eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
746 747

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
748
	       (count < tx_ring->work_limit)) {
749
		bool cleaned = false;
750
		rmb(); /* read buffer_info after eop_desc */
751 752
		for ( ; !cleaned; count++) {
			struct sk_buff *skb;
753
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
754
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
755
			cleaned = (i == eop);
756
			skb = tx_buffer_info->skb;
757

758
			if (cleaned && skb) {
759
				unsigned int segs, bytecount;
760
				unsigned int hlen = skb_headlen(skb);
761 762

				/* gso_segs is currently only valid for tcp */
763
				segs = skb_shinfo(skb)->gso_segs ?: 1;
764 765 766
#ifdef IXGBE_FCOE
				/* adjust for FCoE Sequence Offload */
				if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
767 768 769
				    && skb_is_gso(skb)
				    && vlan_get_protocol(skb) ==
				    htons(ETH_P_FCOE)) {
770 771 772 773 774 775 776
					hlen = skb_transport_offset(skb) +
						sizeof(struct fc_frame_header) +
						sizeof(struct fcoe_crc_eof);
					segs = DIV_ROUND_UP(skb->len - hlen,
						skb_shinfo(skb)->gso_size);
				}
#endif /* IXGBE_FCOE */
777
				/* multiply data chunks by size of headers */
778
				bytecount = ((segs - 1) * hlen) + skb->len;
779 780
				total_packets += segs;
				total_bytes += bytecount;
781
			}
782

783
			ixgbe_unmap_and_free_tx_resource(adapter,
784
							 tx_buffer_info);
785

786 787
			tx_desc->wb.status = 0;

788 789 790
			i++;
			if (i == tx_ring->count)
				i = 0;
791
		}
792 793

		eop = tx_ring->tx_buffer_info[i].next_to_watch;
794
		eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
795 796
	}

797 798
	tx_ring->next_to_clean = i;

799
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
800
	if (unlikely(count && netif_carrier_ok(netdev) &&
801
		     (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
802 803 804 805
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
806 807 808
		if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(netdev, tx_ring->queue_index);
J
Jesse Brandeburg 已提交
809
			++tx_ring->restart_queue;
810
		}
811
	}
812

813 814 815
	if (adapter->detect_tx_hung) {
		if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
			/* schedule immediate reset if we believe we hung */
816 817
			e_info(probe, "tx hang %d detected, resetting "
			       "adapter\n", adapter->tx_timeout_count + 1);
818 819 820
			ixgbe_tx_timeout(adapter->netdev);
		}
	}
821

822
	/* re-arm the interrupt */
823 824
	if (count >= tx_ring->work_limit)
		ixgbe_irq_rearm_queues(adapter, ((u64)1 << q_vector->v_idx));
825

826 827
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
E
Eric Dumazet 已提交
828
	u64_stats_update_begin(&tx_ring->syncp);
829
	tx_ring->stats.packets += total_packets;
830
	tx_ring->stats.bytes += total_bytes;
E
Eric Dumazet 已提交
831
	u64_stats_update_end(&tx_ring->syncp);
832
	return count < tx_ring->work_limit;
833 834
}

835
#ifdef CONFIG_IXGBE_DCA
836
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
837
				struct ixgbe_ring *rx_ring)
838 839 840
{
	u32 rxctrl;
	int cpu = get_cpu();
841
	int q = rx_ring->reg_idx;
842

843
	if (rx_ring->cpu != cpu) {
844
		rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
845 846 847 848 849 850
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
			rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
			rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
			rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
851
				   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
852
		}
853 854
		rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
		rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
855 856
		rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
		rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
857
			    IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
858
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
859
		rx_ring->cpu = cpu;
860 861 862 863 864
	}
	put_cpu();
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
865
				struct ixgbe_ring *tx_ring)
866 867 868
{
	u32 txctrl;
	int cpu = get_cpu();
869
	int q = tx_ring->reg_idx;
870
	struct ixgbe_hw *hw = &adapter->hw;
871

872
	if (tx_ring->cpu != cpu) {
873
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
874
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(q));
875 876
			txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
			txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
877 878
			txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(q), txctrl);
879
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
880
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(q));
881 882
			txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
			txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
883
				  IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
884 885
			txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(q), txctrl);
886
		}
887
		tx_ring->cpu = cpu;
888 889 890 891 892 893 894 895 896 897 898
	}
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

899 900 901
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

902
	for (i = 0; i < adapter->num_tx_queues; i++) {
903 904
		adapter->tx_ring[i]->cpu = -1;
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[i]);
905 906
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
907 908
		adapter->rx_ring[i]->cpu = -1;
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[i]);
909 910 911 912 913 914 915 916 917 918 919
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
	struct net_device *netdev = dev_get_drvdata(dev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	unsigned long event = *(unsigned long *)data;

	switch (event) {
	case DCA_PROVIDER_ADD:
920 921 922
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
923
		if (dca_add_requester(dev) == 0) {
924
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
925 926 927 928 929 930 931 932 933 934 935 936 937
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

938
	return 0;
939 940
}

941
#endif /* CONFIG_IXGBE_DCA */
942 943 944 945
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
946 947 948
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
949
 **/
H
Herbert Xu 已提交
950
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
951 952 953
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
954
{
H
Herbert Xu 已提交
955 956
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
957 958
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
959

960 961 962 963 964 965 966
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
967 968
}

969 970 971 972 973 974
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
975
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
976 977
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
978
{
979 980
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

981
	skb_checksum_none_assert(skb);
982

983 984
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
985
		return;
986 987 988 989

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
990 991 992
		adapter->hw_csum_rx_error++;
		return;
	}
993 994 995 996 997

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
998 999 1000 1001 1002 1003 1004 1005 1006 1007
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1008 1009 1010 1011
		adapter->hw_csum_rx_error++;
		return;
	}

1012
	/* It must be a TCP or UDP packet with a valid checksum */
1013
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1014 1015
}

1016
static inline void ixgbe_release_rx_desc(struct ixgbe_hw *hw,
1017
					 struct ixgbe_ring *rx_ring, u32 val)
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
	IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->reg_idx), val);
}

1029 1030 1031 1032
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
 * @adapter: address of board private structure
 **/
1033
void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
1034 1035
			    struct ixgbe_ring *rx_ring,
			    int cleaned_count)
1036
{
1037
	struct net_device *netdev = adapter->netdev;
1038 1039
	struct pci_dev *pdev = adapter->pdev;
	union ixgbe_adv_rx_desc *rx_desc;
1040
	struct ixgbe_rx_buffer *bi;
1041
	unsigned int i;
1042
	unsigned int bufsz = rx_ring->rx_buf_len;
1043 1044

	i = rx_ring->next_to_use;
1045
	bi = &rx_ring->rx_buffer_info[i];
1046 1047

	while (cleaned_count--) {
1048
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1049

1050
		if (!bi->page_dma &&
1051
		    (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)) {
1052
			if (!bi->page) {
1053
				bi->page = netdev_alloc_page(netdev);
1054 1055 1056 1057 1058 1059 1060 1061
				if (!bi->page) {
					adapter->alloc_rx_page_failed++;
					goto no_buffers;
				}
				bi->page_offset = 0;
			} else {
				/* use a half page if we're re-using */
				bi->page_offset ^= (PAGE_SIZE / 2);
1062
			}
1063

1064
			bi->page_dma = dma_map_page(&pdev->dev, bi->page,
1065 1066
						    bi->page_offset,
						    (PAGE_SIZE / 2),
1067
						    DMA_FROM_DEVICE);
1068 1069
		}

1070
		if (!bi->skb) {
1071 1072 1073
			struct sk_buff *skb = netdev_alloc_skb_ip_align(netdev,
									bufsz);
			bi->skb = skb;
1074 1075 1076 1077 1078

			if (!skb) {
				adapter->alloc_rx_buff_failed++;
				goto no_buffers;
			}
1079 1080 1081
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
		}
1082

1083 1084 1085
		if (!bi->dma) {
			bi->dma = dma_map_single(&pdev->dev,
						 bi->skb->data,
1086
						 rx_ring->rx_buf_len,
1087
						 DMA_FROM_DEVICE);
1088 1089 1090
		}
		/* Refresh the desc even if buffer_addrs didn't change because
		 * each write-back erases this info. */
1091
		if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
1092 1093
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1094
		} else {
1095
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1096
			rx_desc->read.hdr_addr = 0;
1097 1098 1099 1100 1101
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
1102
		bi = &rx_ring->rx_buffer_info[i];
1103
	}
1104

1105 1106 1107 1108 1109 1110
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
		if (i-- == 0)
			i = (rx_ring->count - 1);

1111
		ixgbe_release_rx_desc(&adapter->hw, rx_ring, i);
1112 1113 1114
	}
}

1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
{
	return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
}

static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
{
	return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
}

A
Alexander Duyck 已提交
1125 1126 1127
static inline u32 ixgbe_get_rsc_count(union ixgbe_adv_rx_desc *rx_desc)
{
	return (le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1128 1129
		IXGBE_RXDADV_RSCCNT_MASK) >>
		IXGBE_RXDADV_RSCCNT_SHIFT;
A
Alexander Duyck 已提交
1130 1131 1132 1133 1134
}

/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
1135
 * @count: pointer to number of packets coalesced in this context
A
Alexander Duyck 已提交
1136 1137 1138 1139 1140
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1141
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb,
1142
							u64 *count)
A
Alexander Duyck 已提交
1143 1144 1145 1146 1147 1148 1149 1150
{
	unsigned int frag_list_size = 0;

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1151
		*count += 1;
A
Alexander Duyck 已提交
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
	return skb;
}

1162 1163
struct ixgbe_rsc_cb {
	dma_addr_t dma;
1164
	bool delay_unmap;
1165 1166 1167 1168
};

#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)

H
Herbert Xu 已提交
1169
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1170 1171
			       struct ixgbe_ring *rx_ring,
			       int *work_done, int work_to_do)
1172
{
H
Herbert Xu 已提交
1173
	struct ixgbe_adapter *adapter = q_vector->adapter;
1174 1175 1176 1177
	struct pci_dev *pdev = adapter->pdev;
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
A
Alexander Duyck 已提交
1178
	unsigned int i, rsc_count = 0;
1179
	u32 len, staterr;
1180 1181
	u16 hdr_info;
	bool cleaned = false;
1182
	int cleaned_count = 0;
1183
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1184 1185 1186
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1187 1188

	i = rx_ring->next_to_clean;
1189
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1190 1191 1192 1193
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
	rx_buffer_info = &rx_ring->rx_buffer_info[i];

	while (staterr & IXGBE_RXD_STAT_DD) {
1194
		u32 upper_len = 0;
1195 1196 1197 1198
		if (*work_done >= work_to_do)
			break;
		(*work_done)++;

1199
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1200
		if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
1201 1202
			hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
			len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1203
			       IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1204
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1205 1206 1207
			if ((len > IXGBE_RX_HDR_SIZE) ||
			    (upper_len && !(hdr_info & IXGBE_RXDADV_SPH)))
				len = IXGBE_RX_HDR_SIZE;
1208
		} else {
1209
			len = le16_to_cpu(rx_desc->wb.upper.length);
1210
		}
1211 1212 1213

		cleaned = true;
		skb = rx_buffer_info->skb;
J
Jesse Brandeburg 已提交
1214
		prefetch(skb->data);
1215 1216
		rx_buffer_info->skb = NULL;

1217
		if (rx_buffer_info->dma) {
1218 1219
			if ((adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
			    (!(staterr & IXGBE_RXD_STAT_EOP)) &&
1220
				 (!(skb->prev))) {
1221 1222 1223 1224 1225 1226 1227
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1228
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1229
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1230
			} else {
1231
				dma_unmap_single(&pdev->dev,
1232 1233 1234
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1235
			}
J
Jesse Brandeburg 已提交
1236
			rx_buffer_info->dma = 0;
1237 1238 1239 1240
			skb_put(skb, len);
		}

		if (upper_len) {
1241 1242
			dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
1243 1244
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1245 1246 1247
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1248 1249 1250 1251 1252 1253

			if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
			    (page_count(rx_buffer_info->page) != 1))
				rx_buffer_info->page = NULL;
			else
				get_page(rx_buffer_info->page);
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1264
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1265 1266
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1267

1268
		if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
A
Alexander Duyck 已提交
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
			rsc_count = ixgbe_get_rsc_count(rx_desc);

		if (rsc_count) {
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1279
		if (staterr & IXGBE_RXD_STAT_EOP) {
A
Alexander Duyck 已提交
1280
			if (skb->prev)
1281 1282
				skb = ixgbe_transform_rsc_queue(skb,
								&(rx_ring->rsc_count));
1283
			if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
1284
				if (IXGBE_RSC_CB(skb)->delay_unmap) {
1285 1286
					dma_unmap_single(&pdev->dev,
							 IXGBE_RSC_CB(skb)->dma,
1287
							 rx_ring->rx_buf_len,
1288
							 DMA_FROM_DEVICE);
1289
					IXGBE_RSC_CB(skb)->dma = 0;
1290
					IXGBE_RSC_CB(skb)->delay_unmap = false;
1291
				}
1292
				if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)
1293 1294
					rx_ring->rsc_count +=
						skb_shinfo(skb)->nr_frags;
1295 1296 1297 1298
				else
					rx_ring->rsc_count++;
				rx_ring->rsc_flush++;
			}
E
Eric Dumazet 已提交
1299
			u64_stats_update_begin(&rx_ring->syncp);
1300 1301
			rx_ring->stats.packets++;
			rx_ring->stats.bytes += skb->len;
E
Eric Dumazet 已提交
1302
			u64_stats_update_end(&rx_ring->syncp);
1303
		} else {
1304
			if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
A
Alexander Duyck 已提交
1305 1306 1307 1308 1309 1310 1311 1312
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
J
Jesse Brandeburg 已提交
1313
			rx_ring->non_eop_descs++;
1314 1315 1316 1317 1318 1319 1320 1321
			goto next_desc;
		}

		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
			dev_kfree_skb_irq(skb);
			goto next_desc;
		}

1322
		ixgbe_rx_checksum(adapter, rx_desc, skb);
1323 1324 1325 1326 1327

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1328
		skb->protocol = eth_type_trans(skb, adapter->netdev);
1329 1330
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1331 1332 1333
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1334
				goto next_desc;
1335
		}
1336
#endif /* IXGBE_FCOE */
1337
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349

next_desc:
		rx_desc->wb.upper.status_error = 0;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
A
Alexander Duyck 已提交
1350
		rx_buffer_info = &rx_ring->rx_buffer_info[i];
1351 1352

		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1353 1354
	}

1355 1356 1357 1358 1359 1360
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
		ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

		mss = adapter->netdev->mtu - sizeof(struct fcoe_hdr) -
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1376 1377 1378
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;

1379 1380 1381
	return cleaned;
}

1382
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1383 1384 1385 1386 1387 1388 1389 1390 1391
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1392 1393 1394
	struct ixgbe_q_vector *q_vector;
	int i, j, q_vectors, v_idx, r_idx;
	u32 mask;
1395

1396
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1397

1398 1399
	/*
	 * Populate the IVAR table and set the ITR values to the
1400 1401 1402
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1403
		q_vector = adapter->q_vector[v_idx];
1404
		/* XXX for_each_set_bit(...) */
1405
		r_idx = find_first_bit(q_vector->rxr_idx,
1406
				       adapter->num_rx_queues);
1407 1408

		for (i = 0; i < q_vector->rxr_count; i++) {
1409
			j = adapter->rx_ring[r_idx]->reg_idx;
1410
			ixgbe_set_ivar(adapter, 0, j, v_idx);
1411
			r_idx = find_next_bit(q_vector->rxr_idx,
1412 1413
					      adapter->num_rx_queues,
					      r_idx + 1);
1414 1415
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1416
				       adapter->num_tx_queues);
1417 1418

		for (i = 0; i < q_vector->txr_count; i++) {
1419
			j = adapter->tx_ring[r_idx]->reg_idx;
1420
			ixgbe_set_ivar(adapter, 1, j, v_idx);
1421
			r_idx = find_next_bit(q_vector->txr_idx,
1422 1423
					      adapter->num_tx_queues,
					      r_idx + 1);
1424 1425 1426
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1427 1428
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1429
		else if (q_vector->rxr_count)
1430 1431
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1432

1433
		ixgbe_write_eitr(q_vector);
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
		/* If Flow Director is enabled, set interrupt affinity */
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
			/*
			 * Allocate the affinity_hint cpumask, assign the mask
			 * for this vector, and set our affinity_hint for
			 * this irq.
			 */
			if (!alloc_cpumask_var(&q_vector->affinity_mask,
			                       GFP_KERNEL))
				return;
			cpumask_set_cpu(v_idx, q_vector->affinity_mask);
			irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
			                      q_vector->affinity_mask);
		}
1449 1450
	}

1451 1452
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1453
			       v_idx);
1454 1455
	else if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1456 1457
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1458
	/* set up to autoclear timer, and the vectors */
1459
	mask = IXGBE_EIMS_ENABLE_MASK;
1460 1461 1462 1463 1464 1465
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1466
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1467 1468
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1495 1496
			   u32 eitr, u8 itr_setting,
			   int packets, int bytes)
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1536 1537
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1538
 * @q_vector: structure containing interrupt and ring information
1539 1540 1541 1542 1543
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1544
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1545
{
1546
	struct ixgbe_adapter *adapter = q_vector->adapter;
1547
	struct ixgbe_hw *hw = &adapter->hw;
1548 1549 1550
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1551 1552 1553 1554
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
	} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1555 1556 1557 1558 1559 1560 1561 1562 1563
		/*
		 * 82599 can support a value of zero, so allow it for
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1564 1565 1566 1567 1568 1569 1570 1571 1572
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1573 1574 1575 1576 1577
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
	u32 new_itr;
	u8 current_itr, ret_itr;
1578
	int i, r_idx;
1579 1580 1581 1582
	struct ixgbe_ring *rx_ring, *tx_ring;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1583
		tx_ring = adapter->tx_ring[r_idx];
1584
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1585 1586 1587
					   q_vector->tx_itr,
					   tx_ring->total_packets,
					   tx_ring->total_bytes);
1588 1589
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1590
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1591
				    q_vector->tx_itr - 1 : ret_itr);
1592
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1593
				      r_idx + 1);
1594 1595 1596 1597
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1598
		rx_ring = adapter->rx_ring[r_idx];
1599
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1600 1601 1602
					   q_vector->rx_itr,
					   rx_ring->total_packets,
					   rx_ring->total_bytes);
1603 1604
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1605
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1606
				    q_vector->rx_itr - 1 : ret_itr);
1607
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1608
				      r_idx + 1);
1609 1610
	}

1611
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1628 1629
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
1630 1631 1632

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1633 1634

		ixgbe_write_eitr(q_vector);
1635 1636 1637
	}
}

1638 1639 1640 1641 1642 1643 1644
/**
 * ixgbe_check_overtemp_task - worker thread to check over tempurature
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_check_overtemp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
1645 1646
						     struct ixgbe_adapter,
						     check_overtemp_task);
1647 1648 1649
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_T3_LOM: {
		u32 autoneg;
		bool link_up = false;

		if (hw->mac.ops.check_link)
			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

		if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
		    (eicr & IXGBE_EICR_LSC))
			/* Check if this is due to overtemp */
			if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
				break;
		return;
	}
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1670
			return;
1671
		break;
1672
	}
1673 1674 1675 1676 1677 1678
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
	/* write to clear the interrupt */
	IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1679 1680
}

1681 1682 1683 1684 1685 1686
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1687
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1688 1689 1690 1691
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1692

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
		schedule_work(&adapter->multispeed_fiber_task);
	} else if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
		schedule_work(&adapter->sfp_config_module_task);
	} else {
		/* Interrupt isn't for us... */
		return;
	}
}

1711 1712 1713 1714 1715 1716 1717 1718 1719
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1720
		IXGBE_WRITE_FLUSH(hw);
1721 1722 1723 1724
		schedule_work(&adapter->watchdog_task);
	}
}

1725 1726 1727 1728 1729
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1740

1741 1742
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1743

1744 1745 1746
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1747 1748
	if (hw->mac.type == ixgbe_mac_82598EB)
		ixgbe_check_fan_failure(adapter, eicr);
1749

1750
	if (hw->mac.type == ixgbe_mac_82599EB) {
1751
		ixgbe_check_sfp_event(adapter, eicr);
1752 1753 1754 1755
		adapter->interrupt_event = eicr;
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
			schedule_work(&adapter->check_overtemp_task);
1756 1757 1758 1759 1760 1761 1762 1763 1764

		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
			int i;
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
			/* Disable transmits before FDIR Re-initialization */
			netif_tx_stop_all_queues(netdev);
			for (i = 0; i < adapter->num_tx_queues; i++) {
				struct ixgbe_ring *tx_ring =
1765
							    adapter->tx_ring[i];
1766
				if (test_and_clear_bit(__IXGBE_FDIR_INIT_DONE,
1767
						       &tx_ring->reinit_state))
1768 1769 1770 1771
					schedule_work(&adapter->fdir_reinit_task);
			}
		}
	}
1772 1773
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
1774 1775 1776 1777

	return IRQ_HANDLED;
}

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(1), mask);
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1796
					    u64 qmask)
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), mask);
	}
	/* skip the flush */
}

1812 1813
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
1814 1815
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1816
	struct ixgbe_ring     *tx_ring;
1817 1818 1819 1820 1821 1822 1823
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1824
		tx_ring = adapter->tx_ring[r_idx];
1825 1826
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
1827
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1828
				      r_idx + 1);
1829
	}
1830

1831
	/* EIAM disabled interrupts (on this vector) for us */
1832 1833
	napi_schedule(&q_vector->napi);

1834 1835 1836
	return IRQ_HANDLED;
}

1837 1838 1839 1840 1841
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
1842 1843
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
1844 1845
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1846
	struct ixgbe_ring  *rx_ring;
1847
	int r_idx;
1848
	int i;
1849 1850

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1851
	for (i = 0;  i < q_vector->rxr_count; i++) {
1852
		rx_ring = adapter->rx_ring[r_idx];
1853 1854 1855
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1856
				      r_idx + 1);
1857 1858
	}

1859 1860 1861 1862
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

	/* disable interrupts on this vector only */
1863
	/* EIAM disabled interrupts (on this vector) for us */
1864
	napi_schedule(&q_vector->napi);
1865 1866 1867 1868 1869 1870

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1882
		ring = adapter->tx_ring[r_idx];
1883 1884 1885
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1886
				      r_idx + 1);
1887 1888 1889 1890
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1891
		ring = adapter->rx_ring[r_idx];
1892 1893 1894
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1895
				      r_idx + 1);
1896 1897
	}

1898
	/* EIAM disabled interrupts (on this vector) for us */
1899
	napi_schedule(&q_vector->napi);
1900 1901 1902 1903

	return IRQ_HANDLED;
}

1904 1905 1906 1907 1908
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
1909 1910
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
1911
 **/
1912 1913
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
1914
	struct ixgbe_q_vector *q_vector =
1915
			       container_of(napi, struct ixgbe_q_vector, napi);
1916
	struct ixgbe_adapter *adapter = q_vector->adapter;
1917
	struct ixgbe_ring *rx_ring = NULL;
1918
	int work_done = 0;
1919
	long r_idx;
1920

1921
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1922
	rx_ring = adapter->rx_ring[r_idx];
1923
#ifdef CONFIG_IXGBE_DCA
1924
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1925
		ixgbe_update_rx_dca(adapter, rx_ring);
1926
#endif
1927

H
Herbert Xu 已提交
1928
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
1929

1930 1931
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
1932
		napi_complete(napi);
1933
		if (adapter->rx_itr_setting & 1)
1934
			ixgbe_set_itr_msix(q_vector);
1935
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
1936
			ixgbe_irq_enable_queues(adapter,
1937
						((u64)1 << q_vector->v_idx));
1938 1939 1940 1941 1942
	}

	return work_done;
}

1943
/**
1944
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
1945 1946 1947 1948 1949 1950
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
1951
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
1952 1953
{
	struct ixgbe_q_vector *q_vector =
1954
			       container_of(napi, struct ixgbe_q_vector, napi);
1955
	struct ixgbe_adapter *adapter = q_vector->adapter;
1956
	struct ixgbe_ring *ring = NULL;
1957 1958
	int work_done = 0, i;
	long r_idx;
1959 1960 1961 1962
	bool tx_clean_complete = true;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1963
		ring = adapter->tx_ring[r_idx];
1964 1965 1966 1967 1968 1969
#ifdef CONFIG_IXGBE_DCA
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			ixgbe_update_tx_dca(adapter, ring);
#endif
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1970
				      r_idx + 1);
1971
	}
1972 1973 1974 1975 1976 1977 1978

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1979
		ring = adapter->rx_ring[r_idx];
1980
#ifdef CONFIG_IXGBE_DCA
1981
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1982
			ixgbe_update_rx_dca(adapter, ring);
1983
#endif
1984
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
1985
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1986
				      r_idx + 1);
1987 1988 1989
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1990
	ring = adapter->rx_ring[r_idx];
1991
	/* If all Rx work done, exit the polling mode */
1992
	if (work_done < budget) {
1993
		napi_complete(napi);
1994
		if (adapter->rx_itr_setting & 1)
1995 1996
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
1997
			ixgbe_irq_enable_queues(adapter,
1998
						((u64)1 << q_vector->v_idx));
1999 2000 2001 2002 2003
		return 0;
	}

	return work_done;
}
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
2016
			       container_of(napi, struct ixgbe_q_vector, napi);
2017 2018 2019 2020 2021 2022
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2023
	tx_ring = adapter->tx_ring[r_idx];
2024 2025 2026 2027 2028 2029 2030 2031
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_tx_dca(adapter, tx_ring);
#endif

	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2032
	/* If all Tx work done, exit the polling mode */
2033 2034
	if (work_done < budget) {
		napi_complete(napi);
2035
		if (adapter->tx_itr_setting & 1)
2036 2037
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2038 2039
			ixgbe_irq_enable_queues(adapter,
						((u64)1 << q_vector->v_idx));
2040 2041 2042 2043 2044
	}

	return work_done;
}

2045
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2046
				     int r_idx)
2047
{
2048 2049 2050 2051
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2052 2053 2054
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2055
				     int t_idx)
2056
{
2057 2058 2059 2060
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2061 2062
}

2063
/**
2064 2065 2066
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
 * @vectors: allotted vector count for descriptor rings
2067
 *
2068 2069 2070 2071 2072
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2073
 **/
2074
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
2075
				      int vectors)
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
{
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2088

2089 2090 2091 2092 2093 2094 2095
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
	if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2096

2097 2098
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2099 2100

		goto out;
2101
	}
2102

2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
	for (i = v_start; i < vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
	}
	for (i = v_start; i < vectors; i++) {
		tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2123 2124 2125
		}
	}

2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
2142
	int ri = 0, ti = 0;
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* Map the Tx/Rx rings to the vectors we were allotted. */
	err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
	if (err)
		goto out;

#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
2153 2154
			 (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
			 &ixgbe_msix_clean_many)
2155
	for (vector = 0; vector < q_vectors; vector++) {
2156
		handler = SET_HANDLER(adapter->q_vector[vector]);
R
Robert Olsson 已提交
2157

2158
		if (handler == &ixgbe_msix_clean_rx) {
R
Robert Olsson 已提交
2159 2160
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "rx", ri++);
2161
		} else if (handler == &ixgbe_msix_clean_tx) {
R
Robert Olsson 已提交
2162 2163
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "tx", ti++);
2164
		} else
R
Robert Olsson 已提交
2165 2166 2167
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "TxRx", vector);

2168
		err = request_irq(adapter->msix_entries[vector].vector,
2169 2170
				  handler, 0, adapter->name[vector],
				  adapter->q_vector[vector]);
2171
		if (err) {
2172
			e_err(probe, "request_irq failed for MSIX interrupt "
2173
			      "Error: %d\n", err);
2174
			goto free_queue_irqs;
2175 2176 2177
		}
	}

2178 2179
	sprintf(adapter->name[vector], "%s:lsc", netdev->name);
	err = request_irq(adapter->msix_entries[vector].vector,
2180
			  ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
2181
	if (err) {
2182
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2183
		goto free_queue_irqs;
2184 2185 2186 2187
	}

	return 0;

2188 2189 2190
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2191
			 adapter->q_vector[i]);
2192 2193
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2194 2195
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
2196
out:
2197 2198 2199
	return err;
}

2200 2201
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2202
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2203 2204
	u8 current_itr;
	u32 new_itr = q_vector->eitr;
2205 2206
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2207

2208
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2209 2210 2211
					    q_vector->tx_itr,
					    tx_ring->total_packets,
					    tx_ring->total_bytes);
2212
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2213 2214 2215
					    q_vector->rx_itr,
					    rx_ring->total_packets,
					    rx_ring->total_bytes);
2216

2217
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2235 2236
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
2237 2238 2239

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
2240 2241

		ixgbe_write_eitr(q_vector);
2242 2243 2244
	}
}

2245 2246 2247 2248
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
2249 2250
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2251 2252
{
	u32 mask;
2253 2254

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2255 2256
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2257 2258
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2259
	if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
2260
		mask |= IXGBE_EIMS_ECC;
2261 2262
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2263 2264
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2265
	}
2266 2267 2268
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2269

2270
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2271 2272 2273 2274
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2275 2276 2277 2278 2279

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2280
}
2281

2282
/**
2283
 * ixgbe_intr - legacy mode Interrupt Handler
2284 2285 2286 2287 2288 2289 2290 2291
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2292
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2293 2294
	u32 eicr;

2295
	/*
2296
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2297 2298 2299 2300
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2301 2302 2303
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2304
	if (!eicr) {
2305 2306
		/*
		 * shared interrupt alert!
2307
		 * make sure interrupts are enabled because the read will
2308 2309 2310 2311 2312 2313
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2314
		return IRQ_NONE;	/* Not our interrupt */
2315
	}
2316

2317 2318
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2319

2320 2321 2322
	if (hw->mac.type == ixgbe_mac_82599EB)
		ixgbe_check_sfp_event(adapter, eicr);

2323
	ixgbe_check_fan_failure(adapter, eicr);
2324 2325 2326
	if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
		schedule_work(&adapter->check_overtemp_task);
2327

2328
	if (napi_schedule_prep(&(q_vector->napi))) {
2329 2330 2331 2332
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2333
		/* would disable interrupts here but EIAM disabled it */
2334
		__napi_schedule(&(q_vector->napi));
2335 2336
	}

2337 2338 2339 2340 2341 2342 2343 2344
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2345 2346 2347
	return IRQ_HANDLED;
}

2348 2349 2350 2351 2352
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2353
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2354 2355 2356 2357 2358 2359 2360
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2361 2362 2363 2364 2365 2366 2367
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2368
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2369 2370
{
	struct net_device *netdev = adapter->netdev;
2371
	int err;
2372

2373 2374 2375
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2376
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2377
				  netdev->name, netdev);
2378
	} else {
2379
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2380
				  netdev->name, netdev);
2381 2382 2383
	}

	if (err)
2384
		e_err(probe, "request_irq failed, Error %d\n", err);
2385 2386 2387 2388 2389 2390 2391 2392 2393

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2394
		int i, q_vectors;
2395

2396 2397 2398
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2399 2400
		free_irq(adapter->msix_entries[i].vector, netdev);

2401 2402 2403
		i--;
		for (; i >= 0; i--) {
			free_irq(adapter->msix_entries[i].vector,
2404
				 adapter->q_vector[i]);
2405 2406 2407 2408 2409
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2410 2411 2412
	}
}

2413 2414 2415 2416 2417 2418
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2419 2420 2421 2422 2423
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
	} else {
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2424
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2425 2426
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2438 2439 2440 2441 2442 2443 2444 2445
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2446
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2447
			EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2448

2449 2450
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2451 2452 2453 2454

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2455
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2456 2457
}

2458 2459 2460 2461 2462 2463 2464
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2465 2466
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2467 2468 2469
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2470 2471
	int wait_loop = 10;
	u32 txdctl;
2472 2473
	u16 reg_idx = ring->reg_idx;

2474 2475 2476 2477 2478 2479
	/* disable queue to avoid issues while updating state */
	txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
			txdctl & ~IXGBE_TXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2480
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2481
			(tdba & DMA_BIT_MASK(32)));
2482 2483 2484 2485 2486 2487 2488 2489
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
	ring->head = IXGBE_TDH(reg_idx);
	ring->tail = IXGBE_TDT(reg_idx);

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
	/* configure fetching thresholds */
	if (adapter->rx_itr_setting == 0) {
		/* cannot set wthresh when itr==0 */
		txdctl &= ~0x007F0000;
	} else {
		/* enable WTHRESH=8 descriptors, to encourage burst writeback */
		txdctl |= (8 << 16);
	}
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
	}

	/* reinitialize flowdirector state */
	set_bit(__IXGBE_FDIR_INIT_DONE, &ring->reinit_state);

	/* enable queue */
	txdctl |= IXGBE_TXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
		msleep(1);
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2522 2523
}

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
	u32 mask;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
	mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
	switch (adapter->flags & mask) {

	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;

	case (IXGBE_FLAG_DCB_ENABLED):
		/* We enable 8 traffic classes, DCB only */
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
			      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
		break;

	default:
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2563
/**
2564
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2565 2566 2567 2568 2569 2570
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2571 2572
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2573
	u32 i;
2574

2575 2576 2577 2578 2579 2580 2581 2582 2583
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2584
	/* Setup the HW Tx Head and Tail descriptor pointers */
2585 2586
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2587 2588
}

2589
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2590

2591
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2592
				   struct ixgbe_ring *rx_ring)
2593 2594
{
	u32 srrctl;
2595
	int index;
2596
	struct ixgbe_ring_feature *feature = adapter->ring_feature;
2597

2598 2599 2600
	index = rx_ring->reg_idx;
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		unsigned long mask;
2601
		mask = (unsigned long) feature[RING_F_RSS].mask;
2602
		index = index & mask;
2603 2604 2605 2606 2607
	}
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2608 2609
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2610

2611 2612 2613
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

2614
	if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
2615 2616 2617 2618 2619
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2620 2621
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2622 2623
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2624 2625
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2626

2627 2628
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
}
2629

2630
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2631
{
2632 2633
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2634 2635
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2636 2637 2638
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2639 2640
	int mask;

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
		if (j == adapter->ring_feature[RING_F_RSS].indices)
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2655

2656 2657 2658 2659 2660 2661 2662 2663 2664
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
	else
		mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2665
#ifdef CONFIG_IXGBE_DCB
2666
					 | IXGBE_FLAG_DCB_ENABLED
2667
#endif
2668 2669
					 | IXGBE_FLAG_SRIOV_ENABLED
					);
2670 2671 2672 2673 2674

	switch (mask) {
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2675 2676 2677
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2678 2679 2680 2681 2682 2683 2684 2685 2686
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
	default:
		break;
	}

2687 2688 2689 2690 2691 2692 2693
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2694 2695
}

2696 2697 2698 2699 2700
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2701 2702
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *ring)
2703 2704 2705
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2706
	int rx_buf_len;
2707 2708 2709 2710
	u16 reg_idx = ring->reg_idx;

	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		return;
2711

2712 2713
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2714 2715 2716 2717 2718 2719
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
2720
	if (ring->flags & IXGBE_RING_RX_PS_ENABLED) {
2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
2738
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2739 2740
}

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int reg_idx = ring->reg_idx;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
		msleep(1);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

2793 2794
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2795 2796 2797
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
2798
	u32 rxdctl;
2799 2800
	u16 reg_idx = ring->reg_idx;

2801 2802 2803 2804 2805 2806
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
			rxdctl & ~IXGBE_RXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2807 2808 2809 2810 2811 2812 2813 2814
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
	ring->head = IXGBE_RDH(reg_idx);
	ring->tail = IXGBE_RDT(reg_idx);
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
	ixgbe_alloc_rx_buffers(adapter, ring, IXGBE_DESC_UNUSED(ring));
2837 2838
}

2839 2840 2841 2842 2843 2844 2845
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
2846 2847
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
2848
		      IXGBE_PSRTYPE_L2HDR |
2849
		      IXGBE_PSRTYPE_IPV6HDR;
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
}

2904
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
2905 2906 2907 2908
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2909
	int rx_buf_len;
2910 2911 2912
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
2913

2914
	/* Decide whether to use packet split mode or not */
2915 2916 2917
	/* Do not use packet split if we're in SR-IOV Mode */
	if (!adapter->num_vfs)
		adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2918 2919 2920

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
2921
		rx_buf_len = IXGBE_RX_HDR_SIZE;
2922
	} else {
2923
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
2924
		    (netdev->mtu <= ETH_DATA_LEN))
2925
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
2926
		else
2927
			rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
2928 2929
	}

2930
#ifdef IXGBE_FCOE
2931 2932 2933 2934
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2935

2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2949

2950 2951 2952 2953
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
2954
	for (i = 0; i < adapter->num_rx_queues; i++) {
2955
		rx_ring = adapter->rx_ring[i];
2956
		rx_ring->rx_buf_len = rx_buf_len;
2957

2958 2959
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
			rx_ring->flags |= IXGBE_RING_RX_PS_ENABLED;
2960 2961
		else
			rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
2962

2963
#ifdef IXGBE_FCOE
2964
		if (netdev->features & NETIF_F_FCOE_MTU) {
2965 2966
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
2967 2968 2969 2970
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
				rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
2971
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
2972
			}
2973 2974
		}
#endif /* IXGBE_FCOE */
2975 2976 2977 2978
	}

}

2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3032
	ixgbe_setup_rdrxctl(adapter);
3033

3034
	/* Program registers for the distribution of queues */
3035 3036
	ixgbe_setup_mrqc(adapter);

3037 3038
	ixgbe_set_uta(adapter);

3039 3040 3041 3042 3043 3044 3045
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3046 3047
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3048

3049 3050 3051 3052 3053 3054 3055
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3056 3057
}

3058 3059 3060 3061
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3062
	int pool_ndx = adapter->num_vfs;
3063 3064

	/* add VID to filter table */
3065
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3066
	set_bit(vid, adapter->active_vlans);
3067 3068 3069 3070 3071 3072
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3073
	int pool_ndx = adapter->num_vfs;
3074 3075

	/* remove VID from filter table */
3076
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3077
	clear_bit(vid, adapter->active_vlans);
3078 3079
}

3080 3081 3082 3083 3084 3085 3086
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3117 3118 3119 3120
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3121 3122
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3139
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3140 3141
 * @adapter: driver data
 */
3142
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3143 3144
{
	struct ixgbe_hw *hw = &adapter->hw;
3145
	u32 vlnctrl;
3146 3147 3148 3149
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3150 3151
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3167 3168
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3169
	u16 vid;
3170

3171 3172 3173 3174
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3175 3176
}

3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
	unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3219
/**
3220
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3221 3222
 * @netdev: network interface device structure
 *
3223 3224 3225 3226
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3227
 **/
3228
void ixgbe_set_rx_mode(struct net_device *netdev)
3229 3230 3231
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3232 3233
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3234 3235 3236 3237 3238

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3239 3240 3241 3242 3243
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3244 3245 3246
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3247
	if (netdev->flags & IFF_PROMISC) {
3248
		hw->addr_ctrl.user_set_promisc = true;
3249
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3250
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3251 3252
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3253
	} else {
3254 3255
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3256 3257 3258 3259 3260 3261 3262 3263 3264
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
			 * then we should just turn on promiscous mode so
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3265
		}
3266
		ixgbe_vlan_filter_enable(adapter);
3267
		hw->addr_ctrl.user_set_promisc = false;
3268 3269 3270 3271 3272 3273 3274 3275 3276 3277
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
		 * unicast promiscous mode
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3278 3279
	}

3280
	if (adapter->num_vfs) {
3281
		ixgbe_restore_vf_multicasts(adapter);
3282 3283 3284 3285 3286 3287 3288
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3289 3290 3291 3292 3293

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3294 3295
}

3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3307
		struct napi_struct *napi;
3308
		q_vector = adapter->q_vector[q_idx];
3309
		napi = &q_vector->napi;
3310 3311 3312 3313 3314 3315 3316 3317
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3318 3319

		napi_enable(napi);
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3334
		q_vector = adapter->q_vector[q_idx];
3335 3336 3337 3338
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3339
#ifdef CONFIG_IXGBE_DCB
3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3351
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3352
	u32 txdctl;
3353 3354
	int i, j;

3355 3356 3357 3358 3359 3360 3361 3362 3363
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3364 3365 3366 3367 3368
#ifdef CONFIG_FCOE
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif

3369
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3370
					DCB_TX_CONFIG);
3371
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3372
					DCB_RX_CONFIG);
3373 3374 3375 3376 3377

	/* reconfigure the hardware */
	ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);

	for (i = 0; i < adapter->num_tx_queues; i++) {
3378
		j = adapter->tx_ring[i]->reg_idx;
3379 3380 3381 3382 3383 3384
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
	}
	/* Enable VLAN tag insert/strip */
3385
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3386

3387 3388 3389 3390
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
}

#endif
3391 3392 3393
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3394
	struct ixgbe_hw *hw = &adapter->hw;
3395 3396
	int i;

J
Jeff Kirsher 已提交
3397
#ifdef CONFIG_IXGBE_DCB
3398
	ixgbe_configure_dcb(adapter);
3399
#endif
3400

3401 3402 3403
	ixgbe_set_rx_mode(netdev);
	ixgbe_restore_vlan(adapter);

3404 3405 3406 3407 3408
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3409 3410
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3411
			adapter->tx_ring[i]->atr_sample_rate =
3412
						       adapter->atr_sample_rate;
3413 3414 3415 3416
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}
3417
	ixgbe_configure_virtualization(adapter);
3418

3419 3420 3421 3422
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3423 3424 3425 3426 3427 3428 3429
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3430 3431 3432 3433
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3434 3435 3436 3437 3438 3439
		return true;
	default:
		return false;
	}
}

3440
/**
3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

		if (hw->phy.multispeed_fiber) {
			/*
			 * In multispeed fiber setups, the device may not have
			 * had a physical connection when the driver loaded.
			 * If that's the case, the initial link configuration
			 * couldn't get the MAC into 10G or 1G mode, so we'll
			 * never have a link status change interrupt fire.
			 * We need to try and force an autonegotiation
			 * session, then bring up link.
			 */
			hw->mac.ops.setup_sfp(hw);
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
				schedule_work(&adapter->multispeed_fiber_task);
		} else {
			/*
			 * Direct Attach Cu and non-multispeed fiber modules
			 * still need to be configured properly prior to
			 * attempting link.
			 */
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
				schedule_work(&adapter->sfp_config_module_task);
		}
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3474 3475 3476 3477
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3478
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3479 3480
{
	u32 autoneg;
3481
	bool negotiation, link_up = false;
3482 3483 3484 3485 3486 3487 3488 3489 3490
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

	if (hw->mac.ops.get_link_capabilities)
3491 3492
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3493 3494 3495
	if (ret)
		goto link_cfg_out;

3496 3497
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3498 3499 3500 3501
link_cfg_out:
	return ret;
}

3502
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3503 3504
{
	struct ixgbe_hw *hw = &adapter->hw;
3505
	u32 gpie = 0;
3506

3507
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3508 3509 3510
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		default:
		case ixgbe_mac_82599EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3526 3527 3528 3529
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3530

3531 3532 3533 3534 3535 3536
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3537 3538
	}

3539 3540
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3541 3542
		gpie |= IXGBE_SDP1_GPIEN;

3543
	if (hw->mac.type == ixgbe_mac_82599EB)
3544 3545
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3558

3559 3560 3561 3562 3563
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3564 3565 3566 3567
	/* enable the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.enable_tx_laser(hw);

3568
	clear_bit(__IXGBE_DOWN, &adapter->state);
3569 3570 3571 3572
	ixgbe_napi_enable_all(adapter);

	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3573
	ixgbe_irq_enable(adapter, true, true);
3574

3575 3576 3577 3578 3579 3580 3581
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3582
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3583 3584
	}

3585 3586
	/*
	 * For hot-pluggable SFP+ devices, a new SFP+ module may have
3587 3588 3589
	 * arrived before interrupts were enabled but after probe.  Such
	 * devices wouldn't have their type identified yet. We need to
	 * kick off the SFP+ module setup first, then try to bring up link.
3590 3591 3592
	 * If we're not hot-pluggable SFP+, we just need to configure link
	 * and bring it up.
	 */
3593 3594 3595
	if (hw->phy.type == ixgbe_phy_unknown) {
		err = hw->phy.ops.identify(hw);
		if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
3596 3597 3598 3599
			/*
			 * Take the device down and schedule the sfp tasklet
			 * which will unregister_netdev and log it.
			 */
3600
			ixgbe_down(adapter);
3601
			schedule_work(&adapter->sfp_config_module_task);
3602 3603
			return err;
		}
3604 3605 3606 3607 3608 3609 3610
	}

	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
3611
			e_err(probe, "link_config FAILED %d\n", err);
3612
	}
3613

3614
	/* enable transmits */
3615
	netif_tx_start_all_queues(adapter->netdev);
3616

3617 3618
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3619 3620
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3621
	mod_timer(&adapter->watchdog_timer, jiffies);
3622 3623 3624 3625 3626 3627

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3628 3629 3630
	return 0;
}

3631 3632 3633 3634 3635 3636
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
		msleep(1);
	ixgbe_down(adapter);
3637 3638 3639 3640 3641 3642 3643 3644
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3645 3646 3647 3648
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3649 3650 3651 3652 3653 3654 3655 3656 3657 3658
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3659
	struct ixgbe_hw *hw = &adapter->hw;
3660 3661 3662
	int err;

	err = hw->mac.ops.init_hw(hw);
3663 3664 3665 3666 3667
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3668
		e_dev_err("master disable timed out\n");
3669
		break;
3670 3671
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3672 3673 3674 3675 3676 3677
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3678
		break;
3679
	default:
3680
		e_dev_err("Hardware Error: %d\n", err);
3681
	}
3682 3683

	/* reprogram the RAR[0] in case user changed it. */
3684 3685
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3686 3687 3688 3689 3690 3691 3692 3693
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @adapter: board private structure
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
3694
				struct ixgbe_ring *rx_ring)
3695 3696 3697 3698 3699
{
	struct pci_dev *pdev = adapter->pdev;
	unsigned long size;
	unsigned int i;

3700 3701 3702
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
3703

3704
	/* Free all the Rx ring sk_buffs */
3705 3706 3707 3708 3709
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3710
			dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
3711
					 rx_ring->rx_buf_len,
3712
					 DMA_FROM_DEVICE);
3713 3714 3715
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3716
			struct sk_buff *skb = rx_buffer_info->skb;
3717
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3718 3719
			do {
				struct sk_buff *this = skb;
3720
				if (IXGBE_RSC_CB(this)->delay_unmap) {
3721 3722
					dma_unmap_single(&pdev->dev,
							 IXGBE_RSC_CB(this)->dma,
3723
							 rx_ring->rx_buf_len,
3724
							 DMA_FROM_DEVICE);
3725
					IXGBE_RSC_CB(this)->dma = 0;
3726
					IXGBE_RSC_CB(skb)->delay_unmap = false;
3727
				}
A
Alexander Duyck 已提交
3728 3729 3730
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
3731 3732 3733
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
3734
		if (rx_buffer_info->page_dma) {
3735 3736
			dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
3737 3738
			rx_buffer_info->page_dma = 0;
		}
3739 3740
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
3741
		rx_buffer_info->page_offset = 0;
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

3753 3754 3755 3756
	if (rx_ring->head)
		writel(0, adapter->hw.hw_addr + rx_ring->head);
	if (rx_ring->tail)
		writel(0, adapter->hw.hw_addr + rx_ring->tail);
3757 3758 3759 3760 3761 3762 3763 3764
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @adapter: board private structure
 * @tx_ring: ring to be cleaned
 **/
static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
3765
				struct ixgbe_ring *tx_ring)
3766 3767 3768 3769 3770
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
	unsigned int i;

3771 3772 3773
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
3774

3775
	/* Free all the Tx ring sk_buffs */
3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;

3790 3791 3792 3793
	if (tx_ring->head)
		writel(0, adapter->hw.hw_addr + tx_ring->head);
	if (tx_ring->tail)
		writel(0, adapter->hw.hw_addr + tx_ring->tail);
3794 3795 3796
}

/**
3797
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3798 3799
 * @adapter: board private structure
 **/
3800
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3801 3802 3803
{
	int i;

3804
	for (i = 0; i < adapter->num_rx_queues; i++)
3805
		ixgbe_clean_rx_ring(adapter, adapter->rx_ring[i]);
3806 3807 3808
}

/**
3809
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3810 3811
 * @adapter: board private structure
 **/
3812
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3813 3814 3815
{
	int i;

3816
	for (i = 0; i < adapter->num_tx_queues; i++)
3817
		ixgbe_clean_tx_ring(adapter, adapter->tx_ring[i]);
3818 3819 3820 3821 3822
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3823
	struct ixgbe_hw *hw = &adapter->hw;
3824
	u32 rxctrl;
3825 3826
	u32 txdctl;
	int i, j;
3827
	int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3828 3829 3830 3831

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

3832 3833 3834 3835
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);
3836

3837 3838
		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
3839 3840 3841 3842

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
3843 3844
	}

3845
	/* disable receives */
3846 3847
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3848

3849
	IXGBE_WRITE_FLUSH(hw);
3850 3851
	msleep(10);

3852 3853
	netif_tx_stop_all_queues(netdev);

3854 3855
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
3856
	del_timer_sync(&adapter->watchdog_timer);
3857
	cancel_work_sync(&adapter->watchdog_task);
3858

3859 3860 3861 3862 3863 3864 3865
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

3866 3867 3868 3869 3870 3871 3872 3873 3874
	/* Cleanup the affinity_hint CPU mask memory and callback */
	for (i = 0; i < num_q_vectors; i++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
		/* release the CPU mask memory */
		free_cpumask_var(q_vector->affinity_mask);
	}

3875 3876 3877 3878
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);

3879 3880 3881
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);

3882 3883
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
3884
		j = adapter->tx_ring[i]->reg_idx;
3885 3886
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
3887
				(txdctl & ~IXGBE_TXDCTL_ENABLE));
3888
	}
3889 3890 3891
	/* Disable the Tx DMA engine on 82599 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
3892 3893
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
3894

3895 3896 3897 3898
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

3899 3900 3901
	/* clear n-tuple filters that are cached */
	ethtool_ntuple_flush(netdev);

3902 3903
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
3904 3905 3906
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

3907
#ifdef CONFIG_IXGBE_DCA
3908
	/* since we reset the hardware DCA settings were cleared */
3909
	ixgbe_setup_dca(adapter);
3910
#endif
3911 3912 3913
}

/**
3914 3915 3916 3917 3918
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
3919
 **/
3920
static int ixgbe_poll(struct napi_struct *napi, int budget)
3921
{
3922
	struct ixgbe_q_vector *q_vector =
3923
				container_of(napi, struct ixgbe_q_vector, napi);
3924
	struct ixgbe_adapter *adapter = q_vector->adapter;
3925
	int tx_clean_complete, work_done = 0;
3926

3927
#ifdef CONFIG_IXGBE_DCA
3928
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
3929 3930
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[0]);
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[0]);
3931 3932 3933
	}
#endif

3934 3935
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
3936

3937
	if (!tx_clean_complete)
3938 3939
		work_done = budget;

3940 3941
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
3942
		napi_complete(napi);
3943
		if (adapter->rx_itr_setting & 1)
3944
			ixgbe_set_itr(adapter);
3945
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
3946
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
	schedule_work(&adapter->reset_task);
}

static void ixgbe_reset_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter;
	adapter = container_of(work, struct ixgbe_adapter, reset_task);

3968 3969 3970 3971 3972
	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

3973 3974
	adapter->tx_timeout_count++;

3975 3976
	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
3977
	ixgbe_reinit_locked(adapter);
3978 3979
}

3980 3981
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
3982
{
3983
	bool ret = false;
3984
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
3985

3986 3987 3988 3989 3990 3991 3992
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;
3993

3994 3995 3996 3997
	return ret;
}
#endif

3998 3999 4000 4001 4002 4003 4004 4005
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4006 4007 4008
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4009
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4010 4011

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4012 4013 4014
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4015 4016 4017
		ret = true;
	} else {
		ret = false;
4018 4019
	}

4020 4021 4022
	return ret;
}

4023 4024 4025 4026 4027 4028 4029 4030 4031 4032
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4033
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	f->indices = min((int)num_online_cpus(), f->indices);
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4073 4074
		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;
4075 4076
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4077
			e_info(probe, "FCoE enabled with DCB\n");
4078 4079 4080 4081
			ixgbe_set_dcb_queues(adapter);
		}
#endif
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4082
			e_info(probe, "FCoE enabled with RSS\n");
4083 4084 4085 4086 4087
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
4088 4089 4090 4091
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
4092
		adapter->num_tx_queues += f->indices;
4093 4094 4095 4096 4097 4098 4099 4100

		ret = true;
	}

	return ret;
}

#endif /* IXGBE_FCOE */
4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
/*
 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4125
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4126
{
4127 4128 4129 4130 4131 4132 4133
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4134
		goto done;
4135

4136 4137 4138 4139 4140
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4141 4142
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4143
		goto done;
4144 4145

#endif
4146 4147 4148
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4149
	if (ixgbe_set_rss_queues(adapter))
4150 4151 4152 4153 4154 4155 4156
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4157
	/* Notify the stack of the (possibly) reduced queue counts. */
4158
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4159 4160
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4161 4162
}

4163
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4164
				       int vectors)
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4183
				      vectors);
4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4197 4198
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4199 4200 4201 4202 4203
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4204 4205 4206 4207 4208 4209
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4210
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4211 4212 4213 4214
	}
}

/**
4215
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4216 4217
 * @adapter: board private structure to initialize
 *
4218 4219
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4220
 **/
4221
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4222
{
4223 4224 4225 4226 4227
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4228
			adapter->rx_ring[i]->reg_idx = i;
4229
		for (i = 0; i < adapter->num_tx_queues; i++)
4230
			adapter->tx_ring[i]->reg_idx = i;
4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
		ret = true;
	} else {
		ret = false;
	}

	return ret;
}

#ifdef CONFIG_IXGBE_DCB
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
	int i;
	bool ret = false;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
4255 4256
			/* the number of queues is assumed to be symmetric */
			for (i = 0; i < dcb_i; i++) {
4257 4258
				adapter->rx_ring[i]->reg_idx = i << 3;
				adapter->tx_ring[i]->reg_idx = i << 2;
4259
			}
4260
			ret = true;
4261
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
			if (dcb_i == 8) {
				/*
				 * Tx TC0 starts at: descriptor queue 0
				 * Tx TC1 starts at: descriptor queue 32
				 * Tx TC2 starts at: descriptor queue 64
				 * Tx TC3 starts at: descriptor queue 80
				 * Tx TC4 starts at: descriptor queue 96
				 * Tx TC5 starts at: descriptor queue 104
				 * Tx TC6 starts at: descriptor queue 112
				 * Tx TC7 starts at: descriptor queue 120
				 *
				 * Rx TC0-TC7 are offset by 16 queues each
				 */
				for (i = 0; i < 3; i++) {
4276 4277
					adapter->tx_ring[i]->reg_idx = i << 5;
					adapter->rx_ring[i]->reg_idx = i << 4;
4278 4279
				}
				for ( ; i < 5; i++) {
4280
					adapter->tx_ring[i]->reg_idx =
4281
								 ((i + 2) << 4);
4282
					adapter->rx_ring[i]->reg_idx = i << 4;
4283 4284
				}
				for ( ; i < dcb_i; i++) {
4285
					adapter->tx_ring[i]->reg_idx =
4286
								 ((i + 8) << 3);
4287
					adapter->rx_ring[i]->reg_idx = i << 4;
4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
				}

				ret = true;
			} else if (dcb_i == 4) {
				/*
				 * Tx TC0 starts at: descriptor queue 0
				 * Tx TC1 starts at: descriptor queue 64
				 * Tx TC2 starts at: descriptor queue 96
				 * Tx TC3 starts at: descriptor queue 112
				 *
				 * Rx TC0-TC3 are offset by 32 queues each
				 */
4300 4301 4302 4303
				adapter->tx_ring[0]->reg_idx = 0;
				adapter->tx_ring[1]->reg_idx = 64;
				adapter->tx_ring[2]->reg_idx = 96;
				adapter->tx_ring[3]->reg_idx = 112;
4304
				for (i = 0 ; i < dcb_i; i++)
4305
					adapter->rx_ring[i]->reg_idx = i << 5;
4306 4307 4308 4309

				ret = true;
			} else {
				ret = false;
4310
			}
4311 4312
		} else {
			ret = false;
4313
		}
4314 4315
	} else {
		ret = false;
4316
	}
4317 4318 4319 4320 4321

	return ret;
}
#endif

4322 4323 4324 4325 4326 4327 4328
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4329
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4330 4331 4332 4333 4334 4335 4336 4337
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4338
			adapter->rx_ring[i]->reg_idx = i;
4339
		for (i = 0; i < adapter->num_tx_queues; i++)
4340
			adapter->tx_ring[i]->reg_idx = i;
4341 4342 4343 4344 4345 4346
		ret = true;
	}

	return ret;
}

4347 4348 4349 4350 4351 4352 4353 4354 4355 4356
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
4357
	int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
4358 4359 4360 4361 4362 4363
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4364 4365
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;

4366
			ixgbe_cache_ring_dcb(adapter);
4367
			/* find out queues in TC for FCoE */
4368 4369
			fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
			fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
			/*
			 * In 82599, the number of Tx queues for each traffic
			 * class for both 8-TC and 4-TC modes are:
			 * TCs  : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
			 * 8 TCs:  32  32  16  16   8   8   8   8
			 * 4 TCs:  64  64  32  32
			 * We have max 8 queues for FCoE, where 8 the is
			 * FCoE redirection table size. If TC for FCoE is
			 * less than or equal to TC3, we have enough queues
			 * to add max of 8 queues for FCoE, so we start FCoE
			 * tx descriptor from the next one, i.e., reg_idx + 1.
			 * If TC for FCoE is above TC3, implying 8 TC mode,
			 * and we need 8 for FCoE, we have to take all queues
			 * in that traffic class for FCoE.
			 */
			if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
				fcoe_tx_i--;
4387 4388 4389
		}
#endif /* CONFIG_IXGBE_DCB */
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4390 4391 4392 4393 4394 4395
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_cache_ring_fdir(adapter);
			else
				ixgbe_cache_ring_rss(adapter);

4396 4397 4398 4399
			fcoe_rx_i = f->mask;
			fcoe_tx_i = f->mask;
		}
		for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4400 4401
			adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
			adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4402 4403 4404 4405 4406 4407 4408
		}
		ret = true;
	}
	return ret;
}

#endif /* IXGBE_FCOE */
4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4419 4420
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4421 4422 4423 4424 4425 4426
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4441 4442
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4443

4444 4445 4446
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4447 4448 4449 4450 4451
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;

#endif /* IXGBE_FCOE */
4452 4453 4454 4455 4456
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;

#endif
4457 4458 4459
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4460 4461
	if (ixgbe_cache_ring_rss(adapter))
		return;
4462 4463
}

4464 4465 4466 4467 4468
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4469 4470
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4471
 **/
4472
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4473 4474
{
	int i;
4475
	int orig_node = adapter->node;
4476

4477
	for (i = 0; i < adapter->num_tx_queues; i++) {
4478 4479 4480 4481 4482 4483 4484 4485
		struct ixgbe_ring *ring = adapter->tx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4486
				    adapter->node);
4487 4488 4489 4490 4491 4492 4493 4494 4495
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_tx_ring_allocation;
		ring->count = adapter->tx_ring_count;
		ring->queue_index = i;
		ring->numa_node = adapter->node;

		adapter->tx_ring[i] = ring;
4496
	}
4497

4498 4499 4500
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4501
	for (i = 0; i < adapter->num_rx_queues; i++) {
4502 4503 4504 4505 4506 4507 4508 4509
		struct ixgbe_ring *ring = adapter->rx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4510
				    adapter->node);
4511 4512 4513 4514 4515 4516 4517 4518 4519
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_rx_ring_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = i;
		ring->numa_node = adapter->node;

		adapter->rx_ring[i] = ring;
4520 4521
	}

4522 4523 4524
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4525 4526 4527 4528 4529
	ixgbe_cache_ring_register(adapter);

	return 0;

err_rx_ring_allocation:
4530 4531
	for (i = 0; i < adapter->num_tx_queues; i++)
		kfree(adapter->tx_ring[i]);
4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542
err_tx_ring_allocation:
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4543
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4544
{
4545
	struct ixgbe_hw *hw = &adapter->hw;
4546 4547 4548 4549 4550 4551 4552
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4553
	 * (roughly) the same number of vectors as there are CPU's.
4554 4555
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4556
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4557 4558 4559

	/*
	 * At the same time, hardware can only support a maximum of
4560 4561 4562 4563
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4564
	 */
4565
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4566 4567 4568 4569

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4570
					sizeof(struct msix_entry), GFP_KERNEL);
4571 4572 4573
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4574

4575
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4576

4577 4578 4579
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4580

4581 4582
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4583 4584 4585
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4586 4587 4588
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4589 4590 4591
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4592 4593 4594 4595 4596

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4597 4598 4599
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4600 4601 4602 4603 4604 4605 4606 4607
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int napi_vectors;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		napi_vectors = adapter->num_rx_queues;
4625
		poll = &ixgbe_clean_rxtx_many;
4626 4627 4628 4629 4630 4631 4632
	} else {
		num_q_vectors = 1;
		napi_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4633
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4634
					GFP_KERNEL, adapter->node);
4635 4636
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4637
					   GFP_KERNEL);
4638 4639 4640
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
4641 4642 4643 4644
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
4645
		q_vector->v_idx = q_idx;
4646
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

4675
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4676
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4677
	else
4678 4679 4680 4681 4682
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
4683
		netif_napi_del(&q_vector->napi);
4684 4685 4686 4687
		kfree(q_vector);
	}
}

4688
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4711
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4712 4713 4714 4715
{
	int err;

	/* Number of supported queues */
4716 4717 4718
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4719 4720 4721

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4722
		e_dev_err("Unable to setup interrupt capabilities\n");
4723
		goto err_set_interrupt;
4724 4725
	}

4726 4727
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4728
		e_dev_err("Unable to allocate memory for queue vectors\n");
4729 4730 4731 4732 4733
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
4734
		e_dev_err("Unable to allocate memory for queues\n");
4735 4736 4737
		goto err_alloc_queues;
	}

4738
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
4739 4740
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
4741 4742 4743

	set_bit(__IXGBE_DOWN, &adapter->state);

4744
	return 0;
4745

4746 4747 4748 4749
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
4750
err_set_interrupt:
4751 4752 4753
	return err;
}

E
Eric Dumazet 已提交
4754 4755 4756 4757 4758
static void ring_free_rcu(struct rcu_head *head)
{
	kfree(container_of(head, struct ixgbe_ring, rcu));
}

4759 4760 4761 4762 4763 4764 4765 4766 4767
/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
4768 4769 4770 4771 4772 4773 4774
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
4775 4776 4777 4778 4779 4780
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
		call_rcu(&ring->rcu, ring_free_rcu);
4781 4782
		adapter->rx_ring[i] = NULL;
	}
4783 4784 4785

	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
4786 4787
}

D
Donald Skidmore 已提交
4788 4789 4790 4791 4792 4793 4794 4795
/**
 * ixgbe_sfp_timer - worker thread to find a missing module
 * @data: pointer to our adapter struct
 **/
static void ixgbe_sfp_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;

4796 4797
	/*
	 * Do the sfp_timer outside of interrupt context due to the
D
Donald Skidmore 已提交
4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
	 * delays that sfp+ detection requires
	 */
	schedule_work(&adapter->sfp_task);
}

/**
 * ixgbe_sfp_task - worker thread to find a missing module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
4810 4811
						     struct ixgbe_adapter,
						     sfp_task);
D
Donald Skidmore 已提交
4812 4813 4814 4815 4816
	struct ixgbe_hw *hw = &adapter->hw;

	if ((hw->phy.type == ixgbe_phy_nl) &&
	    (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
		s32 ret = hw->phy.ops.identify_sfp(hw);
4817
		if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
D
Donald Skidmore 已提交
4818 4819 4820
			goto reschedule;
		ret = hw->phy.ops.reset(hw);
		if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
4821 4822 4823 4824
			e_dev_err("failed to initialize because an unsupported "
				  "SFP+ module type was detected.\n");
			e_dev_err("Reload the driver after installing a "
				  "supported module.\n");
D
Donald Skidmore 已提交
4825 4826
			unregister_netdev(adapter->netdev);
		} else {
4827
			e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
D
Donald Skidmore 已提交
4828 4829 4830 4831 4832 4833 4834 4835
		}
		/* don't need this routine any more */
		clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	}
	return;
reschedule:
	if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
		mod_timer(&adapter->sfp_timer,
4836
			  round_jiffies(jiffies + (2 * HZ)));
D
Donald Skidmore 已提交
4837 4838
}

4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4851
	struct net_device *dev = adapter->netdev;
4852
	unsigned int rss;
J
Jeff Kirsher 已提交
4853
#ifdef CONFIG_IXGBE_DCB
4854 4855 4856
	int j;
	struct tc_configuration *tc;
#endif
4857
	int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4858

4859 4860 4861 4862 4863 4864 4865 4866
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4867 4868 4869 4870
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
4871
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
4872 4873 4874
	if (hw->mac.type == ixgbe_mac_82598EB) {
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4875
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
4876
	} else if (hw->mac.type == ixgbe_mac_82599EB) {
4877
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
4878 4879
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4880 4881
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4882 4883 4884 4885 4886 4887 4888 4889 4890 4891
		if (dev->features & NETIF_F_NTUPLE) {
			/* Flow Director perfect filter enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			adapter->atr_sample_rate = 0;
			spin_lock_init(&adapter->fdir_perfect_lock);
		} else {
			/* Flow Director hash filters enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->atr_sample_rate = 20;
		}
4892
		adapter->ring_feature[RING_F_FDIR].indices =
4893
							 IXGBE_MAX_FDIR_INDICES;
4894
		adapter->fdir_pballoc = 0;
4895
#ifdef IXGBE_FCOE
4896 4897 4898
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
4899
#ifdef CONFIG_IXGBE_DCB
4900 4901
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
4902
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4903
#endif
4904
#endif /* IXGBE_FCOE */
A
Alexander Duyck 已提交
4905
	}
4906

J
Jeff Kirsher 已提交
4907
#ifdef CONFIG_IXGBE_DCB
4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
4920
	adapter->dcb_cfg.pfc_mode_enable = false;
4921 4922 4923
	adapter->dcb_cfg.round_robin_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
4924
			   adapter->ring_feature[RING_F_DCB].indices);
4925 4926

#endif
4927 4928

	/* default flow control settings */
4929
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
4930
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
4931 4932 4933
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
4934 4935
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);
4936 4937
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
4938
	hw->fc.disable_fc_autoneg = false;
4939

4940
	/* enable itr by default in dynamic mode */
4941 4942 4943 4944
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
4945 4946 4947 4948 4949 4950 4951 4952 4953

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

4954
	/* initialize eeprom parameters */
4955
	if (ixgbe_init_eeprom_params_generic(hw)) {
4956
		e_dev_err("EEPROM initialization failed\n");
4957 4958 4959
		return -EIO;
	}

4960
	/* enable rx csum by default */
4961 4962
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

4963 4964 4965
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

4966 4967 4968 4969 4970 4971 4972 4973
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
 * @adapter: board private structure
4974
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
4975 4976 4977 4978
 *
 * Return 0 on success, negative on failure
 **/
int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
4979
			     struct ixgbe_ring *tx_ring)
4980 4981 4982 4983
{
	struct pci_dev *pdev = adapter->pdev;
	int size;

4984
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4985
	tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
4986 4987
	if (!tx_ring->tx_buffer_info)
		tx_ring->tx_buffer_info = vmalloc(size);
4988 4989
	if (!tx_ring->tx_buffer_info)
		goto err;
4990
	memset(tx_ring->tx_buffer_info, 0, size);
4991 4992

	/* round up to nearest 4K */
4993
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
4994
	tx_ring->size = ALIGN(tx_ring->size, 4096);
4995

4996 4997
	tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
4998 4999
	if (!tx_ring->desc)
		goto err;
5000

5001 5002 5003
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
5004
	return 0;
5005 5006 5007 5008

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5009
	e_err(probe, "Unable to allocate memory for the Tx descriptor ring\n");
5010
	return -ENOMEM;
5011 5012
}

5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5028
		err = ixgbe_setup_tx_resources(adapter, adapter->tx_ring[i]);
5029 5030
		if (!err)
			continue;
5031
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5032 5033 5034 5035 5036 5037
		break;
	}

	return err;
}

5038 5039 5040
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
 * @adapter: board private structure
5041
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5042 5043 5044 5045
 *
 * Returns 0 on success, negative on failure
 **/
int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
5046
			     struct ixgbe_ring *rx_ring)
5047 5048
{
	struct pci_dev *pdev = adapter->pdev;
5049
	int size;
5050

5051
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5052 5053 5054
	rx_ring->rx_buffer_info = vmalloc_node(size, adapter->node);
	if (!rx_ring->rx_buffer_info)
		rx_ring->rx_buffer_info = vmalloc(size);
5055
	if (!rx_ring->rx_buffer_info) {
5056 5057
		e_err(probe, "vmalloc allocation failed for the Rx "
		      "descriptor ring\n");
5058
		goto alloc_failed;
5059
	}
5060
	memset(rx_ring->rx_buffer_info, 0, size);
5061 5062

	/* Round up to nearest 4K */
5063 5064
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5065

5066 5067
	rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);
5068

5069
	if (!rx_ring->desc) {
5070 5071
		e_err(probe, "Memory allocation failed for the Rx "
		      "descriptor ring\n");
5072
		vfree(rx_ring->rx_buffer_info);
5073
		goto alloc_failed;
5074 5075
	}

5076 5077
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5078 5079

	return 0;
5080 5081 5082

alloc_failed:
	return -ENOMEM;
5083 5084
}

5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/

static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5101
		err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
5102 5103
		if (!err)
			continue;
5104
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5105 5106 5107 5108 5109 5110
		break;
	}

	return err;
}

5111 5112 5113 5114 5115 5116 5117
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @adapter: board private structure
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5118
void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
5119
			     struct ixgbe_ring *tx_ring)
5120 5121 5122 5123 5124 5125 5126 5127
{
	struct pci_dev *pdev = adapter->pdev;

	ixgbe_clean_tx_ring(adapter, tx_ring);

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5128 5129
	dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
			  tx_ring->dma);
5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5145 5146
		if (adapter->tx_ring[i]->desc)
			ixgbe_free_tx_resources(adapter, adapter->tx_ring[i]);
5147 5148 5149
}

/**
5150
 * ixgbe_free_rx_resources - Free Rx Resources
5151 5152 5153 5154 5155
 * @adapter: board private structure
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5156
void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
5157
			     struct ixgbe_ring *rx_ring)
5158 5159 5160 5161 5162 5163 5164 5165
{
	struct pci_dev *pdev = adapter->pdev;

	ixgbe_clean_rx_ring(adapter, rx_ring);

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5166 5167
	dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
			  rx_ring->dma);
5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5183 5184
		if (adapter->rx_ring[i]->desc)
			ixgbe_free_rx_resources(adapter, adapter->rx_ring[i]);
5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5197
	struct ixgbe_hw *hw = &adapter->hw;
5198 5199
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5200 5201
	/* MTU < 68 is an error and causes problems on some kernels */
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5202 5203
		return -EINVAL;

5204
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5205
	/* must set new MTU before calling down or up */
5206 5207
	netdev->mtu = new_mtu;

5208 5209 5210
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);

5211 5212
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5233 5234 5235 5236

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5237

5238 5239
	netif_carrier_off(netdev);

5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5252
	err = ixgbe_request_irq(adapter);
5253 5254 5255 5256 5257 5258 5259
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5260 5261
	netif_tx_start_all_queues(netdev);

5262 5263 5264
	return 0;

err_up:
5265
	ixgbe_release_hw_control(adapter);
5266 5267 5268
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5269
	ixgbe_free_all_rx_resources(adapter);
5270
err_setup_tx:
5271
	ixgbe_free_all_tx_resources(adapter);
5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5298
	ixgbe_release_hw_control(adapter);
5299 5300 5301 5302

	return 0;
}

5303 5304 5305 5306 5307 5308 5309 5310 5311
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5312 5313 5314 5315 5316
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5317 5318

	err = pci_enable_device_mem(pdev);
5319
	if (err) {
5320
		e_dev_err("Cannot enable PCI device from suspend\n");
5321 5322 5323 5324
		return err;
	}
	pci_set_master(pdev);

5325
	pci_wake_from_d3(pdev, false);
5326 5327 5328

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5329
		e_dev_err("Cannot initialize interrupts for device\n");
5330 5331 5332 5333 5334
		return err;
	}

	ixgbe_reset(adapter);

5335 5336
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347
	if (netif_running(netdev)) {
		err = ixgbe_open(adapter->netdev);
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5348 5349

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5350 5351 5352
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5353 5354 5355
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5373

5374
#endif
5375 5376
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5377

5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5395 5396 5397 5398
	if (wufc && hw->mac.type == ixgbe_mac_82599EB)
		pci_wake_from_d3(pdev, true);
	else
		pci_wake_from_d3(pdev, false);
5399

5400 5401
	*enable_wake = !!wufc;

5402 5403
	ixgbe_clear_interrupt_scheme(adapter);

5404 5405 5406 5407
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5427 5428 5429

	return 0;
}
5430
#endif /* CONFIG_PM */
5431 5432 5433

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5434 5435 5436 5437 5438 5439 5440 5441
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5442 5443
}

5444 5445 5446 5447 5448 5449
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5450
	struct net_device *netdev = adapter->netdev;
5451
	struct ixgbe_hw *hw = &adapter->hw;
5452 5453
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5454
	u64 non_eop_descs = 0, restart_queue = 0;
5455
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5456

5457 5458 5459 5460
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5461
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5462
		u64 rsc_count = 0;
5463
		u64 rsc_flush = 0;
5464 5465
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5466
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5467
		for (i = 0; i < adapter->num_rx_queues; i++) {
5468 5469
			rsc_count += adapter->rx_ring[i]->rsc_count;
			rsc_flush += adapter->rx_ring[i]->rsc_flush;
5470 5471 5472
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5473 5474
	}

J
Jesse Brandeburg 已提交
5475 5476
	/* gather some stats to the adapter struct that are per queue */
	for (i = 0; i < adapter->num_tx_queues; i++)
5477
		restart_queue += adapter->tx_ring[i]->restart_queue;
5478
	adapter->restart_queue = restart_queue;
J
Jesse Brandeburg 已提交
5479 5480

	for (i = 0; i < adapter->num_rx_queues; i++)
5481
		non_eop_descs += adapter->rx_ring[i]->non_eop_descs;
5482
	adapter->non_eop_descs = non_eop_descs;
J
Jesse Brandeburg 已提交
5483

5484
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5485 5486 5487 5488
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5489 5490
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5491
		if (hw->mac.type == ixgbe_mac_82598EB)
5492 5493 5494 5495 5496
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5497
		if (hw->mac.type == ixgbe_mac_82599EB) {
5498 5499 5500 5501 5502
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			hwstats->pxoffrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
			hwstats->qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5503
		} else {
5504 5505 5506 5507
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
			hwstats->pxoffrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
5508
		}
5509 5510
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5511
	}
5512
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5513
	/* work around hardware counting issue */
5514
	hwstats->gprc -= missed_rx;
5515 5516

	/* 82598 hardware only has a 32 bit counter in the high register */
5517
	if (hw->mac.type == ixgbe_mac_82599EB) {
5518
		u64 tmp;
5519
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5520 5521
		tmp = IXGBE_READ_REG(hw, IXGBE_GORCH) & 0xF;
						/* 4 high bits of GORC */
5522 5523
		hwstats->gorc += (tmp << 32);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5524 5525
		tmp = IXGBE_READ_REG(hw, IXGBE_GOTCH) & 0xF;
						/* 4 high bits of GOTC */
5526 5527
		hwstats->gotc += (tmp << 32);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5528
		IXGBE_READ_REG(hw, IXGBE_TORH);	/* to clear */
5529 5530 5531 5532
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5533
#ifdef IXGBE_FCOE
5534 5535 5536 5537 5538 5539
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5540
#endif /* IXGBE_FCOE */
5541
	} else {
5542 5543 5544 5545 5546
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5547
	}
5548
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5549 5550
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5551
	if (hw->mac.type == ixgbe_mac_82598EB)
5552 5553 5554 5555 5556 5557 5558 5559 5560
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5561
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5562
	hwstats->lxontxc += lxon;
5563
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5564 5565 5566 5567
	hwstats->lxofftxc += lxoff;
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5568 5569 5570 5571
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5587 5588

	/* Fill out the OS statistics structure */
5589
	netdev->stats.multicast = hwstats->mprc;
5590 5591

	/* Rx Errors */
5592
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5593
	netdev->stats.rx_dropped = 0;
5594 5595
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5596
	netdev->stats.rx_missed_errors = total_mpc;
5597 5598 5599 5600 5601 5602 5603 5604 5605
}

/**
 * ixgbe_watchdog - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_watchdog(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5606
	struct ixgbe_hw *hw = &adapter->hw;
5607 5608
	u64 eics = 0;
	int i;
5609

5610 5611 5612 5613
	/*
	 *  Do the watchdog outside of interrupt context due to the lovely
	 * delays that some of the newer hardware requires
	 */
5614

5615 5616
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		goto watchdog_short_circuit;
5617

5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
		goto watchdog_reschedule;
	}

	/* get one bit for every active tx/rx interrupt vector */
	for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
		struct ixgbe_q_vector *qv = adapter->q_vector[i];
		if (qv->rxr_count || qv->txr_count)
			eics |= ((u64)1 << i);
5634
	}
5635

5636 5637 5638 5639 5640 5641 5642 5643
	/* Cause software interrupt to ensure rx rings are cleaned */
	ixgbe_irq_rearm_queues(adapter, eics);

watchdog_reschedule:
	/* Reset the timer */
	mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));

watchdog_short_circuit:
5644 5645 5646
	schedule_work(&adapter->watchdog_task);
}

5647 5648 5649 5650 5651 5652 5653
/**
 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_multispeed_fiber_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5654 5655
						     struct ixgbe_adapter,
						     multispeed_fiber_task);
5656 5657
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
5658
	bool negotiation;
5659 5660

	adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
5661 5662
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5663
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5664
	hw->mac.autotry_restart = false;
5665 5666
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
}

/**
 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_config_module_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5678 5679
						     struct ixgbe_adapter,
						     sfp_config_module_task);
5680 5681 5682 5683
	struct ixgbe_hw *hw = &adapter->hw;
	u32 err;

	adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
5684 5685 5686

	/* Time for electrical oscillations to settle down */
	msleep(100);
5687
	err = hw->phy.ops.identify_sfp(hw);
5688

5689
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5690 5691 5692 5693
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
5694
		unregister_netdev(adapter->netdev);
5695 5696 5697 5698
		return;
	}
	hw->mac.ops.setup_sfp(hw);

5699
	if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
5700 5701 5702 5703 5704
		/* This will also work for DA Twinax connections */
		schedule_work(&adapter->multispeed_fiber_task);
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
}

5705 5706 5707 5708 5709 5710 5711
/**
 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_fdir_reinit_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5712 5713
						     struct ixgbe_adapter,
						     fdir_reinit_task);
5714 5715 5716 5717 5718 5719
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_FDIR_INIT_DONE,
5720
				&(adapter->tx_ring[i]->reinit_state));
5721
	} else {
5722
		e_err(probe, "failed to finish FDIR re-initialization, "
5723
		      "ignored adding FDIR ATR filters\n");
5724 5725 5726 5727 5728
	}
	/* Done FDIR Re-initialization, enable transmits */
	netif_tx_start_all_queues(adapter->netdev);
}

5729 5730
static DEFINE_MUTEX(ixgbe_watchdog_lock);

5731
/**
5732 5733
 * ixgbe_watchdog_task - worker thread to bring link up
 * @work: pointer to work_struct containing our data
5734 5735 5736 5737
 **/
static void ixgbe_watchdog_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5738 5739
						     struct ixgbe_adapter,
						     watchdog_task);
5740 5741
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
5742 5743
	u32 link_speed;
	bool link_up;
5744 5745 5746
	int i;
	struct ixgbe_ring *tx_ring;
	int some_tx_pending = 0;
5747

5748 5749 5750 5751
	mutex_lock(&ixgbe_watchdog_lock);

	link_up = adapter->link_up;
	link_speed = adapter->link_speed;
5752 5753 5754

	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5755 5756 5757 5758
		if (link_up) {
#ifdef CONFIG_DCB
			if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
				for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5759
					hw->mac.ops.fc_enable(hw, i);
5760
			} else {
5761
				hw->mac.ops.fc_enable(hw, 0);
5762 5763
			}
#else
5764
			hw->mac.ops.fc_enable(hw, 0);
5765 5766 5767
#endif
		}

5768 5769
		if (link_up ||
		    time_after(jiffies, (adapter->link_check_timeout +
5770
					 IXGBE_TRY_LINK_TIMEOUT))) {
5771
			adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5772
			IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5773 5774 5775 5776
		}
		adapter->link_up = link_up;
		adapter->link_speed = link_speed;
	}
5777 5778 5779

	if (link_up) {
		if (!netif_carrier_ok(netdev)) {
5780 5781 5782 5783 5784
			bool flow_rx, flow_tx;

			if (hw->mac.type == ixgbe_mac_82599EB) {
				u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
				u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5785 5786
				flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
				flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5787 5788 5789
			} else {
				u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
				u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5790 5791
				flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
				flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5792 5793
			}

5794
			e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5795
			       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5796 5797 5798
			       "10 Gbps" :
			       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
			       "1 Gbps" : "unknown speed")),
5799
			       ((flow_rx && flow_tx) ? "RX/TX" :
5800 5801
			       (flow_rx ? "RX" :
			       (flow_tx ? "TX" : "None"))));
5802 5803 5804 5805 5806 5807 5808

			netif_carrier_on(netdev);
		} else {
			/* Force detection of hung controller */
			adapter->detect_tx_hung = true;
		}
	} else {
5809 5810
		adapter->link_up = false;
		adapter->link_speed = 0;
5811
		if (netif_carrier_ok(netdev)) {
5812
			e_info(drv, "NIC Link is Down\n");
5813 5814 5815 5816
			netif_carrier_off(netdev);
		}
	}

5817 5818
	if (!netif_carrier_ok(netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++) {
5819
			tx_ring = adapter->tx_ring[i];
5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
			 schedule_work(&adapter->reset_task);
		}
	}

5836
	ixgbe_update_stats(adapter);
5837
	mutex_unlock(&ixgbe_watchdog_lock);
5838 5839 5840
}

static int ixgbe_tso(struct ixgbe_adapter *adapter,
5841
		     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
5842
		     u32 tx_flags, u8 *hdr_len, __be16 protocol)
5843 5844 5845 5846 5847
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
5848 5849
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
5850 5851 5852 5853 5854 5855 5856 5857 5858 5859

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

5860
		if (protocol == htons(ETH_P_IP)) {
5861 5862 5863 5864
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5865 5866 5867
								 iph->daddr, 0,
								 IPPROTO_TCP,
								 0);
5868
		} else if (skb_is_gso_v6(skb)) {
5869 5870 5871
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
5872 5873
					     &ipv6_hdr(skb)->daddr,
					     0, IPPROTO_TCP, 0);
5874 5875 5876 5877 5878
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5879
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
5880 5881 5882 5883 5884 5885

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
5886
				    IXGBE_ADVTXD_MACLEN_SHIFT);
5887 5888 5889 5890 5891 5892 5893 5894 5895
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
5896
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
5897
				   IXGBE_ADVTXD_DTYP_CTXT);
5898

5899
		if (protocol == htons(ETH_P_IP))
5900 5901 5902 5903 5904
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
5905
		mss_l4len_idx =
5906 5907
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
5908 5909
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

5925 5926
static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
		      __be16 protocol)
5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955
{
	u32 rtn = 0;

	switch (protocol) {
	case cpu_to_be16(ETH_P_IP):
		rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
		switch (ip_hdr(skb)->protocol) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	case cpu_to_be16(ETH_P_IPV6):
		/* XXX what about other V6 headers?? */
		switch (ipv6_hdr(skb)->nexthdr) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	default:
		if (unlikely(net_ratelimit()))
			e_warn(probe, "partial checksum but proto=%x!\n",
5956
			       protocol);
5957 5958 5959 5960 5961 5962
		break;
	}

	return rtn;
}

5963
static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
5964
			  struct ixgbe_ring *tx_ring,
5965 5966
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
5967 5968 5969 5970 5971 5972 5973 5974 5975 5976
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5977
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
5978 5979 5980 5981 5982

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
5983
				    IXGBE_ADVTXD_MACLEN_SHIFT);
5984 5985
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
5986
					    skb_network_header(skb));
5987 5988 5989 5990 5991

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
5992
				    IXGBE_ADVTXD_DTYP_CTXT);
5993

5994
		if (skb->ip_summed == CHECKSUM_PARTIAL)
5995
			type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
5996 5997

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
5998
		/* use index zero for tx checksum offload */
5999 6000 6001 6002
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
6003

6004 6005 6006 6007 6008 6009 6010
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
6011

6012 6013 6014 6015
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
6016 6017 6018
			struct ixgbe_ring *tx_ring,
			struct sk_buff *skb, u32 tx_flags,
			unsigned int first)
6019
{
6020
	struct pci_dev *pdev = adapter->pdev;
6021
	struct ixgbe_tx_buffer *tx_buffer_info;
6022 6023
	unsigned int len;
	unsigned int total = skb->len;
6024 6025 6026 6027 6028 6029
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;

	i = tx_ring->next_to_use;

6030 6031 6032 6033 6034
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
6035 6036 6037 6038 6039
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
6040
		tx_buffer_info->mapped_as_page = false;
6041
		tx_buffer_info->dma = dma_map_single(&pdev->dev,
6042
						     skb->data + offset,
6043 6044
						     size, DMA_TO_DEVICE);
		if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
6045
			goto dma_error;
6046 6047 6048 6049
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
6050
		total -= size;
6051 6052
		offset += size;
		count++;
6053 6054 6055 6056 6057 6058

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
6059 6060 6061 6062 6063 6064
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
6065
		len = min((unsigned int)frag->size, total);
6066
		offset = frag->page_offset;
6067 6068

		while (len) {
6069 6070 6071 6072
			i++;
			if (i == tx_ring->count)
				i = 0;

6073 6074 6075 6076
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
6077
			tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
6078 6079
							   frag->page,
							   offset, size,
6080
							   DMA_TO_DEVICE);
6081
			tx_buffer_info->mapped_as_page = true;
6082
			if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
6083
				goto dma_error;
6084 6085 6086 6087
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
6088
			total -= size;
6089 6090 6091
			offset += size;
			count++;
		}
6092 6093
		if (total == 0)
			break;
6094
	}
6095

6096 6097 6098
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

6099 6100 6101
	return count;

dma_error:
6102
	e_dev_err("TX DMA map failed\n");
6103 6104 6105 6106 6107

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
6108 6109
	if (count)
		count--;
6110 6111

	/* clear timestamp and dma mappings for remaining portion of packet */
6112
	while (count--) {
6113
		if (i == 0)
6114
			i += tx_ring->count;
6115
		i--;
6116 6117 6118 6119
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
	}

6120
	return 0;
6121 6122 6123
}

static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
6124 6125
			   struct ixgbe_ring *tx_ring,
			   int tx_flags, int count, u32 paylen, u8 hdr_len)
6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6144
				 IXGBE_ADVTXD_POPTS_SHIFT;
6145

6146 6147
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6148 6149
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6150
					 IXGBE_ADVTXD_POPTS_SHIFT;
6151 6152 6153

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6154
				 IXGBE_ADVTXD_POPTS_SHIFT;
6155

6156 6157 6158 6159 6160 6161 6162
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6163 6164 6165 6166 6167
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6168
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6169 6170
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6171
			cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
	writel(i, adapter->hw.hw_addr + tx_ring->tail);
}

6192
static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6193
		      int queue, u32 tx_flags, __be16 protocol)
6194 6195 6196 6197 6198 6199 6200 6201 6202
{
	struct ixgbe_atr_input atr_input;
	struct tcphdr *th;
	struct iphdr *iph = ip_hdr(skb);
	struct ethhdr *eth = (struct ethhdr *)skb->data;
	u16 vlan_id, src_port, dst_port, flex_bytes;
	u32 src_ipv4_addr, dst_ipv4_addr;
	u8 l4type = 0;

6203
	/* Right now, we support IPv4 only */
6204
	if (protocol != htons(ETH_P_IP))
6205
		return;
6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220
	/* check if we're UDP or TCP */
	if (iph->protocol == IPPROTO_TCP) {
		th = tcp_hdr(skb);
		src_port = th->source;
		dst_port = th->dest;
		l4type |= IXGBE_ATR_L4TYPE_TCP;
		/* l4type IPv4 type is 0, no need to assign */
	} else {
		/* Unsupported L4 header, just bail here */
		return;
	}

	memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));

	vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
6221
		   IXGBE_TX_FLAGS_VLAN_SHIFT;
6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238
	src_ipv4_addr = iph->saddr;
	dst_ipv4_addr = iph->daddr;
	flex_bytes = eth->h_proto;

	ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
	ixgbe_atr_set_src_port_82599(&atr_input, dst_port);
	ixgbe_atr_set_dst_port_82599(&atr_input, src_port);
	ixgbe_atr_set_flex_byte_82599(&atr_input, flex_bytes);
	ixgbe_atr_set_l4type_82599(&atr_input, l4type);
	/* src and dst are inverted, think how the receiver sees them */
	ixgbe_atr_set_src_ipv4_82599(&atr_input, dst_ipv4_addr);
	ixgbe_atr_set_dst_ipv4_82599(&atr_input, src_ipv4_addr);

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
	ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
}

6239
static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
6240
				 struct ixgbe_ring *tx_ring, int size)
6241
{
6242
	netif_stop_subqueue(netdev, tx_ring->queue_index);
6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6254
	netif_start_subqueue(netdev, tx_ring->queue_index);
J
Jesse Brandeburg 已提交
6255
	++tx_ring->restart_queue;
6256 6257 6258 6259
	return 0;
}

static int ixgbe_maybe_stop_tx(struct net_device *netdev,
6260
			      struct ixgbe_ring *tx_ring, int size)
6261 6262 6263 6264 6265 6266
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
	return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
}

6267 6268 6269
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6270
	int txq = smp_processor_id();
6271
#ifdef IXGBE_FCOE
6272 6273 6274 6275 6276 6277
	__be16 protocol;

	protocol = vlan_get_protocol(skb);

	if ((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) {
6278 6279 6280 6281
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
			txq += adapter->ring_feature[RING_F_FCOE].mask;
			return txq;
6282
#ifdef CONFIG_IXGBE_DCB
6283 6284 6285
		} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			txq = adapter->fcoe.up;
			return txq;
6286
#endif
6287 6288 6289 6290
		}
	}
#endif

K
Krishna Kumar 已提交
6291 6292 6293
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6294
		return txq;
K
Krishna Kumar 已提交
6295
	}
6296

6297 6298 6299 6300 6301 6302 6303 6304
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (skb->priority == TC_PRIO_CONTROL)
			txq = adapter->ring_feature[RING_F_DCB].indices-1;
		else
			txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
			       >> 13;
		return txq;
	}
6305 6306 6307 6308

	return skb_tx_hash(dev, skb);
}

6309 6310 6311
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, struct net_device *netdev,
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6312
{
E
Eric Dumazet 已提交
6313
	struct netdev_queue *txq;
6314 6315
	unsigned int first;
	unsigned int tx_flags = 0;
6316
	u8 hdr_len = 0;
6317
	int tso;
6318 6319
	int count = 0;
	unsigned int f;
6320 6321 6322
	__be16 protocol;

	protocol = vlan_get_protocol(skb);
J
Jesse Brandeburg 已提交
6323

6324
	if (vlan_tx_tag_present(skb)) {
J
Jesse Brandeburg 已提交
6325
		tx_flags |= vlan_tx_tag_get(skb);
6326 6327
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6328
			tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6329 6330 6331
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6332 6333
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6334 6335 6336
		tx_flags |= ((skb->queue_mapping & 0x7) << 13);
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6337
	}
6338

6339
#ifdef IXGBE_FCOE
6340 6341 6342
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6343 6344
	    (protocol == htons(ETH_P_FCOE) ||
	     protocol == htons(ETH_P_FIP))) {
6345 6346 6347 6348 6349 6350 6351 6352
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
			tx_flags |= ((adapter->fcoe.up << 13)
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
		}
#endif
R
Robert Love 已提交
6353
		/* flag for FCoE offloads */
6354
		if (protocol == htons(ETH_P_FCOE))
R
Robert Love 已提交
6355
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6356
	}
R
Robert Love 已提交
6357 6358
#endif

6359
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6360 6361
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6362 6363
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6364 6365
		count++;

J
Jesse Brandeburg 已提交
6366 6367
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6368 6369
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6370
	if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
6371 6372 6373 6374 6375
		adapter->tx_busy++;
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
6388
		if (protocol == htons(ETH_P_IP))
6389
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
6390 6391
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
				protocol);
6392 6393 6394 6395
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6396

6397 6398
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
6399 6400
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
				       protocol) &&
6401 6402 6403
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6404

6405
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first);
6406
	if (count) {
6407 6408 6409 6410
		/* add the ATR filter if ATR is on */
		if (tx_ring->atr_sample_rate) {
			++tx_ring->atr_count;
			if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
6411 6412
			     test_bit(__IXGBE_FDIR_INIT_DONE,
				      &tx_ring->reinit_state)) {
6413
				ixgbe_atr(adapter, skb, tx_ring->queue_index,
6414
					  tx_flags, protocol);
6415 6416 6417
				tx_ring->atr_count = 0;
			}
		}
E
Eric Dumazet 已提交
6418 6419 6420
		txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
		txq->tx_bytes += skb->len;
		txq->tx_packets++;
6421
		ixgbe_tx_queue(adapter, tx_ring, tx_flags, count, skb->len,
6422
			       hdr_len);
6423
		ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
6424

6425 6426 6427 6428 6429
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
6430 6431 6432 6433

	return NETDEV_TX_OK;
}

6434 6435 6436 6437 6438 6439 6440 6441 6442
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
	return ixgbe_xmit_frame_ring(skb, netdev, adapter, tx_ring);
}

6443 6444 6445 6446 6447 6448 6449 6450 6451 6452
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6453
	struct ixgbe_hw *hw = &adapter->hw;
6454 6455 6456 6457 6458 6459
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6460
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6461

6462 6463
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6464 6465 6466 6467

	return 0;
}

6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6502 6503
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6504
 * netdev->dev_addrs
6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6525
 * netdev->dev_addrs
6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6544 6545 6546 6547 6548 6549 6550 6551 6552
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6553
	int i;
6554

6555 6556 6557 6558
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6559
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6560 6561 6562 6563 6564 6565 6566 6567 6568
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6569 6570 6571 6572
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
6573 6574 6575 6576 6577 6578 6579 6580
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

	/* accurate rx/tx bytes/packets stats */
	dev_txq_stats_fold(netdev, stats);
E
Eric Dumazet 已提交
6581
	rcu_read_lock();
E
Eric Dumazet 已提交
6582
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6583
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6584 6585 6586
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6587 6588 6589 6590 6591 6592 6593 6594 6595
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6596
	}
E
Eric Dumazet 已提交
6597
	rcu_read_unlock();
E
Eric Dumazet 已提交
6598 6599 6600 6601 6602 6603 6604 6605 6606 6607
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}


6608
static const struct net_device_ops ixgbe_netdev_ops = {
6609
	.ndo_open		= ixgbe_open,
6610
	.ndo_stop		= ixgbe_close,
6611
	.ndo_start_xmit		= ixgbe_xmit_frame,
6612
	.ndo_select_queue	= ixgbe_select_queue,
6613
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
6614 6615 6616 6617 6618 6619 6620
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
6621
	.ndo_do_ioctl		= ixgbe_ioctl,
6622 6623 6624 6625
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
6626
	.ndo_get_stats64	= ixgbe_get_stats64,
6627 6628 6629
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
6630 6631 6632
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
6633 6634
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
6635
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
6636
#endif /* IXGBE_FCOE */
6637 6638
};

6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;

	if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
6658
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681
		goto err_novfs;
	}
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
6682 6683
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
6684 6685 6686 6687 6688 6689 6690 6691
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
6704
				 const struct pci_device_id *ent)
6705 6706 6707 6708 6709 6710 6711
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
6712
	unsigned int indices = num_possible_cpus();
6713 6714 6715
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
6716
	u32 part_num, eec;
6717

6718 6719 6720 6721 6722 6723 6724 6725 6726
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

6727
	err = pci_enable_device_mem(pdev);
6728 6729 6730
	if (err)
		return err;

6731 6732
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
6733 6734
		pci_using_dac = 1;
	} else {
6735
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
6736
		if (err) {
6737 6738
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
6739
			if (err) {
6740 6741
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
6742 6743 6744 6745 6746 6747
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

6748
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
6749
					   IORESOURCE_MEM), ixgbe_driver_name);
6750
	if (err) {
6751 6752
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
6753 6754 6755
		goto err_pci_reg;
	}

6756
	pci_enable_pcie_error_reporting(pdev);
6757

6758
	pci_set_master(pdev);
6759
	pci_save_state(pdev);
6760

6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
#ifdef IXGBE_FCOE
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	pci_set_drvdata(pdev, netdev);
	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

6788
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
6789
			      pci_resource_len(pdev, 0));
6790 6791 6792 6793 6794 6795 6796 6797 6798 6799
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

6800
	netdev->netdev_ops = &ixgbe_netdev_ops;
6801 6802 6803 6804 6805 6806 6807 6808
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
	strcpy(netdev->name, pci_name(pdev));

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
6809
	hw->mac.type  = ii->mac;
6810

6811 6812 6813 6814 6815 6816 6817 6818 6819
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
6820
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
6821 6822 6823 6824 6825 6826 6827
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
6828 6829 6830 6831 6832

	/* set up this timer and work struct before calling get_invariants
	 * which might start the timer
	 */
	init_timer(&adapter->sfp_timer);
6833
	adapter->sfp_timer.function = ixgbe_sfp_timer;
D
Donald Skidmore 已提交
6834 6835 6836
	adapter->sfp_timer.data = (unsigned long) adapter;

	INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
6837

6838 6839 6840 6841 6842
	/* multispeed fiber has its own tasklet, called from GPI SDP1 context */
	INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);

	/* a new SFP+ module arrival, called from GPI SDP2 context */
	INIT_WORK(&adapter->sfp_config_module_task,
6843
		  ixgbe_sfp_config_module_task);
6844

6845
	ii->get_invariants(hw);
6846 6847 6848 6849 6850 6851

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

6852 6853 6854 6855
	/* Make it possible the adapter to be woken up via WOL */
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6856 6857 6858 6859 6860 6861 6862
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
6863
			e_crit(probe, "Fan has stopped, replace the adapter\n");
6864 6865
	}

6866
	/* reset_hw fills in the perm_addr as well */
6867
	hw->phy.reset_if_overtemp = true;
6868
	err = hw->mac.ops.reset_hw(hw);
6869
	hw->phy.reset_if_overtemp = false;
6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * Start a kernel thread to watch for a module to arrive.
		 * Only do this for 82598, since 82599 will generate
		 * interrupts on module arrival.
		 */
		set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
		mod_timer(&adapter->sfp_timer,
			  round_jiffies(jiffies + (2 * HZ)));
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
6882 6883 6884 6885
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
6886 6887
		goto err_sw_init;
	} else if (err) {
6888
		e_dev_err("HW Init failed: %d\n", err);
6889 6890 6891
		goto err_sw_init;
	}

6892 6893
	ixgbe_probe_vf(adapter, ii);

6894
	netdev->features = NETIF_F_SG |
6895 6896 6897 6898
			   NETIF_F_IP_CSUM |
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
			   NETIF_F_HW_VLAN_FILTER;
6899

6900
	netdev->features |= NETIF_F_IPV6_CSUM;
6901 6902
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
6903
	netdev->features |= NETIF_F_GRO;
6904

6905 6906 6907
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		netdev->features |= NETIF_F_SCTP_CSUM;

6908 6909
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
6910
	netdev->vlan_features |= NETIF_F_IP_CSUM;
6911
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
6912 6913
	netdev->vlan_features |= NETIF_F_SG;

6914 6915 6916
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
6917 6918 6919
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;

J
Jeff Kirsher 已提交
6920
#ifdef CONFIG_IXGBE_DCB
6921 6922 6923
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

6924
#ifdef IXGBE_FCOE
6925
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
6926 6927
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
6928 6929
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
6930 6931
		}
	}
6932 6933 6934 6935 6936
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
6937
#endif /* IXGBE_FCOE */
6938
	if (pci_using_dac) {
6939
		netdev->features |= NETIF_F_HIGHDMA;
6940 6941
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
6942

6943
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
6944 6945
		netdev->features |= NETIF_F_LRO;

6946
	/* make sure the EEPROM is good */
6947
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
6948
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
6949 6950 6951 6952 6953 6954 6955
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

6956
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
6957
		e_dev_err("invalid MAC address\n");
6958 6959 6960 6961
		err = -EIO;
		goto err_eeprom;
	}

6962 6963 6964 6965
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

6966
	init_timer(&adapter->watchdog_timer);
6967
	adapter->watchdog_timer.function = ixgbe_watchdog;
6968 6969 6970
	adapter->watchdog_timer.data = (unsigned long)adapter;

	INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
6971
	INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
6972

6973 6974 6975
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
6976

6977 6978
	switch (pdev->device) {
	case IXGBE_DEV_ID_82599_KX4:
6979
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
6980
				IXGBE_WUFC_MC | IXGBE_WUFC_BC);
6981 6982 6983 6984 6985 6986 6987
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

6988 6989 6990
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

6991
	/* print bus type/speed/width info */
6992
	e_dev_info("(PCI Express:%s:%s) %pM\n",
6993 6994 6995 6996 6997 6998 6999 7000
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7001
	ixgbe_read_pba_num_generic(hw, &part_num);
7002
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7003 7004 7005 7006
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
			   "PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
			   (part_num >> 8), (part_num & 0xff));
7007
	else
7008 7009 7010
		e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type,
			   (part_num >> 8), (part_num & 0xff));
7011

7012
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7013 7014 7015 7016
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7017 7018
	}

7019 7020 7021
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7022
	/* reset the hardware with the new settings */
7023
	err = hw->mac.ops.start_hw(hw);
7024

7025 7026
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7027 7028 7029 7030 7031 7032
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7033
	}
7034 7035 7036 7037 7038
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7039 7040 7041
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7042 7043 7044 7045
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);

7046
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7047 7048
		INIT_WORK(&adapter->check_overtemp_task,
			  ixgbe_check_overtemp_task);
7049
#ifdef CONFIG_IXGBE_DCA
7050
	if (dca_add_requester(&pdev->dev) == 0) {
7051 7052 7053 7054
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7055
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7056
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7057 7058 7059 7060
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7061 7062
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7063

7064
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7065 7066 7067 7068
	cards_found++;
	return 0;

err_register:
7069
	ixgbe_release_hw_control(adapter);
7070
	ixgbe_clear_interrupt_scheme(adapter);
7071 7072
err_sw_init:
err_eeprom:
7073 7074
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
D
Donald Skidmore 已提交
7075 7076 7077
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->sfp_task);
7078 7079
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7080 7081 7082 7083
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7084 7085
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	set_bit(__IXGBE_DOWN, &adapter->state);
D
Donald Skidmore 已提交
7107 7108 7109 7110
	/* clear the module not found bit to make sure the worker won't
	 * reschedule
	 */
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7111 7112
	del_timer_sync(&adapter->watchdog_timer);

D
Donald Skidmore 已提交
7113 7114 7115
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->watchdog_task);
	cancel_work_sync(&adapter->sfp_task);
7116 7117
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7118 7119 7120
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);
7121 7122
	flush_scheduled_work();

7123
#ifdef CONFIG_IXGBE_DCA
7124 7125 7126 7127 7128 7129 7130
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7131 7132 7133 7134 7135
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7136 7137 7138 7139

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7140 7141
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7142

7143 7144 7145
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

7146
	ixgbe_clear_interrupt_scheme(adapter);
7147

7148
	ixgbe_release_hw_control(adapter);
7149 7150

	iounmap(adapter->hw.hw_addr);
7151
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7152
				     IORESOURCE_MEM));
7153

7154
	e_dev_info("complete\n");
7155

7156 7157
	free_netdev(netdev);

7158
	pci_disable_pcie_error_reporting(pdev);
7159

7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7172
						pci_channel_state_t state)
7173 7174
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7175
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7176 7177 7178

	netif_device_detach(netdev);

7179 7180 7181
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7182 7183 7184 7185
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7186
	/* Request a slot reset. */
7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7199
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7200 7201
	pci_ers_result_t result;
	int err;
7202

7203
	if (pci_enable_device_mem(pdev)) {
7204
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7205 7206 7207 7208
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7209
		pci_save_state(pdev);
7210

7211
		pci_wake_from_d3(pdev, false);
7212

7213
		ixgbe_reset(adapter);
7214
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7215 7216 7217 7218 7219
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7220 7221
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7222 7223
		/* non-fatal, continue */
	}
7224

7225
	return result;
7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7238
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7239 7240 7241

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7242
			e_info(probe, "ixgbe_up failed after reset\n");
7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7278
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7279
	pr_info("%s\n", ixgbe_copyright);
7280

7281
#ifdef CONFIG_IXGBE_DCA
7282 7283
	dca_register_notify(&dca_notifier);
#endif
7284

7285 7286 7287
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7288

7289 7290 7291 7292 7293 7294 7295 7296 7297 7298
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7299
#ifdef CONFIG_IXGBE_DCA
7300 7301
	dca_unregister_notify(&dca_notifier);
#endif
7302
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7303
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7304
}
7305

7306
#ifdef CONFIG_IXGBE_DCA
7307
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7308
			    void *p)
7309 7310 7311 7312
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7313
					 __ixgbe_notify_dca);
7314 7315 7316

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7317

7318
#endif /* CONFIG_IXGBE_DCA */
7319

7320
/**
7321
 * ixgbe_get_hw_dev return device
7322 7323
 * used by hardware layer to print debugging information
 **/
7324
struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
7325 7326
{
	struct ixgbe_adapter *adapter = hw->back;
7327
	return adapter->netdev;
7328
}
7329

7330 7331 7332
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */