canyonlands.dts 12.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Device Tree Source for AMCC Canyonlands (460EX)
 *
 * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without
 * any warranty of any kind, whether express or implied.
 */

11 12
/dts-v1/;

13 14 15 16 17
/ {
	#address-cells = <2>;
	#size-cells = <1>;
	model = "amcc,canyonlands";
	compatible = "amcc,canyonlands";
18
	dcr-parent = <&{/cpus/cpu@0}>;
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33

	aliases {
		ethernet0 = &EMAC0;
		ethernet1 = &EMAC1;
		serial0 = &UART0;
		serial1 = &UART1;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			model = "PowerPC,460EX";
34
			reg = <0x00000000>;
35 36
			clock-frequency = <0>; /* Filled in by U-Boot */
			timebase-frequency = <0>; /* Filled in by U-Boot */
37 38 39 40
			i-cache-line-size = <32>;
			d-cache-line-size = <32>;
			i-cache-size = <32768>;
			d-cache-size = <32768>;
41 42 43 44 45 46 47
			dcr-controller;
			dcr-access-method = "native";
		};
	};

	memory {
		device_type = "memory";
48
		reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
49 50 51 52 53 54
	};

	UIC0: interrupt-controller0 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <0>;
55
		dcr-reg = <0x0c0 0x009>;
56 57 58 59 60 61 62 63 64
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
	};

	UIC1: interrupt-controller1 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <1>;
65
		dcr-reg = <0x0d0 0x009>;
66 67 68
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
69
		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
70 71 72 73 74 75 76
		interrupt-parent = <&UIC0>;
	};

	UIC2: interrupt-controller2 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <2>;
77
		dcr-reg = <0x0e0 0x009>;
78 79 80
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
81
		interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
82 83 84 85 86 87 88
		interrupt-parent = <&UIC0>;
	};

	UIC3: interrupt-controller3 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <3>;
89
		dcr-reg = <0x0f0 0x009>;
90 91 92
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
93
		interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
94 95 96 97 98
		interrupt-parent = <&UIC0>;
	};

	SDR0: sdr {
		compatible = "ibm,sdr-460ex";
99
		dcr-reg = <0x00e 0x002>;
100 101 102 103
	};

	CPR0: cpr {
		compatible = "ibm,cpr-460ex";
104
		dcr-reg = <0x00c 0x002>;
105 106 107 108 109 110 111 112 113 114 115
	};

	plb {
		compatible = "ibm,plb-460ex", "ibm,plb4";
		#address-cells = <2>;
		#size-cells = <1>;
		ranges;
		clock-frequency = <0>; /* Filled in by U-Boot */

		SDRAM0: sdram {
			compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
116
			dcr-reg = <0x010 0x002>;
117 118 119 120
		};

		MAL0: mcmal {
			compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
121
			dcr-reg = <0x180 0x062>;
122
			num-tx-chans = <2>;
123
			num-rx-chans = <16>;
124 125 126
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-parent = <&UIC2>;
127 128 129 130 131
			interrupts = <	/*TXEOB*/ 0x6 0x4
					/*RXEOB*/ 0x7 0x4
					/*SERR*/  0x3 0x4
					/*TXDE*/  0x4 0x4
					/*RXDE*/  0x5 0x4>;
132 133 134 135 136 137
		};

		POB0: opb {
			compatible = "ibm,opb-460ex", "ibm,opb";
			#address-cells = <1>;
			#size-cells = <1>;
138
			ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
139 140 141 142
			clock-frequency = <0>; /* Filled in by U-Boot */

			EBC0: ebc {
				compatible = "ibm,ebc-460ex", "ibm,ebc";
143
				dcr-reg = <0x012 0x002>;
144 145 146
				#address-cells = <2>;
				#size-cells = <1>;
				clock-frequency = <0>; /* Filled in by U-Boot */
147
				/* ranges property is supplied by U-Boot */
148
				interrupts = <0x6 0x4>;
149
				interrupt-parent = <&UIC1>;
150 151 152 153

				nor_flash@0,0 {
					compatible = "amd,s29gl512n", "cfi-flash";
					bank-width = <2>;
154
					reg = <0x00000000 0x00000000 0x04000000>;
155 156 157 158
					#address-cells = <1>;
					#size-cells = <1>;
					partition@0 {
						label = "kernel";
159
						reg = <0x00000000 0x001e0000>;
160 161 162
					};
					partition@1e0000 {
						label = "dtb";
163
						reg = <0x001e0000 0x00020000>;
164 165 166
					};
					partition@200000 {
						label = "ramdisk";
167
						reg = <0x00200000 0x01400000>;
168 169 170
					};
					partition@1600000 {
						label = "jffs2";
171
						reg = <0x01600000 0x00400000>;
172 173 174
					};
					partition@1a00000 {
						label = "user";
175
						reg = <0x01a00000 0x02560000>;
176 177 178
					};
					partition@3f60000 {
						label = "env";
179
						reg = <0x03f60000 0x00040000>;
180 181 182
					};
					partition@3fa0000 {
						label = "u-boot";
183
						reg = <0x03fa0000 0x00060000>;
184 185
					};
				};
186 187 188 189 190
			};

			UART0: serial@ef600300 {
				device_type = "serial";
				compatible = "ns16550";
191 192
				reg = <0xef600300 0x00000008>;
				virtual-reg = <0xef600300>;
193 194 195
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
196
				interrupts = <0x1 0x4>;
197 198 199 200 201
			};

			UART1: serial@ef600400 {
				device_type = "serial";
				compatible = "ns16550";
202 203
				reg = <0xef600400 0x00000008>;
				virtual-reg = <0xef600400>;
204 205 206
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC0>;
207
				interrupts = <0x1 0x4>;
208 209 210 211 212
			};

			UART2: serial@ef600500 {
				device_type = "serial";
				compatible = "ns16550";
213 214
				reg = <0xef600500 0x00000008>;
				virtual-reg = <0xef600500>;
215 216 217
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
218
				interrupts = <0x1d 0x4>;
219 220 221 222 223
			};

			UART3: serial@ef600600 {
				device_type = "serial";
				compatible = "ns16550";
224 225
				reg = <0xef600600 0x00000008>;
				virtual-reg = <0xef600600>;
226 227 228
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
229
				interrupts = <0x1e 0x4>;
230 231 232 233
			};

			IIC0: i2c@ef600700 {
				compatible = "ibm,iic-460ex", "ibm,iic";
234
				reg = <0xef600700 0x00000014>;
235
				interrupt-parent = <&UIC0>;
236
				interrupts = <0x2 0x4>;
237 238 239 240
			};

			IIC1: i2c@ef600800 {
				compatible = "ibm,iic-460ex", "ibm,iic";
241
				reg = <0xef600800 0x00000014>;
242
				interrupt-parent = <&UIC0>;
243
				interrupts = <0x3 0x4>;
244 245 246 247
			};

			ZMII0: emac-zmii@ef600d00 {
				compatible = "ibm,zmii-460ex", "ibm,zmii";
248
				reg = <0xef600d00 0x0000000c>;
249 250 251 252
			};

			RGMII0: emac-rgmii@ef601500 {
				compatible = "ibm,rgmii-460ex", "ibm,rgmii";
253
				reg = <0xef601500 0x00000008>;
254 255 256
				has-mdio;
			};

257 258
			TAH0: emac-tah@ef601350 {
				compatible = "ibm,tah-460ex", "ibm,tah";
259
				reg = <0xef601350 0x00000030>;
260 261 262 263
			};

			TAH1: emac-tah@ef601450 {
				compatible = "ibm,tah-460ex", "ibm,tah";
264
				reg = <0xef601450 0x00000030>;
265 266
			};

267 268 269 270
			EMAC0: ethernet@ef600e00 {
				device_type = "network";
				compatible = "ibm,emac-460ex", "ibm,emac4";
				interrupt-parent = <&EMAC0>;
271
				interrupts = <0x0 0x1>;
272 273 274
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
275 276 277
				interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
						 /*Wake*/   0x1 &UIC2 0x14 0x4>;
				reg = <0xef600e00 0x00000070>;
278 279 280 281 282
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <0>;
				mal-rx-channel = <0>;
				cell-index = <0>;
283 284 285
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
286
				phy-mode = "rgmii";
287
				phy-map = <0x00000000>;
288 289
				rgmii-device = <&RGMII0>;
				rgmii-channel = <0>;
290 291
				tah-device = <&TAH0>;
				tah-channel = <0>;
292 293 294 295 296 297 298 299
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
			};

			EMAC1: ethernet@ef600f00 {
				device_type = "network";
				compatible = "ibm,emac-460ex", "ibm,emac4";
				interrupt-parent = <&EMAC1>;
300
				interrupts = <0x0 0x1>;
301 302 303
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
304 305 306
				interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
						 /*Wake*/   0x1 &UIC2 0x15 0x4>;
				reg = <0xef600f00 0x00000070>;
307 308 309 310 311
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <1>;
				mal-rx-channel = <8>;
				cell-index = <1>;
312 313 314
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
315
				phy-mode = "rgmii";
316
				phy-map = <0x00000000>;
317 318
				rgmii-device = <&RGMII0>;
				rgmii-channel = <1>;
319 320
				tah-device = <&TAH1>;
				tah-channel = <1>;
321 322
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
323
				mdio-device = <&EMAC0>;
324 325 326 327 328 329 330 331 332 333 334 335
			};
		};

		PCIX0: pci@c0ec00000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
			primary;
			large-inbound-windows;
			enable-msi-hole;
336 337 338 339 340
			reg = <0x0000000c 0x0ec00000   0x00000008	/* Config space access */
			       0x00000000 0x00000000 0x00000000		/* no IACK cycles */
			       0x0000000c 0x0ed00000   0x00000004   /* Special cycles */
			       0x0000000c 0x0ec80000 0x00000100	/* Internal registers */
			       0x0000000c 0x0ec80100  0x000000fc>;	/* Internal messaging registers */
341 342 343 344

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
345 346
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
347 348

			/* Inbound 2GB range starting at 0 */
349
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
350 351

			/* This drives busses 0 to 0x3f */
352
			bus-range = <0x0 0x3f>;
353 354

			/* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
355 356
			interrupt-map-mask = <0x0 0x0 0x0 0x0>;
			interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
357 358 359 360 361 362 363 364 365
		};

		PCIE0: pciex@d00000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
366 367 368 369 370
			port = <0x0>; /* port number */
			reg = <0x0000000d 0x00000000 0x20000000	/* Config space access */
			       0x0000000c 0x08010000 0x00001000>;	/* Registers */
			dcr-reg = <0x100 0x020>;
			sdr-base = <0x300>;
371 372 373 374

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
375 376
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
377 378

			/* Inbound 2GB range starting at 0 */
379
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
380 381

			/* This drives busses 40 to 0x7f */
382
			bus-range = <0x40 0x7f>;
383 384 385 386 387 388 389 390 391

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
392
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
393
			interrupt-map = <
394 395 396 397
				0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
398 399 400 401 402 403 404 405 406
		};

		PCIE1: pciex@d20000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
407 408 409 410 411
			port = <0x1>; /* port number */
			reg = <0x0000000d 0x20000000 0x20000000	/* Config space access */
			       0x0000000c 0x08011000 0x00001000>;	/* Registers */
			dcr-reg = <0x120 0x020>;
			sdr-base = <0x340>;
412 413 414 415

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
416 417
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
418 419

			/* Inbound 2GB range starting at 0 */
420
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
421 422

			/* This drives busses 80 to 0xbf */
423
			bus-range = <0x80 0xbf>;
424 425 426 427 428 429 430 431 432

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
433
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
434
			interrupt-map = <
435 436 437 438
				0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
439 440 441
		};
	};
};