net_driver.h 35.1 KB
Newer Older
1 2 3
/****************************************************************************
 * Driver for Solarflare Solarstorm network controllers and boards
 * Copyright 2005-2006 Fen Systems Ltd.
B
Ben Hutchings 已提交
4
 * Copyright 2005-2011 Solarflare Communications Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation, incorporated herein by reference.
 */

/* Common definitions for all Efx net driver code */

#ifndef EFX_NET_DRIVER_H
#define EFX_NET_DRIVER_H

#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
20
#include <linux/timer.h>
21
#include <linux/mdio.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/pci.h>
#include <linux/device.h>
#include <linux/highmem.h>
#include <linux/workqueue.h>
27
#include <linux/vmalloc.h>
28
#include <linux/i2c.h>
29 30 31 32 33 34 35 36 37

#include "enum.h"
#include "bitfield.h"

/**************************************************************************
 *
 * Build definitions
 *
 **************************************************************************/
38

B
Ben Hutchings 已提交
39
#define EFX_DRIVER_VERSION	"3.1"
40

41
#ifdef DEBUG
42 43 44 45 46 47 48 49 50 51 52 53 54
#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
#else
#define EFX_BUG_ON_PARANOID(x) do {} while (0)
#define EFX_WARN_ON_PARANOID(x) do {} while (0)
#endif

/**************************************************************************
 *
 * Efx data structures
 *
 **************************************************************************/

55
#define EFX_MAX_CHANNELS 32U
56
#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
57
#define EFX_MAX_EXTRA_CHANNELS	0U
58

B
Ben Hutchings 已提交
59 60 61
/* Checksum generation is a per-queue option in hardware, so each
 * queue visible to the networking core is backed by two hardware TX
 * queues. */
62 63 64 65 66 67
#define EFX_MAX_TX_TC		2
#define EFX_MAX_CORE_TX_QUEUES	(EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
#define EFX_TXQ_TYPE_OFFLOAD	1	/* flag */
#define EFX_TXQ_TYPE_HIGHPRI	2	/* flag */
#define EFX_TXQ_TYPES		4
#define EFX_MAX_TX_QUEUES	(EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
68

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
/**
 * struct efx_special_buffer - An Efx special buffer
 * @addr: CPU base address of the buffer
 * @dma_addr: DMA base address of the buffer
 * @len: Buffer length, in bytes
 * @index: Buffer index within controller;s buffer table
 * @entries: Number of buffer table entries
 *
 * Special buffers are used for the event queues and the TX and RX
 * descriptor queues for each channel.  They are *not* used for the
 * actual transmit and receive buffers.
 */
struct efx_special_buffer {
	void *addr;
	dma_addr_t dma_addr;
	unsigned int len;
85 86
	unsigned int index;
	unsigned int entries;
87 88 89 90 91 92 93 94
};

/**
 * struct efx_tx_buffer - An Efx TX buffer
 * @skb: The associated socket buffer.
 *	Set only on the final fragment of a packet; %NULL for all other
 *	fragments.  When this fragment completes, then we can free this
 *	skb.
B
Ben Hutchings 已提交
95 96
 * @tsoh: The associated TSO header structure, or %NULL if this
 *	buffer is not a TSO header.
97 98 99 100 101 102 103 104 105
 * @dma_addr: DMA address of the fragment.
 * @len: Length of this fragment.
 *	This field is zero when the queue slot is empty.
 * @continuation: True if this fragment is not the end of a packet.
 * @unmap_single: True if pci_unmap_single should be used.
 * @unmap_len: Length of this fragment to unmap
 */
struct efx_tx_buffer {
	const struct sk_buff *skb;
B
Ben Hutchings 已提交
106
	struct efx_tso_header *tsoh;
107 108
	dma_addr_t dma_addr;
	unsigned short len;
109 110
	bool continuation;
	bool unmap_single;
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
	unsigned short unmap_len;
};

/**
 * struct efx_tx_queue - An Efx TX queue
 *
 * This is a ring buffer of TX fragments.
 * Since the TX completion path always executes on the same
 * CPU and the xmit path can operate on different CPUs,
 * performance is increased by ensuring that the completion
 * path and the xmit path operate on different cache lines.
 * This is particularly important if the xmit path is always
 * executing on one CPU which is different from the completion
 * path.  There is also a cache line for members which are
 * read but not written on the fast path.
 *
 * @efx: The associated Efx NIC
 * @queue: DMA queue number
 * @channel: The associated channel
130
 * @core_txq: The networking core TX queue structure
131 132
 * @buffer: The software buffer ring
 * @txd: The hardware descriptor ring
133
 * @ptr_mask: The size of the ring minus 1.
134
 * @initialised: Has hardware queue been initialised?
135 136
 * @read_count: Current read pointer.
 *	This is the number of buffers that have been removed from both rings.
137 138 139 140 141 142
 * @old_write_count: The value of @write_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of @write_count if this
 *	variable indicates that the queue is empty.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
143 144 145 146 147 148 149 150 151 152 153 154
 * @insert_count: Current insert pointer
 *	This is the number of buffers that have been added to the
 *	software ring.
 * @write_count: Current write pointer
 *	This is the number of buffers that have been added to the
 *	hardware ring.
 * @old_read_count: The value of read_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of read_count if this
 *	variable indicates that the queue is full.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
B
Ben Hutchings 已提交
155 156 157 158 159 160 161
 * @tso_headers_free: A list of TSO headers allocated for this TX queue
 *	that are not in use, and so available for new TSO sends. The list
 *	is protected by the TX queue lock.
 * @tso_bursts: Number of times TSO xmit invoked by kernel
 * @tso_long_headers: Number of packets with headers too long for standard
 *	blocks
 * @tso_packets: Number of packets via the TSO xmit path
162 163 164 165
 * @pushes: Number of times the TX push feature has been used
 * @empty_read_count: If the completion path has seen the queue as empty
 *	and the transmission path has not yet checked this, the value of
 *	@read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
166 167 168 169
 */
struct efx_tx_queue {
	/* Members which don't change on the fast path */
	struct efx_nic *efx ____cacheline_aligned_in_smp;
B
Ben Hutchings 已提交
170
	unsigned queue;
171
	struct efx_channel *channel;
172
	struct netdev_queue *core_txq;
173 174
	struct efx_tx_buffer *buffer;
	struct efx_special_buffer txd;
175
	unsigned int ptr_mask;
176
	bool initialised;
177 178 179

	/* Members used mainly on the completion path */
	unsigned int read_count ____cacheline_aligned_in_smp;
180
	unsigned int old_write_count;
181 182 183 184 185

	/* Members used only on the xmit path */
	unsigned int insert_count ____cacheline_aligned_in_smp;
	unsigned int write_count;
	unsigned int old_read_count;
B
Ben Hutchings 已提交
186 187 188 189
	struct efx_tso_header *tso_headers_free;
	unsigned int tso_bursts;
	unsigned int tso_long_headers;
	unsigned int tso_packets;
190 191 192 193 194
	unsigned int pushes;

	/* Members shared between paths and sometimes updated */
	unsigned int empty_read_count ____cacheline_aligned_in_smp;
#define EFX_EMPTY_COUNT_VALID 0x80000000
195 196 197 198 199
};

/**
 * struct efx_rx_buffer - An Efx RX data buffer
 * @dma_addr: DMA base address of the buffer
200 201 202 203
 * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
 *	Will be %NULL if the buffer slot is currently free.
 * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
 *	Will be %NULL if the buffer slot is currently free.
204
 * @len: Buffer length, in bytes.
205
 * @flags: Flags for buffer and packet state.
206 207 208
 */
struct efx_rx_buffer {
	dma_addr_t dma_addr;
209 210 211 212
	union {
		struct sk_buff *skb;
		struct page *page;
	} u;
213
	unsigned int len;
214
	u16 flags;
215
};
216 217 218
#define EFX_RX_BUF_PAGE		0x0001
#define EFX_RX_PKT_CSUMMED	0x0002
#define EFX_RX_PKT_DISCARD	0x0004
219

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
/**
 * struct efx_rx_page_state - Page-based rx buffer state
 *
 * Inserted at the start of every page allocated for receive buffers.
 * Used to facilitate sharing dma mappings between recycled rx buffers
 * and those passed up to the kernel.
 *
 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
 *	When refcnt falls to zero, the page is unmapped for dma
 * @dma_addr: The dma address of this page.
 */
struct efx_rx_page_state {
	unsigned refcnt;
	dma_addr_t dma_addr;

	unsigned int __pad[0] ____cacheline_aligned;
};

238 239 240 241 242
/**
 * struct efx_rx_queue - An Efx RX queue
 * @efx: The associated Efx NIC
 * @buffer: The software buffer ring
 * @rxd: The hardware descriptor ring
243
 * @ptr_mask: The size of the ring minus 1.
244 245 246
 * @enabled: Receive queue enabled indicator.
 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
 *	@rxq_flush_pending.
247 248 249 250 251 252 253 254 255 256 257 258 259
 * @added_count: Number of buffers added to the receive queue.
 * @notified_count: Number of buffers given to NIC (<= @added_count).
 * @removed_count: Number of buffers removed from the receive queue.
 * @max_fill: RX descriptor maximum fill level (<= ring size)
 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
 *	(<= @max_fill)
 * @fast_fill_limit: The level to which a fast fill will fill
 *	(@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
 * @min_fill: RX descriptor minimum non-zero fill level.
 *	This records the minimum fill level observed when a ring
 *	refill was triggered.
 * @alloc_page_count: RX allocation strategy counter.
 * @alloc_skb_count: RX allocation strategy counter.
260
 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
261 262 263 264 265
 */
struct efx_rx_queue {
	struct efx_nic *efx;
	struct efx_rx_buffer *buffer;
	struct efx_special_buffer rxd;
266
	unsigned int ptr_mask;
267 268
	bool enabled;
	bool flush_pending;
269 270 271 272 273 274 275 276 277 278 279

	int added_count;
	int notified_count;
	int removed_count;
	unsigned int max_fill;
	unsigned int fast_fill_trigger;
	unsigned int fast_fill_limit;
	unsigned int min_fill;
	unsigned int min_overfill;
	unsigned int alloc_page_count;
	unsigned int alloc_skb_count;
280
	struct timer_list slow_fill;
281 282 283 284 285 286 287 288 289
	unsigned int slow_fill_count;
};

/**
 * struct efx_buffer - An Efx general-purpose buffer
 * @addr: host base address of the buffer
 * @dma_addr: DMA base address of the buffer
 * @len: Buffer length, in bytes
 *
290
 * The NIC uses these buffers for its interrupt status registers and
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
 * MAC stats dumps.
 */
struct efx_buffer {
	void *addr;
	dma_addr_t dma_addr;
	unsigned int len;
};


enum efx_rx_alloc_method {
	RX_ALLOC_METHOD_AUTO = 0,
	RX_ALLOC_METHOD_SKB = 1,
	RX_ALLOC_METHOD_PAGE = 2,
};

/**
 * struct efx_channel - An Efx channel
 *
 * A channel comprises an event queue, at least one TX queue, at least
 * one RX queue, and an associated tasklet for processing the event
 * queue.
 *
 * @efx: Associated Efx NIC
 * @channel: Channel instance number
315
 * @type: Channel type definition
316 317
 * @enabled: Channel enabled indicator
 * @irq: IRQ number (MSI and MSI-X only)
318
 * @irq_moderation: IRQ moderation value (in hardware ticks)
319 320 321 322
 * @napi_dev: Net device used with NAPI
 * @napi_str: NAPI control structure
 * @work_pending: Is work pending via NAPI?
 * @eventq: Event queue buffer
323
 * @eventq_mask: Event queue pointer mask
324 325
 * @eventq_read_ptr: Event queue read pointer
 * @last_eventq_read_ptr: Last event queue read pointer value.
326
 * @last_irq_cpu: Last CPU to handle interrupt for this channel
327 328
 * @irq_count: Number of IRQs since last adaptive moderation decision
 * @irq_mod_score: IRQ moderation score
329 330 331 332 333 334 335
 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
 *	and diagnostic counters
 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
 *	descriptors
 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
B
Ben Hutchings 已提交
336
 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
337 338 339
 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
 * @n_rx_overlength: Count of RX_OVERLENGTH errors
 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
340 341
 * @rx_queue: RX queue for this channel
 * @tx_queue: TX queues for this channel
342 343 344 345
 */
struct efx_channel {
	struct efx_nic *efx;
	int channel;
346
	const struct efx_channel_type *type;
347
	bool enabled;
348 349 350 351
	int irq;
	unsigned int irq_moderation;
	struct net_device *napi_dev;
	struct napi_struct napi_str;
352
	bool work_pending;
353
	struct efx_special_buffer eventq;
354
	unsigned int eventq_mask;
355 356 357
	unsigned int eventq_read_ptr;
	unsigned int last_eventq_read_ptr;

358
	int last_irq_cpu;
359 360
	unsigned int irq_count;
	unsigned int irq_mod_score;
361 362 363
#ifdef CONFIG_RFS_ACCEL
	unsigned int rfs_filters_added;
#endif
364

365 366 367 368 369 370
	int rx_alloc_level;
	int rx_alloc_push_pages;

	unsigned n_rx_tobe_disc;
	unsigned n_rx_ip_hdr_chksum_err;
	unsigned n_rx_tcp_udp_chksum_err;
B
Ben Hutchings 已提交
371
	unsigned n_rx_mcast_mismatch;
372 373 374 375 376 377 378 379 380
	unsigned n_rx_frm_trunc;
	unsigned n_rx_overlength;
	unsigned n_skbuff_leaks;

	/* Used to pipeline received packets in order to optimise memory
	 * access with prefetches.
	 */
	struct efx_rx_buffer *rx_pkt;

381
	struct efx_rx_queue rx_queue;
382
	struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
383 384
};

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
/**
 * struct efx_channel_type - distinguishes traffic and extra channels
 * @handle_no_channel: Handle failure to allocate an extra channel
 * @pre_probe: Set up extra state prior to initialisation
 * @post_remove: Tear down extra state after finalisation, if allocated.
 *	May be called on channels that have not been probed.
 * @get_name: Generate the channel's name (used for its IRQ handler)
 * @copy: Copy the channel state prior to reallocation.  May be %NULL if
 *	reallocation is not supported.
 * @keep_eventq: Flag for whether event queue should be kept initialised
 *	while the device is stopped
 */
struct efx_channel_type {
	void (*handle_no_channel)(struct efx_nic *);
	int (*pre_probe)(struct efx_channel *);
	void (*get_name)(struct efx_channel *, char *buf, size_t len);
	struct efx_channel *(*copy)(const struct efx_channel *);
	bool keep_eventq;
};

405 406 407 408 409 410
enum efx_led_mode {
	EFX_LED_OFF	= 0,
	EFX_LED_ON	= 1,
	EFX_LED_DEFAULT	= 2
};

411 412 413
#define STRING_TABLE_LOOKUP(val, member) \
	((val) < member ## _max) ? member ## _names[val] : "(invalid)"

414
extern const char *const efx_loopback_mode_names[];
415 416 417 418
extern const unsigned int efx_loopback_mode_max;
#define LOOPBACK_MODE(efx) \
	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)

419
extern const char *const efx_reset_type_names[];
420 421 422
extern const unsigned int efx_reset_type_max;
#define RESET_TYPE(type) \
	STRING_TABLE_LOOKUP(type, efx_reset_type)
423

424 425 426 427 428 429 430 431 432 433 434 435 436
enum efx_int_mode {
	/* Be careful if altering to correct macro below */
	EFX_INT_MODE_MSIX = 0,
	EFX_INT_MODE_MSI = 1,
	EFX_INT_MODE_LEGACY = 2,
	EFX_INT_MODE_MAX	/* Insert any new items before this */
};
#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)

enum nic_state {
	STATE_INIT = 0,
	STATE_RUNNING = 1,
	STATE_FINI = 2,
437
	STATE_DISABLED = 3,
438 439 440 441 442 443 444 445 446 447
	STATE_MAX,
};

/*
 * Alignment of page-allocated RX buffers
 *
 * Controls the number of bytes inserted at the start of an RX buffer.
 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
 * of the skb->head for hardware DMA].
 */
448
#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
#define EFX_PAGE_IP_ALIGN 0
#else
#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
#endif

/*
 * Alignment of the skb->head which wraps a page-allocated RX buffer
 *
 * The skb allocated to wrap an rx_buffer can have this alignment. Since
 * the data is memcpy'd from the rx_buf, it does not need to be equal to
 * EFX_PAGE_IP_ALIGN.
 */
#define EFX_PAGE_SKB_ALIGN 2

/* Forward declaration */
struct efx_nic;

/* Pseudo bit-mask flow control field */
467 468 469
#define EFX_FC_RX	FLOW_CTRL_RX
#define EFX_FC_TX	FLOW_CTRL_TX
#define EFX_FC_AUTO	4
470

471 472 473 474 475 476 477 478 479 480
/**
 * struct efx_link_state - Current state of the link
 * @up: Link is up
 * @fd: Link is full-duplex
 * @fc: Actual flow control flags
 * @speed: Link speed (Mbps)
 */
struct efx_link_state {
	bool up;
	bool fd;
481
	u8 fc;
482 483 484
	unsigned int speed;
};

S
Steve Hodgson 已提交
485 486 487 488 489 490 491
static inline bool efx_link_state_equal(const struct efx_link_state *left,
					const struct efx_link_state *right)
{
	return left->up == right->up && left->fd == right->fd &&
		left->fc == right->fc && left->speed == right->speed;
}

492 493
/**
 * struct efx_phy_operations - Efx PHY operations table
494 495
 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
 *	efx->loopback_modes.
496 497 498
 * @init: Initialise PHY
 * @fini: Shut down PHY
 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
S
Steve Hodgson 已提交
499 500
 * @poll: Update @link_state and report whether it changed.
 *	Serialised by the mac_lock.
501 502
 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
503
 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
B
Ben Hutchings 已提交
504
 *	(only needed where AN bit is set in mmds)
505
 * @test_alive: Test that PHY is 'alive' (online)
506
 * @test_name: Get the name of a PHY-specific test/result
507
 * @run_tests: Run tests and record results as appropriate (offline).
508
 *	Flags are the ethtool tests flags.
509 510
 */
struct efx_phy_operations {
511
	int (*probe) (struct efx_nic *efx);
512 513
	int (*init) (struct efx_nic *efx);
	void (*fini) (struct efx_nic *efx);
514
	void (*remove) (struct efx_nic *efx);
B
Ben Hutchings 已提交
515
	int (*reconfigure) (struct efx_nic *efx);
S
Steve Hodgson 已提交
516
	bool (*poll) (struct efx_nic *efx);
517 518 519 520
	void (*get_settings) (struct efx_nic *efx,
			      struct ethtool_cmd *ecmd);
	int (*set_settings) (struct efx_nic *efx,
			     struct ethtool_cmd *ecmd);
521
	void (*set_npage_adv) (struct efx_nic *efx, u32);
522
	int (*test_alive) (struct efx_nic *efx);
523
	const char *(*test_name) (struct efx_nic *efx, unsigned int index);
524
	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
525 526
};

527 528 529 530
/**
 * @enum efx_phy_mode - PHY operating mode flags
 * @PHY_MODE_NORMAL: on and should pass traffic
 * @PHY_MODE_TX_DISABLED: on with TX disabled
531 532
 * @PHY_MODE_LOW_POWER: set to low power through MDIO
 * @PHY_MODE_OFF: switched off through external control
533 534 535 536 537
 * @PHY_MODE_SPECIAL: on but will not pass traffic
 */
enum efx_phy_mode {
	PHY_MODE_NORMAL		= 0,
	PHY_MODE_TX_DISABLED	= 1,
538 539
	PHY_MODE_LOW_POWER	= 2,
	PHY_MODE_OFF		= 4,
540 541 542 543 544
	PHY_MODE_SPECIAL	= 8,
};

static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
{
B
Ben Hutchings 已提交
545
	return !!(mode & ~PHY_MODE_TX_DISABLED);
546 547
}

548 549 550 551 552 553 554 555 556 557 558
/*
 * Efx extended statistics
 *
 * Not all statistics are provided by all supported MACs.  The purpose
 * is this structure is to contain the raw statistics provided by each
 * MAC.
 */
struct efx_mac_stats {
	u64 tx_bytes;
	u64 tx_good_bytes;
	u64 tx_bad_bytes;
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	u64 tx_packets;
	u64 tx_bad;
	u64 tx_pause;
	u64 tx_control;
	u64 tx_unicast;
	u64 tx_multicast;
	u64 tx_broadcast;
	u64 tx_lt64;
	u64 tx_64;
	u64 tx_65_to_127;
	u64 tx_128_to_255;
	u64 tx_256_to_511;
	u64 tx_512_to_1023;
	u64 tx_1024_to_15xx;
	u64 tx_15xx_to_jumbo;
	u64 tx_gtjumbo;
	u64 tx_collision;
	u64 tx_single_collision;
	u64 tx_multiple_collision;
	u64 tx_excessive_collision;
	u64 tx_deferred;
	u64 tx_late_collision;
	u64 tx_excessive_deferred;
	u64 tx_non_tcpudp;
	u64 tx_mac_src_error;
	u64 tx_ip_src_error;
585 586 587
	u64 rx_bytes;
	u64 rx_good_bytes;
	u64 rx_bad_bytes;
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
	u64 rx_packets;
	u64 rx_good;
	u64 rx_bad;
	u64 rx_pause;
	u64 rx_control;
	u64 rx_unicast;
	u64 rx_multicast;
	u64 rx_broadcast;
	u64 rx_lt64;
	u64 rx_64;
	u64 rx_65_to_127;
	u64 rx_128_to_255;
	u64 rx_256_to_511;
	u64 rx_512_to_1023;
	u64 rx_1024_to_15xx;
	u64 rx_15xx_to_jumbo;
	u64 rx_gtjumbo;
	u64 rx_bad_lt64;
	u64 rx_bad_64_to_15xx;
	u64 rx_bad_15xx_to_jumbo;
	u64 rx_bad_gtjumbo;
	u64 rx_overflow;
	u64 rx_missed;
	u64 rx_false_carrier;
	u64 rx_symbol_error;
	u64 rx_align_error;
	u64 rx_length_error;
	u64 rx_internal_error;
	u64 rx_good_lt64;
617 618 619 620 621 622 623 624 625 626 627 628 629 630
};

/* Number of bits used in a multicast filter hash address */
#define EFX_MCAST_HASH_BITS 8

/* Number of (single-bit) entries in a multicast filter hash */
#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)

/* An Efx multicast filter hash */
union efx_multicast_hash {
	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
};

B
Ben Hutchings 已提交
631 632
struct efx_filter_state;

633 634 635 636 637 638
/**
 * struct efx_nic - an Efx NIC
 * @name: Device name (net device name or bus id before net device registered)
 * @pci_dev: The PCI device
 * @type: Controller type attributes
 * @legacy_irq: IRQ number
639
 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
640 641
 * @workqueue: Workqueue for port reconfigures and the HW monitor.
 *	Work items do not hold and must not acquire RTNL.
642
 * @workqueue_name: Name of workqueue
643 644 645 646
 * @reset_work: Scheduled reset workitem
 * @membase_phys: Memory BAR value as physical address
 * @membase: Memory BAR value
 * @interrupt_mode: Interrupt mode
647
 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
648 649
 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
 * @irq_rx_moderation: IRQ moderation time for RX event queues
650
 * @msg_enable: Log message enable flags
651
 * @state: Device state flag. Serialised by the rtnl_lock.
652
 * @reset_pending: Bitmask for pending resets
653 654 655
 * @tx_queue: TX DMA queues
 * @rx_queue: RX DMA queues
 * @channel: Channels
656
 * @channel_name: Names for channels and their IRQs
657 658
 * @extra_channel_types: Types of extra (non-traffic) channels that
 *	should be allocated for this NIC
659 660
 * @rxq_entries: Size of receive queues requested by user.
 * @txq_entries: Size of transmit queues requested by user.
661
 * @next_buffer_table: First available buffer table id
662
 * @n_channels: Number of channels in use
B
Ben Hutchings 已提交
663 664
 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
 * @n_tx_channels: Number of channels used for TX
665 666
 * @rx_buffer_len: RX buffer length
 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
667
 * @rx_hash_key: Toeplitz hash key for RSS
668
 * @rx_indir_table: Indirection table for RSS
669 670
 * @int_error_count: Number of internal errors seen recently
 * @int_error_expire: Time at which error count will be expired
671
 * @irq_status: Interrupt status buffer
672
 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
673
 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
674
 * @mtd_list: List of MTDs attached to the NIC
L
Lucas De Marchi 已提交
675
 * @nic_data: Hardware dependent state
B
Ben Hutchings 已提交
676
 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
677
 *	efx_monitor() and efx_reconfigure_port()
678
 * @port_enabled: Port enabled indicator.
S
Steve Hodgson 已提交
679 680 681 682
 *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
 *	efx_mac_work() with kernel interfaces. Safe to read under any
 *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
 *	be held to modify it.
683 684 685 686 687 688
 * @port_initialized: Port initialized?
 * @net_dev: Operating system network device. Consider holding the rtnl lock
 * @stats_buffer: DMA buffer for statistics
 * @phy_type: PHY type
 * @phy_op: PHY interface
 * @phy_data: PHY private data (including PHY-specific stats)
689
 * @mdio: PHY MDIO interface
690
 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
B
Ben Hutchings 已提交
691
 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
B
Ben Hutchings 已提交
692
 * @link_advertising: Autonegotiation advertising flags
693
 * @link_state: Current state of the link
694 695 696
 * @n_link_state_changes: Number of times the link has changed state
 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
 * @multicast_hash: Multicast hash table
B
Ben Hutchings 已提交
697
 * @wanted_fc: Wanted flow control flags
698 699 700
 * @fc_disable: When non-zero flow control is disabled. Typically used to
 *	ensure that network back pressure doesn't delay dma queue flushes.
 *	Serialised by the rtnl lock.
701
 * @mac_work: Work item for changing MAC promiscuity and multicast hash
702 703 704
 * @loopback_mode: Loopback status
 * @loopback_modes: Supported loopback mode bitmask
 * @loopback_selftest: Offline self-test private state
705 706 707 708 709 710 711
 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
 *	Decremented when the efx_flush_rx_queue() is called.
 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
 *	completed (either success or failure). Not used when MCDI is used to
 *	flush receive queues.
 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
712 713
 * @monitor_work: Hardware monitor workitem
 * @biu_lock: BIU (bus interface unit) lock
714 715 716
 * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
 *	field is used by efx_test_interrupts() to verify that an
 *	interrupt has occurred.
717 718 719 720 721
 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
 * @mac_stats: MAC statistics. These include all statistics the MACs
 *	can provide.  Generic code converts these into a standard
 *	&struct net_device_stats.
 * @stats_lock: Statistics update lock. Serialises statistics fetches
722
 *	and access to @mac_stats.
723
 *
724
 * This is stored in the private area of the &struct net_device.
725 726
 */
struct efx_nic {
727 728
	/* The following fields should be written very rarely */

729 730 731 732
	char name[IFNAMSIZ];
	struct pci_dev *pci_dev;
	const struct efx_nic_type *type;
	int legacy_irq;
733
	bool legacy_irq_enabled;
734
	struct workqueue_struct *workqueue;
735
	char workqueue_name[16];
736
	struct work_struct reset_work;
737
	resource_size_t membase_phys;
738
	void __iomem *membase;
739

740
	enum efx_int_mode interrupt_mode;
741
	unsigned int timer_quantum_ns;
742 743
	bool irq_rx_adaptive;
	unsigned int irq_rx_moderation;
744
	u32 msg_enable;
745 746

	enum nic_state state;
747
	unsigned long reset_pending;
748

749
	struct efx_channel *channel[EFX_MAX_CHANNELS];
750
	char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
751 752
	const struct efx_channel_type *
	extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
753

754 755
	unsigned rxq_entries;
	unsigned txq_entries;
756
	unsigned next_buffer_table;
B
Ben Hutchings 已提交
757 758
	unsigned n_channels;
	unsigned n_rx_channels;
759
	unsigned tx_channel_offset;
B
Ben Hutchings 已提交
760
	unsigned n_tx_channels;
761 762
	unsigned int rx_buffer_len;
	unsigned int rx_buffer_order;
763
	u8 rx_hash_key[40];
764
	u32 rx_indir_table[128];
765

766 767 768
	unsigned int_error_count;
	unsigned long int_error_expire;

769
	struct efx_buffer irq_status;
770
	unsigned irq_zero_count;
771
	unsigned irq_level;
772

773 774 775
#ifdef CONFIG_SFC_MTD
	struct list_head mtd_list;
#endif
776

777
	void *nic_data;
778 779

	struct mutex mac_lock;
780
	struct work_struct mac_work;
781
	bool port_enabled;
782

783
	bool port_initialized;
784 785 786 787
	struct net_device *net_dev;

	struct efx_buffer stats_buffer;

788
	unsigned int phy_type;
789
	const struct efx_phy_operations *phy_op;
790
	void *phy_data;
791
	struct mdio_if_info mdio;
792
	unsigned int mdio_bus;
793
	enum efx_phy_mode phy_mode;
794

B
Ben Hutchings 已提交
795
	u32 link_advertising;
796
	struct efx_link_state link_state;
797 798
	unsigned int n_link_state_changes;

799
	bool promiscuous;
800
	union efx_multicast_hash multicast_hash;
801
	u8 wanted_fc;
802
	unsigned fc_disable;
803 804

	atomic_t rx_reset;
805
	enum efx_loopback_mode loopback_mode;
806
	u64 loopback_modes;
807 808

	void *loopback_selftest;
B
Ben Hutchings 已提交
809 810

	struct efx_filter_state *filter_state;
811

812 813 814 815 816
	atomic_t drain_pending;
	atomic_t rxq_flush_pending;
	atomic_t rxq_flush_outstanding;
	wait_queue_head_t flush_wq;

817 818 819 820
	/* The following fields may be written more often */

	struct delayed_work monitor_work ____cacheline_aligned_in_smp;
	spinlock_t biu_lock;
821
	int last_irq_cpu;
822 823 824
	unsigned n_rx_nodesc_drop_cnt;
	struct efx_mac_stats mac_stats;
	spinlock_t stats_lock;
825 826
};

827 828 829 830 831
static inline int efx_dev_registered(struct efx_nic *efx)
{
	return efx->net_dev->reg_state == NETREG_REGISTERED;
}

832 833
static inline unsigned int efx_port_num(struct efx_nic *efx)
{
834
	return efx->net_dev->dev_id;
835 836
}

837 838
/**
 * struct efx_nic_type - Efx device type definition
839 840 841 842 843
 * @probe: Probe the controller
 * @remove: Free resources allocated by probe()
 * @init: Initialise the controller
 * @fini: Shut down the controller
 * @monitor: Periodic function for polling link state and hardware monitor
844 845
 * @map_reset_reason: Map ethtool reset reason to a reset method
 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
846 847 848 849
 * @reset: Reset the controller hardware and possibly the PHY.  This will
 *	be called while the controller is uninitialised.
 * @probe_port: Probe the MAC and PHY
 * @remove_port: Free resources allocated by probe_port()
850
 * @handle_global_event: Handle a "global" event (may be %NULL)
851 852 853 854
 * @prepare_flush: Prepare the hardware for flushing the DMA queues
 * @update_stats: Update statistics not provided by event handling
 * @start_stats: Start the regular fetching of statistics
 * @stop_stats: Stop the regular fetching of statistics
855
 * @set_id_led: Set state of identifying LED or revert to automatic function
856
 * @push_irq_moderation: Apply interrupt moderation value
B
Ben Hutchings 已提交
857
 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
858 859
 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
 *	to the hardware.  Serialised by the mac_lock.
860
 * @check_mac_fault: Check MAC fault state. True if fault present.
861 862 863
 * @get_wol: Get WoL configuration from driver state
 * @set_wol: Push WoL configuration to the NIC
 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
864
 * @test_registers: Test read/write functionality of control registers
865
 * @test_nvram: Test validity of NVRAM contents
866
 * @revision: Hardware architecture revision
867 868 869 870 871 872 873
 * @mem_map_size: Memory BAR mapped size
 * @txd_ptr_tbl_base: TX descriptor ring base address
 * @rxd_ptr_tbl_base: RX descriptor ring base address
 * @buf_tbl_base: Buffer table base address
 * @evq_ptr_tbl_base: Event queue pointer table base address
 * @evq_rptr_tbl_base: Event queue read-pointer table base address
 * @max_dma_mask: Maximum possible DMA mask
874 875
 * @rx_buffer_hash_size: Size of hash at start of RX buffer
 * @rx_buffer_padding: Size of padding at end of RX buffer
876 877 878 879
 * @max_interrupt_mode: Highest capability interrupt mode supported
 *	from &enum efx_init_mode.
 * @phys_addr_channels: Number of channels with physically addressed
 *	descriptors
880
 * @timer_period_max: Maximum period of interrupt timer (in ticks)
881 882
 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
883 884
 * @offload_features: net_device feature flags for protocol offload
 *	features implemented in hardware
885 886
 */
struct efx_nic_type {
887 888 889 890 891
	int (*probe)(struct efx_nic *efx);
	void (*remove)(struct efx_nic *efx);
	int (*init)(struct efx_nic *efx);
	void (*fini)(struct efx_nic *efx);
	void (*monitor)(struct efx_nic *efx);
892 893
	enum reset_type (*map_reset_reason)(enum reset_type reason);
	int (*map_reset_flags)(u32 *flags);
894 895 896
	int (*reset)(struct efx_nic *efx, enum reset_type method);
	int (*probe_port)(struct efx_nic *efx);
	void (*remove_port)(struct efx_nic *efx);
897
	bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
898 899 900 901
	void (*prepare_flush)(struct efx_nic *efx);
	void (*update_stats)(struct efx_nic *efx);
	void (*start_stats)(struct efx_nic *efx);
	void (*stop_stats)(struct efx_nic *efx);
902
	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
903
	void (*push_irq_moderation)(struct efx_channel *channel);
B
Ben Hutchings 已提交
904
	int (*reconfigure_port)(struct efx_nic *efx);
905 906
	int (*reconfigure_mac)(struct efx_nic *efx);
	bool (*check_mac_fault)(struct efx_nic *efx);
907 908 909
	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
	int (*set_wol)(struct efx_nic *efx, u32 type);
	void (*resume_wol)(struct efx_nic *efx);
910
	int (*test_registers)(struct efx_nic *efx);
911
	int (*test_nvram)(struct efx_nic *efx);
912

913
	int revision;
914 915 916 917 918 919
	unsigned int mem_map_size;
	unsigned int txd_ptr_tbl_base;
	unsigned int rxd_ptr_tbl_base;
	unsigned int buf_tbl_base;
	unsigned int evq_ptr_tbl_base;
	unsigned int evq_rptr_tbl_base;
920
	u64 max_dma_mask;
921
	unsigned int rx_buffer_hash_size;
922 923 924
	unsigned int rx_buffer_padding;
	unsigned int max_interrupt_mode;
	unsigned int phys_addr_channels;
925
	unsigned int timer_period_max;
926 927
	unsigned int tx_dc_base;
	unsigned int rx_dc_base;
928
	netdev_features_t offload_features;
929 930 931 932 933 934 935 936
};

/**************************************************************************
 *
 * Prototypes and inline functions
 *
 *************************************************************************/

937 938 939 940
static inline struct efx_channel *
efx_get_channel(struct efx_nic *efx, unsigned index)
{
	EFX_BUG_ON_PARANOID(index >= efx->n_channels);
941
	return efx->channel[index];
942 943
}

944 945
/* Iterate over all used channels */
#define efx_for_each_channel(_channel, _efx)				\
946 947 948 949
	for (_channel = (_efx)->channel[0];				\
	     _channel;							\
	     _channel = (_channel->channel + 1 < (_efx)->n_channels) ?	\
		     (_efx)->channel[_channel->channel + 1] : NULL)
950

951 952 953 954 955 956 957
/* Iterate over all used channels in reverse */
#define efx_for_each_channel_rev(_channel, _efx)			\
	for (_channel = (_efx)->channel[(_efx)->n_channels - 1];	\
	     _channel;							\
	     _channel = _channel->channel ?				\
		     (_efx)->channel[_channel->channel - 1] : NULL)

958 959 960 961 962 963 964
static inline struct efx_tx_queue *
efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
{
	EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
			    type >= EFX_TXQ_TYPES);
	return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
}
965

966 967 968 969 970 971
static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
{
	return channel->channel - channel->efx->tx_channel_offset <
		channel->efx->n_tx_channels;
}

972 973 974
static inline struct efx_tx_queue *
efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
{
975 976 977
	EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
			    type >= EFX_TXQ_TYPES);
	return &channel->tx_queue[type];
978
}
979

980 981 982 983 984 985
static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
{
	return !(tx_queue->efx->net_dev->num_tc < 2 &&
		 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
}

986 987
/* Iterate over all TX queues belonging to a channel */
#define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
988 989 990 991
	if (!efx_channel_has_tx_queues(_channel))			\
		;							\
	else								\
		for (_tx_queue = (_channel)->tx_queue;			\
992 993
		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
			     efx_tx_queue_used(_tx_queue);		\
994
		     _tx_queue++)
995

996 997 998 999 1000 1001
/* Iterate over all possible TX queues belonging to a channel */
#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel)	\
	for (_tx_queue = (_channel)->tx_queue;				\
	     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES;		\
	     _tx_queue++)

1002 1003 1004 1005 1006
static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
{
	return channel->channel < channel->efx->n_rx_channels;
}

1007 1008 1009
static inline struct efx_rx_queue *
efx_channel_get_rx_queue(struct efx_channel *channel)
{
1010 1011
	EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
	return &channel->rx_queue;
1012 1013
}

1014 1015
/* Iterate over all RX queues belonging to a channel */
#define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
1016 1017 1018 1019 1020 1021
	if (!efx_channel_has_rx_queue(_channel))			\
		;							\
	else								\
		for (_rx_queue = &(_channel)->rx_queue;			\
		     _rx_queue;						\
		     _rx_queue = NULL)
1022

1023 1024 1025
static inline struct efx_channel *
efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
{
1026
	return container_of(rx_queue, struct efx_channel, rx_queue);
1027 1028 1029 1030
}

static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
{
1031
	return efx_rx_queue_channel(rx_queue)->channel;
1032 1033
}

1034 1035 1036 1037 1038 1039
/* Returns a pointer to the specified receive buffer in the RX
 * descriptor queue.
 */
static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
						  unsigned int index)
{
1040
	return &rx_queue->buffer[index];
1041 1042 1043
}

/* Set bit in a little-endian bitfield */
1044
static inline void set_bit_le(unsigned nr, unsigned char *addr)
1045 1046 1047 1048 1049
{
	addr[nr / 8] |= (1 << (nr % 8));
}

/* Clear bit in a little-endian bitfield */
1050
static inline void clear_bit_le(unsigned nr, unsigned char *addr)
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
{
	addr[nr / 8] &= ~(1 << (nr % 8));
}


/**
 * EFX_MAX_FRAME_LEN - calculate maximum frame length
 *
 * This calculates the maximum frame length that will be used for a
 * given MTU.  The frame length will be equal to the MTU plus a
 * constant amount of header space and padding.  This is the quantity
 * that the net driver will program into the MAC as the maximum frame
 * length.
 *
1065
 * The 10G MAC requires 8-byte alignment on the frame
1066
 * length, so we round up to the nearest 8.
1067 1068 1069 1070 1071
 *
 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
 * XGMII cycle).  If the frame length reaches the maximum value in the
 * same cycle, the XMAC can miss the IPG altogether.  We work around
 * this by adding a further 16 bytes.
1072 1073
 */
#define EFX_MAX_FRAME_LEN(mtu) \
1074
	((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
1075 1076 1077


#endif /* EFX_NET_DRIVER_H */