radeon_ttm.c 30.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
36
#include <ttm/ttm_page_alloc.h>
37 38
#include <drm/drmP.h>
#include <drm/radeon_drm.h>
39
#include <linux/seq_file.h>
40
#include <linux/slab.h>
41
#include <linux/swiotlb.h>
42 43
#include <linux/swap.h>
#include <linux/pagemap.h>
44
#include <linux/debugfs.h>
45 46 47 48 49
#include "radeon_reg.h"
#include "radeon.h"

#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)

50
static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
51
static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
52

53 54 55 56 57 58 59 60 61 62 63 64 65 66
static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
{
	struct radeon_mman *mman;
	struct radeon_device *rdev;

	mman = container_of(bdev, struct radeon_mman, bdev);
	rdev = container_of(mman, struct radeon_device, mman);
	return rdev;
}


/*
 * Global memory.
 */
67
static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
68 69 70 71
{
	return ttm_mem_global_init(ref->object);
}

72
static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
73 74 75 76 77 78
{
	ttm_mem_global_release(ref->object);
}

static int radeon_ttm_global_init(struct radeon_device *rdev)
{
79
	struct drm_global_reference *global_ref;
80 81 82 83
	int r;

	rdev->mman.mem_global_referenced = false;
	global_ref = &rdev->mman.mem_global_ref;
84
	global_ref->global_type = DRM_GLOBAL_TTM_MEM;
85 86 87
	global_ref->size = sizeof(struct ttm_mem_global);
	global_ref->init = &radeon_ttm_mem_global_init;
	global_ref->release = &radeon_ttm_mem_global_release;
88
	r = drm_global_item_ref(global_ref);
89
	if (r != 0) {
90 91
		DRM_ERROR("Failed setting up TTM memory accounting "
			  "subsystem.\n");
92 93
		return r;
	}
94 95 96 97

	rdev->mman.bo_global_ref.mem_glob =
		rdev->mman.mem_global_ref.object;
	global_ref = &rdev->mman.bo_global_ref.ref;
98
	global_ref->global_type = DRM_GLOBAL_TTM_BO;
99
	global_ref->size = sizeof(struct ttm_bo_global);
100 101
	global_ref->init = &ttm_bo_global_init;
	global_ref->release = &ttm_bo_global_release;
102
	r = drm_global_item_ref(global_ref);
103 104
	if (r != 0) {
		DRM_ERROR("Failed setting up TTM BO subsystem.\n");
105
		drm_global_item_unref(&rdev->mman.mem_global_ref);
106 107 108
		return r;
	}

109 110 111 112 113 114 115
	rdev->mman.mem_global_referenced = true;
	return 0;
}

static void radeon_ttm_global_fini(struct radeon_device *rdev)
{
	if (rdev->mman.mem_global_referenced) {
116 117
		drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
		drm_global_item_unref(&rdev->mman.mem_global_ref);
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
		rdev->mman.mem_global_referenced = false;
	}
}

static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	return 0;
}

static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
				struct ttm_mem_type_manager *man)
{
	struct radeon_device *rdev;

	rdev = radeon_get_rdev(bdev);

	switch (type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_TT:
142
		man->func = &ttm_bo_manager_func;
143
		man->gpu_offset = rdev->mc.gtt_start;
144 145
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
146
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
D
Daniel Vetter 已提交
147
#if IS_ENABLED(CONFIG_AGP)
148
		if (rdev->flags & RADEON_IS_AGP) {
D
Daniel Vetter 已提交
149
			if (!rdev->ddev->agp) {
150 151 152 153
				DRM_ERROR("AGP is not enabled for memory type %u\n",
					  (unsigned)type);
				return -EINVAL;
			}
154
			if (!rdev->ddev->agp->cant_use_aperture)
155
				man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
156 157 158 159
			man->available_caching = TTM_PL_FLAG_UNCACHED |
						 TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
		}
160
#endif
161 162 163
		break;
	case TTM_PL_VRAM:
		/* "On-card" video ram */
164
		man->func = &ttm_bo_manager_func;
165
		man->gpu_offset = rdev->mc.vram_start;
166 167 168 169 170 171 172 173 174 175 176 177
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	default:
		DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
		return -EINVAL;
	}
	return 0;
}

178 179
static void radeon_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
180
{
181 182 183 184 185 186
	static struct ttm_place placements = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
	};

187 188 189 190 191 192 193 194 195 196
	struct radeon_bo *rbo;

	if (!radeon_ttm_bo_is_radeon_bo(bo)) {
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
	rbo = container_of(bo, struct radeon_bo, tbo);
197
	switch (bo->mem.mem_type) {
198
	case TTM_PL_VRAM:
199
		if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
200
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
		else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size &&
			 bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) {
			unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
			int i;

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM |
							 RADEON_GEM_DOMAIN_GTT);
			rbo->placement.num_busy_placement = 0;
			for (i = 0; i < rbo->placement.num_placement; i++) {
				if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) {
					if (rbo->placements[0].fpfn < fpfn)
						rbo->placements[0].fpfn = fpfn;
				} else {
					rbo->placement.busy_placement =
						&rbo->placements[i];
					rbo->placement.num_busy_placement = 1;
				}
			}
		} else
225
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
226 227
		break;
	case TTM_PL_TT:
228
	default:
229
		radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
230
	}
231
	*placement = rbo->placement;
232 233 234 235
}

static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
236 237
	struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);

238 239
	if (radeon_ttm_tt_has_userptr(bo->ttm))
		return -EPERM;
240
	return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
241 242 243 244 245 246 247 248 249 250 251 252 253
}

static void radeon_move_null(struct ttm_buffer_object *bo,
			     struct ttm_mem_reg *new_mem)
{
	struct ttm_mem_reg *old_mem = &bo->mem;

	BUG_ON(old_mem->mm_node != NULL);
	*old_mem = *new_mem;
	new_mem->mm_node = NULL;
}

static int radeon_move_blit(struct ttm_buffer_object *bo,
254
			bool evict, bool no_wait_gpu,
255 256
			struct ttm_mem_reg *new_mem,
			struct ttm_mem_reg *old_mem)
257 258 259
{
	struct radeon_device *rdev;
	uint64_t old_start, new_start;
260
	struct radeon_fence *fence;
261
	unsigned num_pages;
262
	int r, ridx;
263 264

	rdev = radeon_get_rdev(bo->bdev);
265
	ridx = radeon_copy_ring_index(rdev);
266 267
	old_start = old_mem->start << PAGE_SHIFT;
	new_start = new_mem->start << PAGE_SHIFT;
268 269 270

	switch (old_mem->mem_type) {
	case TTM_PL_VRAM:
271
		old_start += rdev->mc.vram_start;
272 273
		break;
	case TTM_PL_TT:
274
		old_start += rdev->mc.gtt_start;
275 276 277 278 279 280 281
		break;
	default:
		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
		return -EINVAL;
	}
	switch (new_mem->mem_type) {
	case TTM_PL_VRAM:
282
		new_start += rdev->mc.vram_start;
283 284
		break;
	case TTM_PL_TT:
285
		new_start += rdev->mc.gtt_start;
286 287 288 289 290
		break;
	default:
		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
		return -EINVAL;
	}
291
	if (!rdev->ring[ridx].ready) {
292
		DRM_ERROR("Trying to move memory with ring turned off.\n");
293 294
		return -EINVAL;
	}
295 296 297

	BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);

298 299 300 301 302
	num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
	fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->resv);
	if (IS_ERR(fence))
		return PTR_ERR(fence);

303
	r = ttm_bo_move_accel_cleanup(bo, &fence->base, evict, new_mem);
304 305 306 307 308
	radeon_fence_unref(&fence);
	return r;
}

static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
309
				bool evict, bool interruptible,
310
				bool no_wait_gpu,
311 312 313 314 315
				struct ttm_mem_reg *new_mem)
{
	struct radeon_device *rdev;
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct ttm_mem_reg tmp_mem;
316
	struct ttm_place placements;
317
	struct ttm_placement placement;
318 319 320 321 322
	int r;

	rdev = radeon_get_rdev(bo->bdev);
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
323 324 325 326
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
327 328 329
	placements.fpfn = 0;
	placements.lpfn = 0;
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
330
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
331
			     interruptible, no_wait_gpu);
332 333 334
	if (unlikely(r)) {
		return r;
	}
335 336 337 338 339 340

	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
	if (unlikely(r)) {
		goto out_cleanup;
	}

341 342 343 344
	r = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (unlikely(r)) {
		goto out_cleanup;
	}
345
	r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
346 347 348
	if (unlikely(r)) {
		goto out_cleanup;
	}
349
	r = ttm_bo_move_ttm(bo, true, interruptible, no_wait_gpu, new_mem);
350
out_cleanup:
351
	ttm_bo_mem_put(bo, &tmp_mem);
352 353 354 355
	return r;
}

static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
356
				bool evict, bool interruptible,
357
				bool no_wait_gpu,
358 359 360 361 362
				struct ttm_mem_reg *new_mem)
{
	struct radeon_device *rdev;
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct ttm_mem_reg tmp_mem;
363
	struct ttm_placement placement;
364
	struct ttm_place placements;
365 366 367 368 369
	int r;

	rdev = radeon_get_rdev(bo->bdev);
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
370 371 372 373
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
374 375 376
	placements.fpfn = 0;
	placements.lpfn = 0;
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
377 378
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
			     interruptible, no_wait_gpu);
379 380 381
	if (unlikely(r)) {
		return r;
	}
382
	r = ttm_bo_move_ttm(bo, true, interruptible, no_wait_gpu, &tmp_mem);
383 384 385
	if (unlikely(r)) {
		goto out_cleanup;
	}
386
	r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
387 388 389 390
	if (unlikely(r)) {
		goto out_cleanup;
	}
out_cleanup:
391
	ttm_bo_mem_put(bo, &tmp_mem);
392 393 394 395
	return r;
}

static int radeon_bo_move(struct ttm_buffer_object *bo,
396
			bool evict, bool interruptible,
397
			bool no_wait_gpu,
398
			struct ttm_mem_reg *new_mem)
399 400
{
	struct radeon_device *rdev;
401
	struct radeon_bo *rbo;
402 403 404
	struct ttm_mem_reg *old_mem = &bo->mem;
	int r;

405 406 407 408
	r = ttm_bo_wait(bo, interruptible, no_wait_gpu);
	if (r)
		return r;

409 410 411 412 413
	/* Can't move a pinned BO */
	rbo = container_of(bo, struct radeon_bo, tbo);
	if (WARN_ON_ONCE(rbo->pin_count > 0))
		return -EINVAL;

414 415 416 417 418 419 420 421 422
	rdev = radeon_get_rdev(bo->bdev);
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
		radeon_move_null(bo, new_mem);
		return 0;
	}
	if ((old_mem->mem_type == TTM_PL_TT &&
	     new_mem->mem_type == TTM_PL_SYSTEM) ||
	    (old_mem->mem_type == TTM_PL_SYSTEM &&
	     new_mem->mem_type == TTM_PL_TT)) {
423
		/* bind is enough */
424 425 426
		radeon_move_null(bo, new_mem);
		return 0;
	}
427 428
	if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
	    rdev->asic->copy.copy == NULL) {
429
		/* use memcpy */
430
		goto memcpy;
431 432 433 434
	}

	if (old_mem->mem_type == TTM_PL_VRAM &&
	    new_mem->mem_type == TTM_PL_SYSTEM) {
435
		r = radeon_move_vram_ram(bo, evict, interruptible,
436
					no_wait_gpu, new_mem);
437 438
	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
		   new_mem->mem_type == TTM_PL_VRAM) {
439
		r = radeon_move_ram_vram(bo, evict, interruptible,
440
					    no_wait_gpu, new_mem);
441
	} else {
442
		r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
443
	}
444 445 446

	if (r) {
memcpy:
447 448
		r = ttm_bo_move_memcpy(bo, evict, interruptible,
				       no_wait_gpu, new_mem);
449 450 451
		if (r) {
			return r;
		}
452
	}
453 454 455 456

	/* update statistics */
	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
	return 0;
457 458
}

459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
	struct radeon_device *rdev = radeon_get_rdev(bdev);

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
D
Daniel Vetter 已提交
476
#if IS_ENABLED(CONFIG_AGP)
477 478
		if (rdev->flags & RADEON_IS_AGP) {
			/* RADEON_IS_AGP is set only if AGP is active */
479
			mem->bus.offset = mem->start << PAGE_SHIFT;
480
			mem->bus.base = rdev->mc.agp_base;
481
			mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
482 483 484 485
		}
#endif
		break;
	case TTM_PL_VRAM:
486
		mem->bus.offset = mem->start << PAGE_SHIFT;
487 488 489 490 491
		/* check if it's visible */
		if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
			return -EINVAL;
		mem->bus.base = rdev->mc.aper_base;
		mem->bus.is_iomem = true;
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
#ifdef __alpha__
		/*
		 * Alpha: use bus.addr to hold the ioremap() return,
		 * so we can modify bus.base below.
		 */
		if (mem->placement & TTM_PL_FLAG_WC)
			mem->bus.addr =
				ioremap_wc(mem->bus.base + mem->bus.offset,
					   mem->bus.size);
		else
			mem->bus.addr =
				ioremap_nocache(mem->bus.base + mem->bus.offset,
						mem->bus.size);

		/*
		 * Alpha: Use just the bus offset plus
		 * the hose/domain memory base for bus.base.
		 * It then can be used to build PTEs for VRAM
		 * access, as done in ttm_bo_vm_fault().
		 */
		mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
			rdev->ddev->hose->dense_mem_base;
#endif
515 516 517 518 519 520 521 522 523 524 525
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
}

526 527 528 529
/*
 * TTM backend functions.
 */
struct radeon_ttm_tt {
530
	struct ttm_dma_tt		ttm;
531 532
	struct radeon_device		*rdev;
	u64				offset;
533 534 535 536

	uint64_t			userptr;
	struct mm_struct		*usermm;
	uint32_t			userflags;
537 538
};

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
/* prepare the sg table with the user pages */
static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
{
	struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
	struct radeon_ttm_tt *gtt = (void *)ttm;
	unsigned pinned = 0, nents;
	int r;

	int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	if (current->mm != gtt->usermm)
		return -EPERM;

554 555 556 557 558 559 560 561 562 563
	if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
		/* check that we only pin down anonymous memory
		   to prevent problems with writeback */
		unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
		struct vm_area_struct *vma;
		vma = find_vma(gtt->usermm, gtt->userptr);
		if (!vma || vma->vm_file || vma->vm_end < end)
			return -EPERM;
	}

564 565 566 567 568
	do {
		unsigned num_pages = ttm->num_pages - pinned;
		uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
		struct page **pages = ttm->pages + pinned;

569
		r = get_user_pages(userptr, num_pages, write, 0, pages, NULL);
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
		if (r < 0)
			goto release_pages;

		pinned += r;

	} while (pinned < ttm->num_pages);

	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

	r = -ENOMEM;
	nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
	if (nents != ttm->sg->nents)
		goto release_sg;

	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
					 gtt->ttm.dma_address, ttm->num_pages);

	return 0;

release_sg:
	kfree(ttm->sg);

release_pages:
	release_pages(ttm->pages, pinned, 0);
	return r;
}

static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
{
	struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
	struct radeon_ttm_tt *gtt = (void *)ttm;
605
	struct sg_page_iter sg_iter;
606 607 608 609 610

	int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

611 612 613 614
	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

615 616 617
	/* free the sg table and pages again */
	dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);

618 619
	for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
		struct page *page = sg_page_iter_page(&sg_iter);
620 621 622 623
		if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
			set_page_dirty(page);

		mark_page_accessed(page);
624
		put_page(page);
625 626 627 628 629
	}

	sg_free_table(ttm->sg);
}

630 631 632
static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
				   struct ttm_mem_reg *bo_mem)
{
633
	struct radeon_ttm_tt *gtt = (void*)ttm;
634 635
	uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
		RADEON_GART_PAGE_WRITE;
636 637
	int r;

638 639 640 641 642
	if (gtt->userptr) {
		radeon_ttm_tt_pin_userptr(ttm);
		flags &= ~RADEON_GART_PAGE_WRITE;
	}

643 644 645 646 647
	gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
	if (!ttm->num_pages) {
		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
		     ttm->num_pages, bo_mem, ttm);
	}
648 649 650 651
	if (ttm->caching_state == tt_cached)
		flags |= RADEON_GART_PAGE_SNOOP;
	r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
			     ttm->pages, gtt->ttm.dma_address, flags);
652 653 654 655 656 657 658 659 660 661
	if (r) {
		DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
			  ttm->num_pages, (unsigned)gtt->offset);
		return r;
	}
	return 0;
}

static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
{
662
	struct radeon_ttm_tt *gtt = (void *)ttm;
663 664

	radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
665 666 667 668

	if (gtt->userptr)
		radeon_ttm_tt_unpin_userptr(ttm);

669 670 671 672 673
	return 0;
}

static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
{
674
	struct radeon_ttm_tt *gtt = (void *)ttm;
675

676
	ttm_dma_tt_fini(&gtt->ttm);
677 678 679 680 681 682 683 684 685
	kfree(gtt);
}

static struct ttm_backend_func radeon_backend_func = {
	.bind = &radeon_ttm_backend_bind,
	.unbind = &radeon_ttm_backend_unbind,
	.destroy = &radeon_ttm_backend_destroy,
};

686
static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
687 688 689 690 691 692 693
				    unsigned long size, uint32_t page_flags,
				    struct page *dummy_read_page)
{
	struct radeon_device *rdev;
	struct radeon_ttm_tt *gtt;

	rdev = radeon_get_rdev(bdev);
D
Daniel Vetter 已提交
694
#if IS_ENABLED(CONFIG_AGP)
695 696 697 698 699 700 701 702 703 704
	if (rdev->flags & RADEON_IS_AGP) {
		return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
					 size, page_flags, dummy_read_page);
	}
#endif

	gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
705
	gtt->ttm.ttm.func = &radeon_backend_func;
706
	gtt->rdev = rdev;
707 708
	if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
		kfree(gtt);
709 710
		return NULL;
	}
711
	return &gtt->ttm.ttm;
712 713
}

714 715 716 717 718 719 720
static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
{
	if (!ttm || ttm->func != &radeon_backend_func)
		return NULL;
	return (struct radeon_ttm_tt *)ttm;
}

721 722
static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
{
723
	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
724 725 726
	struct radeon_device *rdev;
	unsigned i;
	int r;
727
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
728 729 730 731

	if (ttm->state != tt_unpopulated)
		return 0;

732
	if (gtt && gtt->userptr) {
733
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
734 735 736 737 738 739 740 741
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		ttm->state = tt_unbound;
		return 0;
	}

742 743 744 745 746 747 748
	if (slave && ttm->sg) {
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 gtt->ttm.dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

749
	rdev = radeon_get_rdev(ttm->bdev);
D
Daniel Vetter 已提交
750
#if IS_ENABLED(CONFIG_AGP)
J
Jerome Glisse 已提交
751 752 753 754
	if (rdev->flags & RADEON_IS_AGP) {
		return ttm_agp_tt_populate(ttm);
	}
#endif
755 756 757

#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
758
		return ttm_dma_populate(&gtt->ttm, rdev->dev);
759 760 761 762 763 764 765 766 767
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
768 769 770 771
		gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
						       0, PAGE_SIZE,
						       PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
772
			while (i--) {
773
				pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
774
					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
775
				gtt->ttm.dma_address[i] = 0;
776 777 778 779 780 781 782 783 784 785 786
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
	}
	return 0;
}

static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
	struct radeon_device *rdev;
787
	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
788
	unsigned i;
789 790
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

791
	if (gtt && gtt->userptr) {
792 793 794 795 796
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

797 798
	if (slave)
		return;
799 800

	rdev = radeon_get_rdev(ttm->bdev);
D
Daniel Vetter 已提交
801
#if IS_ENABLED(CONFIG_AGP)
J
Jerome Glisse 已提交
802 803 804 805 806
	if (rdev->flags & RADEON_IS_AGP) {
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif
807 808 809

#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
810
		ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
811 812 813 814 815
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
816 817
		if (gtt->ttm.dma_address[i]) {
			pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
818 819 820 821 822 823
				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		}
	}

	ttm_pool_unpopulate(ttm);
}
824

825 826 827
int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
			      uint32_t flags)
{
828
	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
829 830 831 832 833 834 835 836 837 838 839 840

	if (gtt == NULL)
		return -EINVAL;

	gtt->userptr = addr;
	gtt->usermm = current->mm;
	gtt->userflags = flags;
	return 0;
}

bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
{
841
	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
842 843 844 845 846 847 848 849 850

	if (gtt == NULL)
		return false;

	return !!gtt->userptr;
}

bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
851
	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
852 853 854 855 856 857 858

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
}

859
static struct ttm_bo_driver radeon_bo_driver = {
860
	.ttm_tt_create = &radeon_ttm_tt_create,
861 862
	.ttm_tt_populate = &radeon_ttm_tt_populate,
	.ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
863 864 865 866 867
	.invalidate_caches = &radeon_invalidate_caches,
	.init_mem_type = &radeon_init_mem_type,
	.evict_flags = &radeon_evict_flags,
	.move = &radeon_bo_move,
	.verify_access = &radeon_verify_access,
868 869
	.move_notify = &radeon_bo_move_notify,
	.fault_reserve_notify = &radeon_bo_fault_reserve_notify,
870 871
	.io_mem_reserve = &radeon_ttm_io_mem_reserve,
	.io_mem_free = &radeon_ttm_io_mem_free,
872 873
	.lru_tail = &ttm_bo_default_lru_tail,
	.swap_lru_tail = &ttm_bo_default_swap_lru_tail,
874 875 876 877 878 879 880 881 882 883 884 885
};

int radeon_ttm_init(struct radeon_device *rdev)
{
	int r;

	r = radeon_ttm_global_init(rdev);
	if (r) {
		return r;
	}
	/* No others user of address space so set it to 0 */
	r = ttm_bo_device_init(&rdev->mman.bdev,
886
			       rdev->mman.bo_global_ref.ref.object,
887 888 889
			       &radeon_bo_driver,
			       rdev->ddev->anon_inode->i_mapping,
			       DRM_FILE_PAGE_OFFSET,
D
Dave Airlie 已提交
890
			       rdev->need_dma32);
891 892 893 894
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
895
	rdev->mman.initialized = true;
896
	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
897
				rdev->mc.real_vram_size >> PAGE_SHIFT);
898 899 900 901
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
902 903 904
	/* Change the size here instead of the init above so only lpfn is affected */
	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);

905
	r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
906
			     RADEON_GEM_DOMAIN_VRAM, 0, NULL,
907
			     NULL, &rdev->stollen_vga_memory);
908 909 910
	if (r) {
		return r;
	}
911 912 913 914 915
	r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
	if (r)
		return r;
	r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
	radeon_bo_unreserve(rdev->stollen_vga_memory);
916
	if (r) {
917
		radeon_bo_unref(&rdev->stollen_vga_memory);
918 919 920
		return r;
	}
	DRM_INFO("radeon: %uM of VRAM memory ready\n",
921
		 (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
922
	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
923
				rdev->mc.gtt_size >> PAGE_SHIFT);
924 925 926 927 928
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("radeon: %uM of GTT memory ready.\n",
929
		 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
930 931 932 933 934 935

	r = radeon_ttm_debugfs_init(rdev);
	if (r) {
		DRM_ERROR("Failed to init debugfs\n");
		return r;
	}
936 937 938 939 940
	return 0;
}

void radeon_ttm_fini(struct radeon_device *rdev)
{
941 942
	int r;

943 944
	if (!rdev->mman.initialized)
		return;
945
	radeon_ttm_debugfs_fini(rdev);
946
	if (rdev->stollen_vga_memory) {
947 948 949 950 951 952
		r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
		if (r == 0) {
			radeon_bo_unpin(rdev->stollen_vga_memory);
			radeon_bo_unreserve(rdev->stollen_vga_memory);
		}
		radeon_bo_unref(&rdev->stollen_vga_memory);
953 954 955 956 957 958
	}
	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
	ttm_bo_device_release(&rdev->mman.bdev);
	radeon_gart_fini(rdev);
	radeon_ttm_global_fini(rdev);
959
	rdev->mman.initialized = false;
960 961 962
	DRM_INFO("radeon: ttm finalized\n");
}

963 964 965 966 967 968 969 970 971 972 973 974 975 976
/* this should only be called at bootup or when userspace
 * isn't running */
void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
{
	struct ttm_mem_type_manager *man;

	if (!rdev->mman.initialized)
		return;

	man = &rdev->mman.bdev.man[TTM_PL_VRAM];
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
	man->size = size >> PAGE_SHIFT;
}

977
static struct vm_operations_struct radeon_ttm_vm_ops;
978
static const struct vm_operations_struct *ttm_vm_ops = NULL;
979 980 981 982

static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
	struct ttm_buffer_object *bo;
983
	struct radeon_device *rdev;
984 985
	int r;

986
	bo = (struct ttm_buffer_object *)vma->vm_private_data;	
987 988 989
	if (bo == NULL) {
		return VM_FAULT_NOPAGE;
	}
990
	rdev = radeon_get_rdev(bo->bdev);
991
	down_read(&rdev->pm.mclk_lock);
992
	r = ttm_vm_ops->fault(vma, vmf);
993
	up_read(&rdev->pm.mclk_lock);
994 995 996 997 998 999 1000 1001 1002 1003
	return r;
}

int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
{
	struct drm_file *file_priv;
	struct radeon_device *rdev;
	int r;

	if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
1004
		return -EINVAL;
1005 1006
	}

1007
	file_priv = filp->private_data;
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	rdev = file_priv->minor->dev->dev_private;
	if (rdev == NULL) {
		return -EINVAL;
	}
	r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
	if (unlikely(r != 0)) {
		return r;
	}
	if (unlikely(ttm_vm_ops == NULL)) {
		ttm_vm_ops = vma->vm_ops;
		radeon_ttm_vm_ops = *ttm_vm_ops;
		radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
	}
	vma->vm_ops = &radeon_ttm_vm_ops;
	return 0;
}

1025
#if defined(CONFIG_DEBUG_FS)
1026

1027 1028 1029
static int radeon_mm_dump_table(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
1030
	unsigned ttm_pl = *(int *)node->info_ent->data;
1031 1032
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;
1033
	struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv;
1034 1035 1036 1037 1038 1039 1040 1041
	int ret;
	struct ttm_bo_global *glob = rdev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	ret = drm_mm_dump_table(m, mm);
	spin_unlock(&glob->lru_lock);
	return ret;
}
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

static int ttm_pl_vram = TTM_PL_VRAM;
static int ttm_pl_tt = TTM_PL_TT;

static struct drm_info_list radeon_ttm_debugfs_list[] = {
	{"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
	{"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
#ifdef CONFIG_SWIOTLB
	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
#endif
};

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
{
	struct radeon_device *rdev = inode->i_private;
	i_size_write(inode, rdev->mc.mc_vram_size);
	filep->private_data = inode->i_private;
	return 0;
}

static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
	struct radeon_device *rdev = f->private_data;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

	while (size) {
		unsigned long flags;
		uint32_t value;

		if (*pos >= rdev->mc.mc_vram_size)
			return result;

		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
		WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
		if (rdev->family >= CHIP_CEDAR)
			WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
		value = RREG32(RADEON_MM_DATA);
		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);

		r = put_user(value, (uint32_t *)buf);
		if (r)
			return r;

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

static const struct file_operations radeon_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.open = radeon_ttm_vram_open,
	.read = radeon_ttm_vram_read,
	.llseek = default_llseek
};

1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
{
	struct radeon_device *rdev = inode->i_private;
	i_size_write(inode, rdev->mc.gtt_size);
	filep->private_data = inode->i_private;
	return 0;
}

static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
				   size_t size, loff_t *pos)
{
	struct radeon_device *rdev = f->private_data;
	ssize_t result = 0;
	int r;

	while (size) {
		loff_t p = *pos / PAGE_SIZE;
		unsigned off = *pos & ~PAGE_MASK;
1125
		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
		struct page *page;
		void *ptr;

		if (p >= rdev->gart.num_cpu_pages)
			return result;

		page = rdev->gart.pages[p];
		if (page) {
			ptr = kmap(page);
			ptr += off;

			r = copy_to_user(buf, ptr, cur_size);
			kunmap(rdev->gart.pages[p]);
		} else
			r = clear_user(buf, cur_size);

		if (r)
			return -EFAULT;

		result += cur_size;
		buf += cur_size;
		*pos += cur_size;
		size -= cur_size;
	}

	return result;
}

static const struct file_operations radeon_ttm_gtt_fops = {
	.owner = THIS_MODULE,
	.open = radeon_ttm_gtt_open,
	.read = radeon_ttm_gtt_read,
	.llseek = default_llseek
};

1161 1162 1163 1164
#endif

static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
{
1165
#if defined(CONFIG_DEBUG_FS)
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
	unsigned count;

	struct drm_minor *minor = rdev->ddev->primary;
	struct dentry *ent, *root = minor->debugfs_root;

	ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root,
				  rdev, &radeon_ttm_vram_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);
	rdev->mman.vram = ent;

1177 1178 1179 1180 1181 1182
	ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root,
				  rdev, &radeon_ttm_gtt_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);
	rdev->mman.gtt = ent;

1183
	count = ARRAY_SIZE(radeon_ttm_debugfs_list);
1184

1185
#ifdef CONFIG_SWIOTLB
1186 1187
	if (!swiotlb_nr_tbl())
		--count;
1188
#endif
1189

1190 1191 1192
	return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
#else

1193
	return 0;
1194
#endif
1195
}
1196 1197 1198 1199 1200 1201 1202

static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
{
#if defined(CONFIG_DEBUG_FS)

	debugfs_remove(rdev->mman.vram);
	rdev->mman.vram = NULL;
1203 1204 1205

	debugfs_remove(rdev->mman.gtt);
	rdev->mman.gtt = NULL;
1206 1207
#endif
}