core.h 38.6 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * core.h - DesignWare USB3 DRD Core Header
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23
 */

#ifndef __DRIVERS_USB_DWC3_CORE_H
#define __DRIVERS_USB_DWC3_CORE_H

#include <linux/device.h>
#include <linux/spinlock.h>
F
Felipe Balbi 已提交
24
#include <linux/ioport.h>
25 26 27 28
#include <linux/list.h>
#include <linux/dma-mapping.h>
#include <linux/mm.h>
#include <linux/debugfs.h>
29
#include <linux/wait.h>
30 31 32

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
33
#include <linux/usb/otg.h>
34
#include <linux/ulpi/interface.h>
35

36 37
#include <linux/phy/phy.h>

38 39
#define DWC3_MSG_MAX	500

40
/* Global constants */
41
#define DWC3_PULL_UP_TIMEOUT	500	/* ms */
42
#define DWC3_ZLP_BUF_SIZE	1024	/* size of a superspeed bulk */
43
#define DWC3_EP0_BOUNCE_SIZE	512
44
#define DWC3_ENDPOINTS_NUM	32
45
#define DWC3_XHCI_RESOURCES_NUM	2
46

47
#define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
48
#define DWC3_EVENT_BUFFERS_SIZE	4096
49 50 51 52 53 54 55 56 57 58 59
#define DWC3_EVENT_TYPE_MASK	0xfe

#define DWC3_EVENT_TYPE_DEV	0
#define DWC3_EVENT_TYPE_CARKIT	3
#define DWC3_EVENT_TYPE_I2C	4

#define DWC3_DEVICE_EVENT_DISCONNECT		0
#define DWC3_DEVICE_EVENT_RESET			1
#define DWC3_DEVICE_EVENT_CONNECT_DONE		2
#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
#define DWC3_DEVICE_EVENT_WAKEUP		4
60
#define DWC3_DEVICE_EVENT_HIBER_REQ		5
61 62 63 64 65 66 67
#define DWC3_DEVICE_EVENT_EOPF			6
#define DWC3_DEVICE_EVENT_SOF			7
#define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
#define DWC3_DEVICE_EVENT_CMD_CMPL		10
#define DWC3_DEVICE_EVENT_OVERFLOW		11

#define DWC3_GEVNTCOUNT_MASK	0xfffc
68
#define DWC3_GEVNTCOUNT_EHB	(1 << 31)
69 70 71
#define DWC3_GSNPSID_MASK	0xffff0000
#define DWC3_GSNPSREV_MASK	0xffff

72 73 74 75 76 77 78 79 80 81
/* DWC3 registers memory space boundries */
#define DWC3_XHCI_REGS_START		0x0
#define DWC3_XHCI_REGS_END		0x7fff
#define DWC3_GLOBALS_REGS_START		0xc100
#define DWC3_GLOBALS_REGS_END		0xc6ff
#define DWC3_DEVICE_REGS_START		0xc700
#define DWC3_DEVICE_REGS_END		0xcbff
#define DWC3_OTG_REGS_START		0xcc00
#define DWC3_OTG_REGS_END		0xccff

82 83 84 85 86 87 88 89
/* Global Registers */
#define DWC3_GSBUSCFG0		0xc100
#define DWC3_GSBUSCFG1		0xc104
#define DWC3_GTXTHRCFG		0xc108
#define DWC3_GRXTHRCFG		0xc10c
#define DWC3_GCTL		0xc110
#define DWC3_GEVTEN		0xc114
#define DWC3_GSTS		0xc118
90
#define DWC3_GUCTL1		0xc11c
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
#define DWC3_GSNPSID		0xc120
#define DWC3_GGPIO		0xc124
#define DWC3_GUID		0xc128
#define DWC3_GUCTL		0xc12c
#define DWC3_GBUSERRADDR0	0xc130
#define DWC3_GBUSERRADDR1	0xc134
#define DWC3_GPRTBIMAP0		0xc138
#define DWC3_GPRTBIMAP1		0xc13c
#define DWC3_GHWPARAMS0		0xc140
#define DWC3_GHWPARAMS1		0xc144
#define DWC3_GHWPARAMS2		0xc148
#define DWC3_GHWPARAMS3		0xc14c
#define DWC3_GHWPARAMS4		0xc150
#define DWC3_GHWPARAMS5		0xc154
#define DWC3_GHWPARAMS6		0xc158
#define DWC3_GHWPARAMS7		0xc15c
#define DWC3_GDBGFIFOSPACE	0xc160
#define DWC3_GDBGLTSSM		0xc164
#define DWC3_GPRTBIMAP_HS0	0xc180
#define DWC3_GPRTBIMAP_HS1	0xc184
#define DWC3_GPRTBIMAP_FS0	0xc188
#define DWC3_GPRTBIMAP_FS1	0xc18c
113
#define DWC3_GUCTL2		0xc19c
114

J
John Youn 已提交
115 116 117
#define DWC3_VER_NUMBER		0xc1a0
#define DWC3_VER_TYPE		0xc1a4

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
#define DWC3_GUSB2PHYCFG(n)	(0xc200 + (n * 0x04))
#define DWC3_GUSB2I2CCTL(n)	(0xc240 + (n * 0x04))

#define DWC3_GUSB2PHYACC(n)	(0xc280 + (n * 0x04))

#define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + (n * 0x04))

#define DWC3_GTXFIFOSIZ(n)	(0xc300 + (n * 0x04))
#define DWC3_GRXFIFOSIZ(n)	(0xc380 + (n * 0x04))

#define DWC3_GEVNTADRLO(n)	(0xc400 + (n * 0x10))
#define DWC3_GEVNTADRHI(n)	(0xc404 + (n * 0x10))
#define DWC3_GEVNTSIZ(n)	(0xc408 + (n * 0x10))
#define DWC3_GEVNTCOUNT(n)	(0xc40c + (n * 0x10))

#define DWC3_GHWPARAMS8		0xc600
134
#define DWC3_GFLADJ		0xc630
135 136 137 138 139 140 141 142 143

/* Device Registers */
#define DWC3_DCFG		0xc700
#define DWC3_DCTL		0xc704
#define DWC3_DEVTEN		0xc708
#define DWC3_DSTS		0xc70c
#define DWC3_DGCMDPAR		0xc710
#define DWC3_DGCMD		0xc714
#define DWC3_DALEPENA		0xc720
144 145 146 147 148 149

#define DWC3_DEP_BASE(n)	(0xc800 + (n * 0x10))
#define DWC3_DEPCMDPAR2		0x00
#define DWC3_DEPCMDPAR1		0x04
#define DWC3_DEPCMDPAR0		0x08
#define DWC3_DEPCMD		0x0c
150

151 152
#define DWC3_DEV_IMOD(n)	(0xca00 + (n * 0x4))

153 154 155
/* OTG Registers */
#define DWC3_OCFG		0xcc00
#define DWC3_OCTL		0xcc04
156 157 158
#define DWC3_OEVT		0xcc08
#define DWC3_OEVTEN		0xcc0C
#define DWC3_OSTS		0xcc10
159 160 161

/* Bit fields */

162 163 164 165 166 167 168 169 170 171 172 173 174
/* Global Debug Queue/FIFO Space Available Register */
#define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
#define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)

#define DWC3_TXFIFOQ		1
#define DWC3_RXFIFOQ		3
#define DWC3_TXREQQ		5
#define DWC3_RXREQQ		7
#define DWC3_RXINFOQ		9
#define DWC3_DESCFETCHQ		13
#define DWC3_EVENTQ		15

175 176 177 178 179
/* Global RX Threshold Configuration Register */
#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)

180
/* Global Configuration Register */
181
#define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
182
#define DWC3_GCTL_U2RSTECN	(1 << 16)
183
#define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
184 185 186 187 188
#define DWC3_GCTL_CLK_BUS	(0)
#define DWC3_GCTL_CLK_PIPE	(1)
#define DWC3_GCTL_CLK_PIPEHALF	(2)
#define DWC3_GCTL_CLK_MASK	(3)

189
#define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
190
#define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
191 192 193 194
#define DWC3_GCTL_PRTCAP_HOST	1
#define DWC3_GCTL_PRTCAP_DEVICE	2
#define DWC3_GCTL_PRTCAP_OTG	3

195
#define DWC3_GCTL_CORESOFTRESET		(1 << 11)
196
#define DWC3_GCTL_SOFITPSYNC		(1 << 10)
197 198 199
#define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
#define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
#define DWC3_GCTL_DISSCRAMBLE		(1 << 3)
H
Huang Rui 已提交
200
#define DWC3_GCTL_U2EXIT_LFPS		(1 << 2)
201 202
#define DWC3_GCTL_GBLHIBERNATIONEN	(1 << 1)
#define DWC3_GCTL_DSBLCLKGTNG		(1 << 0)
203

204 205 206
/* Global User Control 1 Register */
#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW	(1 << 24)

207
/* Global USB2 PHY Configuration Register */
208
#define DWC3_GUSB2PHYCFG_PHYSOFTRST	(1 << 31)
209
#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	(1 << 30)
210
#define DWC3_GUSB2PHYCFG_SUSPHY		(1 << 6)
211
#define DWC3_GUSB2PHYCFG_ULPI_UTMI	(1 << 4)
J
John Youn 已提交
212
#define DWC3_GUSB2PHYCFG_ENBLSLPM	(1 << 8)
213 214 215 216 217 218 219 220
#define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
#define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
#define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
#define USBTRDTIM_UTMI_8_BIT		9
#define USBTRDTIM_UTMI_16_BIT		5
#define UTMI_PHYIF_16_BIT		1
#define UTMI_PHYIF_8_BIT		0
221

222 223 224 225 226 227 228 229
/* Global USB2 PHY Vendor Control Register */
#define DWC3_GUSB2PHYACC_NEWREGREQ	(1 << 25)
#define DWC3_GUSB2PHYACC_BUSY		(1 << 23)
#define DWC3_GUSB2PHYACC_WRITE		(1 << 22)
#define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
#define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)

230
/* Global USB3 PIPE Control Register */
231
#define DWC3_GUSB3PIPECTL_PHYSOFTRST	(1 << 31)
232
#define DWC3_GUSB3PIPECTL_U2SSINP3OK	(1 << 29)
233
#define DWC3_GUSB3PIPECTL_DISRXDETINP3	(1 << 28)
H
Huang Rui 已提交
234
#define DWC3_GUSB3PIPECTL_REQP1P2P3	(1 << 24)
H
Huang Rui 已提交
235 236 237
#define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
238
#define DWC3_GUSB3PIPECTL_DEPOCHANGE	(1 << 18)
239
#define DWC3_GUSB3PIPECTL_SUSPHY	(1 << 17)
H
Huang Rui 已提交
240
#define DWC3_GUSB3PIPECTL_LFPSFILT	(1 << 9)
241
#define DWC3_GUSB3PIPECTL_RX_DETOPOLL	(1 << 8)
H
Huang Rui 已提交
242 243
#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
#define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
244

245
/* Global TX Fifo Size Register */
246 247
#define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
#define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
248

249 250 251 252
/* Global Event Size Registers */
#define DWC3_GEVNTSIZ_INTMASK		(1 << 31)
#define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)

253
/* Global HWPARAMS0 Register */
T
Thinh Nguyen 已提交
254 255 256 257
#define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
#define DWC3_GHWPARAMS0_MODE_GADGET	0
#define DWC3_GHWPARAMS0_MODE_HOST	1
#define DWC3_GHWPARAMS0_MODE_DRD	2
258 259 260 261 262 263
#define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
#define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
#define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
#define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
#define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)

264
/* Global HWPARAMS1 Register */
265
#define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
266 267
#define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
#define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
268 269 270 271
#define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
#define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
#define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)

272 273 274
/* Global HWPARAMS3 Register */
#define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
275 276
#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
277 278 279 280 281 282 283 284 285
#define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
#define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1

286 287 288
/* Global HWPARAMS4 Register */
#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
#define DWC3_MAX_HIBER_SCRATCHBUFS		15
289

290 291 292
/* Global HWPARAMS6 Register */
#define DWC3_GHWPARAMS6_EN_FPGA			(1 << 7)

293 294 295 296
/* Global HWPARAMS7 Register */
#define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
#define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)

297 298 299 300
/* Global Frame Length Adjustment Register */
#define DWC3_GFLADJ_30MHZ_SDBND_SEL		(1 << 7)
#define DWC3_GFLADJ_30MHZ_MASK			0x3f

301 302 303
/* Global User Control Register 2 */
#define DWC3_GUCTL2_RST_ACTBITLATER		(1 << 14)

304 305 306 307 308
/* Device Configuration Register */
#define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
#define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)

#define DWC3_DCFG_SPEED_MASK	(7 << 0)
309
#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
310 311 312 313 314 315
#define DWC3_DCFG_SUPERSPEED	(4 << 0)
#define DWC3_DCFG_HIGHSPEED	(0 << 0)
#define DWC3_DCFG_FULLSPEED2	(1 << 0)
#define DWC3_DCFG_LOWSPEED	(2 << 0)
#define DWC3_DCFG_FULLSPEED1	(3 << 0)

316
#define DWC3_DCFG_NUMP_SHIFT	17
317
#define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
318
#define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
319 320
#define DWC3_DCFG_LPM_CAP	(1 << 22)

321 322 323 324 325 326
/* Device Control Register */
#define DWC3_DCTL_RUN_STOP	(1 << 31)
#define DWC3_DCTL_CSFTRST	(1 << 30)
#define DWC3_DCTL_LSFTRST	(1 << 29)

#define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
327
#define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
328 329 330

#define DWC3_DCTL_APPL1RES	(1 << 23)

331 332 333 334 335 336 337 338 339 340
/* These apply for core versions 1.87a and earlier */
#define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
#define DWC3_DCTL_TRGTULST(n)		((n) << 17)
#define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
#define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
#define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
#define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
#define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))

/* These apply for core versions 1.94a and later */
H
Huang Rui 已提交
341 342
#define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
#define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
343

H
Huang Rui 已提交
344 345 346 347 348 349 350 351 352 353
#define DWC3_DCTL_KEEP_CONNECT		(1 << 19)
#define DWC3_DCTL_L1_HIBER_EN		(1 << 18)
#define DWC3_DCTL_CRS			(1 << 17)
#define DWC3_DCTL_CSS			(1 << 16)

#define DWC3_DCTL_INITU2ENA		(1 << 12)
#define DWC3_DCTL_ACCEPTU2ENA		(1 << 11)
#define DWC3_DCTL_INITU1ENA		(1 << 10)
#define DWC3_DCTL_ACCEPTU1ENA		(1 << 9)
#define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372

#define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)

#define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
#define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
#define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
#define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
#define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
#define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))

/* Device Event Enable Register */
#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	(1 << 12)
#define DWC3_DEVTEN_EVNTOVERFLOWEN	(1 << 11)
#define DWC3_DEVTEN_CMDCMPLTEN		(1 << 10)
#define DWC3_DEVTEN_ERRTICERREN		(1 << 9)
#define DWC3_DEVTEN_SOFEN		(1 << 7)
#define DWC3_DEVTEN_EOPFEN		(1 << 6)
373
#define DWC3_DEVTEN_HIBERNATIONREQEVTEN	(1 << 5)
374 375 376 377 378 379 380
#define DWC3_DEVTEN_WKUPEVTEN		(1 << 4)
#define DWC3_DEVTEN_ULSTCNGEN		(1 << 3)
#define DWC3_DEVTEN_CONNECTDONEEN	(1 << 2)
#define DWC3_DEVTEN_USBRSTEN		(1 << 1)
#define DWC3_DEVTEN_DISCONNEVTEN	(1 << 0)

/* Device Status Register */
381 382 383
#define DWC3_DSTS_DCNRD			(1 << 29)

/* This applies for core versions 1.87a and earlier */
384
#define DWC3_DSTS_PWRUPREQ		(1 << 24)
385 386 387 388 389

/* These apply for core versions 1.94a and later */
#define DWC3_DSTS_RSS			(1 << 25)
#define DWC3_DSTS_SSS			(1 << 24)

390 391 392 393 394 395 396 397
#define DWC3_DSTS_COREIDLE		(1 << 23)
#define DWC3_DSTS_DEVCTRLHLT		(1 << 22)

#define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
#define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)

#define DWC3_DSTS_RXFIFOEMPTY		(1 << 17)

398
#define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
399 400 401 402
#define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)

#define DWC3_DSTS_CONNECTSPD		(7 << 0)

403
#define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
404 405 406 407 408 409 410 411 412 413
#define DWC3_DSTS_SUPERSPEED		(4 << 0)
#define DWC3_DSTS_HIGHSPEED		(0 << 0)
#define DWC3_DSTS_FULLSPEED2		(1 << 0)
#define DWC3_DSTS_LOWSPEED		(2 << 0)
#define DWC3_DSTS_FULLSPEED1		(3 << 0)

/* Device Generic Command Register */
#define DWC3_DGCMD_SET_LMP		0x01
#define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
#define DWC3_DGCMD_XMIT_FUNCTION	0x03
414 415 416 417 418

/* These apply for core versions 1.94a and later */
#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05

419 420 421 422 423
#define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
#define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
#define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10

424
#define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
425
#define DWC3_DGCMD_CMDACT		(1 << 10)
426 427 428 429 430 431 432 433 434
#define DWC3_DGCMD_CMDIOC		(1 << 8)

/* Device Generic Command Parameter Register */
#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	(1 << 0)
#define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
#define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
#define DWC3_DGCMDPAR_TX_FIFO			(1 << 5)
#define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
#define DWC3_DGCMDPAR_LOOPBACK_ENA		(1 << 0)
435

436 437
/* Device Endpoint Command Register */
#define DWC3_DEPCMD_PARAM_SHIFT		16
438
#define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
F
Felipe Balbi 已提交
439
#define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
440
#define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
441
#define DWC3_DEPCMD_HIPRI_FORCERM	(1 << 11)
442
#define DWC3_DEPCMD_CLEARPENDIN		(1 << 11)
443 444 445 446 447 448 449 450 451
#define DWC3_DEPCMD_CMDACT		(1 << 10)
#define DWC3_DEPCMD_CMDIOC		(1 << 8)

#define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
#define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
#define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
#define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
#define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
#define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
452
/* This applies for core versions 1.90a and earlier */
453
#define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
454 455
/* This applies for core versions 1.94a and later */
#define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
456 457 458
#define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
#define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)

459 460
#define DWC3_DEPCMD_CMD(x)		((x) & 0xf)

461 462 463 464 465 466 467 468
/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
#define DWC3_DALEPENA_EP(n)		(1 << n)

#define DWC3_DEPCMD_TYPE_CONTROL	0
#define DWC3_DEPCMD_TYPE_ISOC		1
#define DWC3_DEPCMD_TYPE_BULK		2
#define DWC3_DEPCMD_TYPE_INTR		3

469 470 471 472 473
#define DWC3_DEV_IMOD_COUNT_SHIFT	16
#define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
#define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
#define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)

474 475
/* Structures */

476
struct dwc3_trb;
477 478 479 480

/**
 * struct dwc3_event_buffer - Software event buffer representation
 * @buf: _THE_ buffer
481
 * @cache: The buffer cache used in the threaded interrupt
482
 * @length: size of this buffer
483
 * @lpos: event offset
484
 * @count: cache of last read event count register
485
 * @flags: flags related to this event buffer
486 487 488 489 490
 * @dma: dma_addr_t
 * @dwc: pointer to DWC controller
 */
struct dwc3_event_buffer {
	void			*buf;
491
	void			*cache;
492 493
	unsigned		length;
	unsigned int		lpos;
494
	unsigned int		count;
495 496 497
	unsigned int		flags;

#define DWC3_EVENT_PENDING	BIT(0)
498 499 500 501 502 503 504 505 506 507 508 509

	dma_addr_t		dma;

	struct dwc3		*dwc;
};

#define DWC3_EP_FLAG_STALLED	(1 << 0)
#define DWC3_EP_FLAG_WEDGED	(1 << 1)

#define DWC3_EP_DIRECTION_TX	true
#define DWC3_EP_DIRECTION_RX	false

510
#define DWC3_TRB_NUM		256
511 512 513 514

/**
 * struct dwc3_ep - device side endpoint representation
 * @endpoint: usb endpoint
515 516
 * @pending_list: list of pending requests for this endpoint
 * @started_list: list of started requests on this endpoint
517
 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
518
 * @lock: spinlock for endpoint request queue traversal
519
 * @regs: pointer to first endpoint register
520 521
 * @trb_pool: array of transaction buffers
 * @trb_pool_dma: dma address of @trb_pool
522 523
 * @trb_enqueue: enqueue 'pointer' into TRB array
 * @trb_dequeue: dequeue 'pointer' into TRB array
524 525
 * @desc: usb_endpoint_descriptor pointer
 * @dwc: pointer to DWC controller
526
 * @saved_state: ep state saved during hibernation
527 528 529
 * @flags: endpoint flags (wedged, stalled, ...)
 * @number: endpoint number (1 - 15)
 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
530
 * @resource_index: Resource transfer index
531
 * @interval: the interval on which the ISOC transfer is started
532 533
 * @allocated_requests: number of requests allocated
 * @queued_requests: number of requests queued for transfer
534 535
 * @name: a human readable name e.g. ep1out-bulk
 * @direction: true for TX, false for RX
536
 * @stream_capable: true when streams are enabled
537 538 539
 */
struct dwc3_ep {
	struct usb_ep		endpoint;
540 541
	struct list_head	pending_list;
	struct list_head	started_list;
542

543 544
	wait_queue_head_t	wait_end_transfer;

545
	spinlock_t		lock;
546 547
	void __iomem		*regs;

548
	struct dwc3_trb		*trb_pool;
549 550 551
	dma_addr_t		trb_pool_dma;
	struct dwc3		*dwc;

552
	u32			saved_state;
553 554 555 556 557 558
	unsigned		flags;
#define DWC3_EP_ENABLED		(1 << 0)
#define DWC3_EP_STALL		(1 << 1)
#define DWC3_EP_WEDGE		(1 << 2)
#define DWC3_EP_BUSY		(1 << 4)
#define DWC3_EP_PENDING_REQUEST	(1 << 5)
559
#define DWC3_EP_MISSED_ISOC	(1 << 6)
560
#define DWC3_EP_END_TRANSFER_PENDING	(1 << 7)
561
#define DWC3_EP_TRANSFER_STARTED (1 << 8)
562

563 564 565
	/* This last one is specific to EP0 */
#define DWC3_EP0_DIR_IN		(1 << 31)

566 567 568 569 570 571 572 573 574 575 576 577
	/*
	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
	 * use a u8 type here. If anybody decides to increase number of TRBs to
	 * anything larger than 256 - I can't see why people would want to do
	 * this though - then this type needs to be changed.
	 *
	 * By using u8 types we ensure that our % operator when incrementing
	 * enqueue and dequeue get optimized away by the compiler.
	 */
	u8			trb_enqueue;
	u8			trb_dequeue;

578 579
	u8			number;
	u8			type;
580
	u8			resource_index;
581 582
	u32			allocated_requests;
	u32			queued_requests;
583 584 585 586 587
	u32			interval;

	char			name[20];

	unsigned		direction:1;
588
	unsigned		stream_capable:1;
589 590 591 592 593 594 595 596
};

enum dwc3_phy {
	DWC3_PHY_UNKNOWN = 0,
	DWC3_PHY_USB3,
	DWC3_PHY_USB2,
};

597 598 599 600 601 602 603
enum dwc3_ep0_next {
	DWC3_EP0_UNKNOWN = 0,
	DWC3_EP0_COMPLETE,
	DWC3_EP0_NRDY_DATA,
	DWC3_EP0_NRDY_STATUS,
};

604 605
enum dwc3_ep0_state {
	EP0_UNCONNECTED		= 0,
606 607 608
	EP0_SETUP_PHASE,
	EP0_DATA_PHASE,
	EP0_STATUS_PHASE,
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
};

enum dwc3_link_state {
	/* In SuperSpeed */
	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
	DWC3_LINK_STATE_U1		= 0x01,
	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
	DWC3_LINK_STATE_SS_DIS		= 0x04,
	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
	DWC3_LINK_STATE_SS_INACT	= 0x06,
	DWC3_LINK_STATE_POLL		= 0x07,
	DWC3_LINK_STATE_RECOV		= 0x08,
	DWC3_LINK_STATE_HRESET		= 0x09,
	DWC3_LINK_STATE_CMPLY		= 0x0a,
	DWC3_LINK_STATE_LPBK		= 0x0b,
625 626
	DWC3_LINK_STATE_RESET		= 0x0e,
	DWC3_LINK_STATE_RESUME		= 0x0f,
627 628 629
	DWC3_LINK_STATE_MASK		= 0x0f,
};

630 631 632 633
/* TRB Length, PCM and Status */
#define DWC3_TRB_SIZE_MASK	(0x00ffffff)
#define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
#define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
634
#define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
635 636 637 638

#define DWC3_TRBSTS_OK			0
#define DWC3_TRBSTS_MISSED_ISOC		1
#define DWC3_TRBSTS_SETUP_PENDING	2
639
#define DWC3_TRB_STS_XFER_IN_PROG	4
640 641 642 643 644 645 646 647 648 649 650

/* TRB Control */
#define DWC3_TRB_CTRL_HWO		(1 << 0)
#define DWC3_TRB_CTRL_LST		(1 << 1)
#define DWC3_TRB_CTRL_CHN		(1 << 2)
#define DWC3_TRB_CTRL_CSP		(1 << 3)
#define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
#define DWC3_TRB_CTRL_ISP_IMI		(1 << 10)
#define DWC3_TRB_CTRL_IOC		(1 << 11)
#define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)

651
#define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
652 653 654 655 656 657 658 659
#define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
#define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
#define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
#define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
#define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
#define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
#define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
#define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
660 661

/**
662
 * struct dwc3_trb - transfer request block (hw format)
663 664 665 666 667
 * @bpl: DW0-3
 * @bph: DW4-7
 * @size: DW8-B
 * @trl: DWC-F
 */
668 669 670 671 672
struct dwc3_trb {
	u32		bpl;
	u32		bph;
	u32		size;
	u32		ctrl;
673 674
} __packed;

F
Felipe Balbi 已提交
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
/**
 * dwc3_hwparams - copy of HWPARAMS registers
 * @hwparams0 - GHWPARAMS0
 * @hwparams1 - GHWPARAMS1
 * @hwparams2 - GHWPARAMS2
 * @hwparams3 - GHWPARAMS3
 * @hwparams4 - GHWPARAMS4
 * @hwparams5 - GHWPARAMS5
 * @hwparams6 - GHWPARAMS6
 * @hwparams7 - GHWPARAMS7
 * @hwparams8 - GHWPARAMS8
 */
struct dwc3_hwparams {
	u32	hwparams0;
	u32	hwparams1;
	u32	hwparams2;
	u32	hwparams3;
	u32	hwparams4;
	u32	hwparams5;
	u32	hwparams6;
	u32	hwparams7;
	u32	hwparams8;
};

699 700 701
/* HWPARAMS0 */
#define DWC3_MODE(n)		((n) & 0x7)

702 703
#define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)

704
/* HWPARAMS1 */
705 706
#define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)

707 708 709 710 711 712 713 714
/* HWPARAMS3 */
#define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
#define DWC3_NUM_EPS_MASK	(0x3f << 12)
#define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
			(DWC3_NUM_EPS_MASK)) >> 12)
#define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
			(DWC3_NUM_IN_EPS_MASK)) >> 18)

715 716
/* HWPARAMS7 */
#define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
717

718 719 720 721 722
/**
 * struct dwc3_request - representation of a transfer request
 * @request: struct usb_request to be transferred
 * @list: a list_head used for request queueing
 * @dep: struct dwc3_ep owning this request
723 724
 * @sg: pointer to first incomplete sg
 * @num_pending_sgs: counter to pending sgs
725
 * @remaining: amount of data remaining
726 727 728 729 730 731 732
 * @epnum: endpoint number to which this request refers
 * @trb: pointer to struct dwc3_trb
 * @trb_dma: DMA address of @trb
 * @direction: IN or OUT direction flag
 * @mapped: true when request has been dma-mapped
 * @queued: true when request has been queued to HW
 */
733 734 735 736
struct dwc3_request {
	struct usb_request	request;
	struct list_head	list;
	struct dwc3_ep		*dep;
737
	struct scatterlist	*sg;
738

739
	unsigned		num_pending_sgs;
740
	unsigned		remaining;
741
	u8			epnum;
742
	struct dwc3_trb		*trb;
743 744 745 746
	dma_addr_t		trb_dma;

	unsigned		direction:1;
	unsigned		mapped:1;
747
	unsigned		started:1;
748 749
};

750 751 752 753 754 755 756 757
/*
 * struct dwc3_scratchpad_array - hibernation scratchpad array
 * (format defined by hw)
 */
struct dwc3_scratchpad_array {
	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
};

758 759
/**
 * struct dwc3 - representation of our controller
760 761
 * @ctrl_req: usb control request which is used for ep0
 * @ep0_trb: trb which is used for the ctrl_req
762
 * @ep0_bounce: bounce buffer for ep0
763
 * @zlp_buf: used when request->zero is set
764 765 766 767
 * @setup_buf: used while precessing STD USB requests
 * @ctrl_req_addr: dma address of ctrl_req
 * @ep0_trb: dma address of ep0_trb
 * @ep0_usb_req: dummy req used while handling STD USB requests
768
 * @ep0_bounce_addr: dma address of ep0_bounce
769
 * @scratch_addr: dma address of scratchbuf
770
 * @ep0_in_setup: one control transfer is completed and enter setup phase
771 772
 * @lock: for synchronizing
 * @dev: pointer to our struct device
F
Felipe Balbi 已提交
773
 * @xhci: pointer to our xHCI child
774 775 776 777 778
 * @event_buffer_list: a list of event buffers
 * @gadget: device side representation of the peripheral controller
 * @gadget_driver: pointer to the gadget driver
 * @regs: base address for our registers
 * @regs_size: address space size
779
 * @fladj: frame length adjustment
780
 * @irq_gadget: peripheral controller's IRQ number
781
 * @nr_scratch: number of scratch buffers
782
 * @u1u2: only used on revisions <1.83a for workaround
783
 * @maximum_speed: maximum speed requested (mainly for testing purposes)
784
 * @revision: revision register contents
785
 * @dr_mode: requested mode of operation
786 787 788
 * @hsphy_mode: UTMI phy mode, one of following:
 *		- USBPHY_INTERFACE_MODE_UTMI
 *		- USBPHY_INTERFACE_MODE_UTMIW
F
Felipe Balbi 已提交
789 790
 * @usb2_phy: pointer to USB2 PHY
 * @usb3_phy: pointer to USB3 PHY
791 792
 * @usb2_generic_phy: pointer to USB2 PHY
 * @usb3_generic_phy: pointer to USB3 PHY
793
 * @ulpi: pointer to ulpi interface
794 795
 * @dcfg: saved contents of DCFG register
 * @gctl: saved contents of GCTL register
796
 * @isoch_delay: wValue from Set Isochronous Delay request;
797 798 799 800
 * @u2sel: parameter from Set SEL request.
 * @u2pel: parameter from Set SEL request.
 * @u1sel: parameter from Set SEL request.
 * @u1pel: parameter from Set SEL request.
801 802
 * @num_out_eps: number of out endpoints
 * @num_in_eps: number of in endpoints
803
 * @ep0_next_event: hold the next expected event
804 805 806
 * @ep0state: state of endpoint zero
 * @link_state: link state
 * @speed: device speed (super, high, full, low)
F
Felipe Balbi 已提交
807
 * @hwparams: copy of hwparams registers
808
 * @root: debugfs root folder pointer
F
Felipe Balbi 已提交
809 810 811
 * @regset: debugfs pointer to regdump file
 * @test_mode: true when we're entering a USB test mode
 * @test_mode_nr: test feature selector
H
Huang Rui 已提交
812
 * @lpm_nyet_threshold: LPM NYET response threshold
813
 * @hird_threshold: HIRD threshold
814
 * @hsphy_interface: "utmi" or "ulpi"
F
Felipe Balbi 已提交
815
 * @connected: true when we're connected to a host, false otherwise
F
Felipe Balbi 已提交
816 817 818
 * @delayed_status: true when gadget driver asks for delayed status
 * @ep0_bounced: true when we used bounce buffer
 * @ep0_expect_in: true when we expect a DATA IN transfer
819
 * @has_hibernation: true when dwc3 was configured with Hibernation
820
 * @sysdev_is_parent: true when dwc3 device has a parent driver
H
Huang Rui 已提交
821 822
 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
 *			there's now way for software to detect this in runtime.
823 824 825
 * @is_utmi_l1_suspend: the core asserts output signal
 * 	0	- utmi_sleep_n
 * 	1	- utmi_l1_suspend_n
826
 * @is_fpga: true when we are using the FPGA board
F
Felipe Balbi 已提交
827
 * @pending_events: true when we have pending IRQs to be handled
F
Felipe Balbi 已提交
828 829 830 831
 * @pullups_connected: true when Run/Stop bit is set
 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
 * @start_config_issued: true when StartConfig command has been issued
 * @three_stage_setup: set if we perform a three phase setup
832
 * @usb3_lpm_capable: set if hadrware supports Link Power Management
H
Huang Rui 已提交
833
 * @disable_scramble_quirk: set if we enable the disable scramble quirk
H
Huang Rui 已提交
834
 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
835
 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
H
Huang Rui 已提交
836
 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
H
Huang Rui 已提交
837
 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
838
 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
H
Huang Rui 已提交
839
 * @lfps_filter_quirk: set if we enable LFPS filter quirk
840
 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
841
 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
842
 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
J
John Youn 已提交
843 844
 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
 *                      disabling the suspend signal to the PHY.
845 846 847
 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
 *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
 *			provide a free-running PHY clock.
848 849
 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
 *			change quirk.
H
Huang Rui 已提交
850 851 852 853 854 855
 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
 * @tx_de_emphasis: Tx de-emphasis value
 * 	0	- -6dB de-emphasis
 * 	1	- -3.5dB de-emphasis
 * 	2	- No de-emphasis
 * 	3	- Reserved
856 857
 * @imod_interval: set the interrupt moderation interval in 250ns
 *                 increments or 0 to disable.
858 859 860
 */
struct dwc3 {
	struct usb_ctrlrequest	*ctrl_req;
861
	struct dwc3_trb		*ep0_trb;
862
	void			*ep0_bounce;
863
	void			*zlp_buf;
864
	void			*scratchbuf;
865 866 867
	u8			*setup_buf;
	dma_addr_t		ctrl_req_addr;
	dma_addr_t		ep0_trb_addr;
868
	dma_addr_t		ep0_bounce_addr;
869
	dma_addr_t		scratch_addr;
870
	struct dwc3_request	ep0_usb_req;
871
	struct completion	ep0_in_setup;
872

873 874
	/* device lock */
	spinlock_t		lock;
875

876
	struct device		*dev;
877
	struct device		*sysdev;
878

F
Felipe Balbi 已提交
879
	struct platform_device	*xhci;
880
	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
F
Felipe Balbi 已提交
881

F
Felipe Balbi 已提交
882
	struct dwc3_event_buffer *ev_buf;
883 884 885 886 887
	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];

	struct usb_gadget	gadget;
	struct usb_gadget_driver *gadget_driver;

F
Felipe Balbi 已提交
888 889 890
	struct usb_phy		*usb2_phy;
	struct usb_phy		*usb3_phy;

891 892 893
	struct phy		*usb2_generic_phy;
	struct phy		*usb3_generic_phy;

894 895
	struct ulpi		*ulpi;

896 897 898
	void __iomem		*regs;
	size_t			regs_size;

899
	enum usb_dr_mode	dr_mode;
900
	enum usb_phy_interface	hsphy_mode;
901

902
	u32			fladj;
903
	u32			irq_gadget;
904
	u32			nr_scratch;
905
	u32			u1u2;
906
	u32			maximum_speed;
J
John Youn 已提交
907 908 909 910 911 912 913 914

	/*
	 * All 3.1 IP version constants are greater than the 3.0 IP
	 * version constants. This works for most version checks in
	 * dwc3. However, in the future, this may not apply as
	 * features may be developed on newer versions of the 3.0 IP
	 * that are not in the 3.1 IP.
	 */
915 916 917 918 919 920 921
	u32			revision;

#define DWC3_REVISION_173A	0x5533173a
#define DWC3_REVISION_175A	0x5533175a
#define DWC3_REVISION_180A	0x5533180a
#define DWC3_REVISION_183A	0x5533183a
#define DWC3_REVISION_185A	0x5533185a
922
#define DWC3_REVISION_187A	0x5533187a
923 924
#define DWC3_REVISION_188A	0x5533188a
#define DWC3_REVISION_190A	0x5533190a
925
#define DWC3_REVISION_194A	0x5533194a
926 927 928 929
#define DWC3_REVISION_200A	0x5533200a
#define DWC3_REVISION_202A	0x5533202a
#define DWC3_REVISION_210A	0x5533210a
#define DWC3_REVISION_220A	0x5533220a
930 931 932
#define DWC3_REVISION_230A	0x5533230a
#define DWC3_REVISION_240A	0x5533240a
#define DWC3_REVISION_250A	0x5533250a
F
Felipe Balbi 已提交
933 934 935
#define DWC3_REVISION_260A	0x5533260a
#define DWC3_REVISION_270A	0x5533270a
#define DWC3_REVISION_280A	0x5533280a
936
#define DWC3_REVISION_290A	0x5533290a
937 938
#define DWC3_REVISION_300A	0x5533300a
#define DWC3_REVISION_310A	0x5533310a
939

J
John Youn 已提交
940 941 942 943 944
/*
 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
 * just so dwc31 revisions are always larger than dwc3.
 */
#define DWC3_REVISION_IS_DWC31		0x80000000
945
#define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
946
#define DWC3_USB31_REVISION_120A	(0x3132302a | DWC3_REVISION_IS_DWC31)
J
John Youn 已提交
947

948
	enum dwc3_ep0_next	ep0_next_event;
949 950 951
	enum dwc3_ep0_state	ep0state;
	enum dwc3_link_state	link_state;

952
	u16			isoch_delay;
953 954 955 956 957
	u16			u2sel;
	u16			u2pel;
	u8			u1sel;
	u8			u1pel;

958
	u8			speed;
959

960 961 962
	u8			num_out_eps;
	u8			num_in_eps;

F
Felipe Balbi 已提交
963
	struct dwc3_hwparams	hwparams;
964
	struct dentry		*root;
965
	struct debugfs_regset32	*regset;
966 967 968

	u8			test_mode;
	u8			test_mode_nr;
H
Huang Rui 已提交
969
	u8			lpm_nyet_threshold;
970
	u8			hird_threshold;
F
Felipe Balbi 已提交
971

972 973
	const char		*hsphy_interface;

F
Felipe Balbi 已提交
974
	unsigned		connected:1;
F
Felipe Balbi 已提交
975 976 977
	unsigned		delayed_status:1;
	unsigned		ep0_bounced:1;
	unsigned		ep0_expect_in:1;
978
	unsigned		has_hibernation:1;
979
	unsigned		sysdev_is_parent:1;
H
Huang Rui 已提交
980
	unsigned		has_lpm_erratum:1;
981
	unsigned		is_utmi_l1_suspend:1;
982
	unsigned		is_fpga:1;
F
Felipe Balbi 已提交
983
	unsigned		pending_events:1;
F
Felipe Balbi 已提交
984 985 986
	unsigned		pullups_connected:1;
	unsigned		setup_packet_pending:1;
	unsigned		three_stage_setup:1;
987
	unsigned		usb3_lpm_capable:1;
H
Huang Rui 已提交
988 989

	unsigned		disable_scramble_quirk:1;
H
Huang Rui 已提交
990
	unsigned		u2exit_lfps_quirk:1;
991
	unsigned		u2ss_inp3_quirk:1;
H
Huang Rui 已提交
992
	unsigned		req_p1p2p3_quirk:1;
H
Huang Rui 已提交
993
	unsigned                del_p1p2p3_quirk:1;
994
	unsigned		del_phy_power_chg_quirk:1;
H
Huang Rui 已提交
995
	unsigned		lfps_filter_quirk:1;
996
	unsigned		rx_detect_poll_quirk:1;
997
	unsigned		dis_u3_susphy_quirk:1;
998
	unsigned		dis_u2_susphy_quirk:1;
J
John Youn 已提交
999
	unsigned		dis_enblslpm_quirk:1;
1000
	unsigned		dis_rxdet_inp3_quirk:1;
1001
	unsigned		dis_u2_freeclk_exists_quirk:1;
1002
	unsigned		dis_del_phy_power_chg_quirk:1;
H
Huang Rui 已提交
1003 1004 1005

	unsigned		tx_de_emphasis_quirk:1;
	unsigned		tx_de_emphasis:2;
1006 1007

	u16			imod_interval;
1008 1009 1010 1011 1012 1013 1014 1015
};

/* -------------------------------------------------------------------------- */

/* -------------------------------------------------------------------------- */

struct dwc3_event_type {
	u32	is_devspec:1;
1016 1017
	u32	type:7;
	u32	reserved8_31:24;
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
} __packed;

#define DWC3_DEPEVT_XFERCOMPLETE	0x01
#define DWC3_DEPEVT_XFERINPROGRESS	0x02
#define DWC3_DEPEVT_XFERNOTREADY	0x03
#define DWC3_DEPEVT_RXTXFIFOEVT		0x04
#define DWC3_DEPEVT_STREAMEVT		0x06
#define DWC3_DEPEVT_EPCMDCMPLT		0x07

/**
 * struct dwc3_event_depvt - Device Endpoint Events
 * @one_bit: indicates this is an endpoint event (not used)
 * @endpoint_number: number of the endpoint
 * @endpoint_event: The event we have:
 *	0x00	- Reserved
 *	0x01	- XferComplete
 *	0x02	- XferInProgress
 *	0x03	- XferNotReady
 *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
 *	0x05	- Reserved
 *	0x06	- StreamEvt
 *	0x07	- EPCmdCmplt
 * @reserved11_10: Reserved, don't use.
 * @status: Indicates the status of the event. Refer to databook for
 *	more information.
 * @parameters: Parameters of the current event. Refer to databook for
 *	more information.
 */
struct dwc3_event_depevt {
	u32	one_bit:1;
	u32	endpoint_number:5;
	u32	endpoint_event:4;
	u32	reserved11_10:2;
	u32	status:4;
1052 1053 1054 1055 1056

/* Within XferNotReady */
#define DEPEVT_STATUS_TRANSFER_ACTIVE	(1 << 3)

/* Within XferComplete */
1057 1058 1059
#define DEPEVT_STATUS_BUSERR	(1 << 0)
#define DEPEVT_STATUS_SHORT	(1 << 1)
#define DEPEVT_STATUS_IOC	(1 << 2)
1060
#define DEPEVT_STATUS_LST	(1 << 3)
1061

1062 1063 1064 1065
/* Stream event only */
#define DEPEVT_STREAMEVT_FOUND		1
#define DEPEVT_STREAMEVT_NOTFOUND	2

1066 1067 1068
/* Control-only Status */
#define DEPEVT_STATUS_CONTROL_DATA	1
#define DEPEVT_STATUS_CONTROL_STATUS	2
1069
#define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1070

1071 1072 1073 1074
/* In response to Start Transfer */
#define DEPEVT_TRANSFER_NO_RESOURCE	1
#define DEPEVT_TRANSFER_BUS_EXPIRY	2

1075
	u32	parameters:16;
1076 1077 1078

/* For Command Complete Events */
#define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
} __packed;

/**
 * struct dwc3_event_devt - Device Events
 * @one_bit: indicates this is a non-endpoint event (not used)
 * @device_event: indicates it's a device event. Should read as 0x00
 * @type: indicates the type of device event.
 *	0	- DisconnEvt
 *	1	- USBRst
 *	2	- ConnectDone
 *	3	- ULStChng
 *	4	- WkUpEvt
 *	5	- Reserved
 *	6	- EOPF
 *	7	- SOF
 *	8	- Reserved
 *	9	- ErrticErr
 *	10	- CmdCmplt
 *	11	- EvntOverflow
 *	12	- VndrDevTstRcved
 * @reserved15_12: Reserved, not used
 * @event_info: Information about this event
1101
 * @reserved31_25: Reserved, not used
1102 1103 1104 1105 1106 1107
 */
struct dwc3_event_devt {
	u32	one_bit:1;
	u32	device_event:7;
	u32	type:4;
	u32	reserved15_12:4;
1108 1109
	u32	event_info:9;
	u32	reserved31_25:7;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
} __packed;

/**
 * struct dwc3_event_gevt - Other Core Events
 * @one_bit: indicates this is a non-endpoint event (not used)
 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
 * @phy_port_number: self-explanatory
 * @reserved31_12: Reserved, not used.
 */
struct dwc3_event_gevt {
	u32	one_bit:1;
	u32	device_event:7;
	u32	phy_port_number:4;
	u32	reserved31_12:20;
} __packed;

/**
 * union dwc3_event - representation of Event Buffer contents
 * @raw: raw 32-bit event
 * @type: the type of the event
 * @depevt: Device Endpoint Event
 * @devt: Device Event
 * @gevt: Global Event
 */
union dwc3_event {
	u32				raw;
	struct dwc3_event_type		type;
	struct dwc3_event_depevt	depevt;
	struct dwc3_event_devt		devt;
	struct dwc3_event_gevt		gevt;
};

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
/**
 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
 * parameters
 * @param2: third parameter
 * @param1: second parameter
 * @param0: first parameter
 */
struct dwc3_gadget_ep_cmd_params {
	u32	param2;
	u32	param1;
	u32	param0;
};

1155 1156 1157 1158 1159 1160 1161 1162
/*
 * DWC3 Features to be used as Driver Data
 */

#define DWC3_HAS_PERIPHERAL		BIT(0)
#define DWC3_HAS_XHCI			BIT(1)
#define DWC3_HAS_OTG			BIT(3)

F
Felipe Balbi 已提交
1163
/* prototypes */
1164
void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1165
u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1166

1167 1168 1169 1170 1171 1172
/* check whether we are on the DWC_usb3 core */
static inline bool dwc3_is_usb3(struct dwc3 *dwc)
{
	return !(dwc->revision & DWC3_REVISION_IS_DWC31);
}

1173 1174 1175 1176 1177 1178
/* check whether we are on the DWC_usb31 core */
static inline bool dwc3_is_usb31(struct dwc3 *dwc)
{
	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
}

1179 1180
bool dwc3_has_imod(struct dwc3 *dwc);

1181
#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
F
Felipe Balbi 已提交
1182 1183
int dwc3_host_init(struct dwc3 *dwc);
void dwc3_host_exit(struct dwc3 *dwc);
1184 1185 1186 1187 1188 1189 1190 1191
#else
static inline int dwc3_host_init(struct dwc3 *dwc)
{ return 0; }
static inline void dwc3_host_exit(struct dwc3 *dwc)
{ }
#endif

#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1192 1193
int dwc3_gadget_init(struct dwc3 *dwc);
void dwc3_gadget_exit(struct dwc3 *dwc);
1194 1195 1196
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
int dwc3_gadget_get_link_state(struct dwc3 *dwc);
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1197 1198
int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
		struct dwc3_gadget_ep_cmd_params *params);
1199
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1200 1201 1202 1203 1204
#else
static inline int dwc3_gadget_init(struct dwc3 *dwc)
{ return 0; }
static inline void dwc3_gadget_exit(struct dwc3 *dwc)
{ }
1205 1206 1207 1208 1209 1210 1211 1212
static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{ return 0; }
static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{ return 0; }
static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
		enum dwc3_link_state state)
{ return 0; }

1213 1214
static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
		struct dwc3_gadget_ep_cmd_params *params)
1215 1216 1217 1218
{ return 0; }
static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
		int cmd, u32 param)
{ return 0; }
1219
#endif
1220

1221 1222 1223 1224
/* power management interface */
#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
int dwc3_gadget_suspend(struct dwc3 *dwc);
int dwc3_gadget_resume(struct dwc3 *dwc);
F
Felipe Balbi 已提交
1225
void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
#else
static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
{
	return 0;
}

static inline int dwc3_gadget_resume(struct dwc3 *dwc)
{
	return 0;
}
F
Felipe Balbi 已提交
1236 1237 1238 1239

static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
{
}
1240 1241
#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
int dwc3_ulpi_init(struct dwc3 *dwc);
void dwc3_ulpi_exit(struct dwc3 *dwc);
#else
static inline int dwc3_ulpi_init(struct dwc3 *dwc)
{ return 0; }
static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
{ }
#endif

1252
#endif /* __DRIVERS_USB_DWC3_CORE_H */