aspm.c 27.5 KB
Newer Older
S
Shaohua Li 已提交
1 2
/*
 * File:	drivers/pci/pcie/aspm.c
3
 * Enabling PCIe link L0s/L1 state and Clock Power Management
S
Shaohua Li 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 * Copyright (C) 2007 Intel
 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/pci_regs.h>
#include <linux/errno.h>
#include <linux/pm.h>
#include <linux/init.h>
#include <linux/slab.h>
19
#include <linux/jiffies.h>
20
#include <linux/delay.h>
S
Shaohua Li 已提交
21 22 23 24 25 26 27 28
#include <linux/pci-aspm.h>
#include "../pci.h"

#ifdef MODULE_PARAM_PREFIX
#undef MODULE_PARAM_PREFIX
#endif
#define MODULE_PARAM_PREFIX "pcie_aspm."

29 30 31 32 33 34 35
/* Note: those are not register definitions */
#define ASPM_STATE_L0S_UP	(1)	/* Upstream direction L0s state */
#define ASPM_STATE_L0S_DW	(2)	/* Downstream direction L0s state */
#define ASPM_STATE_L1		(4)	/* L1 state */
#define ASPM_STATE_L0S		(ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
#define ASPM_STATE_ALL		(ASPM_STATE_L0S | ASPM_STATE_L1)

36 37 38
struct aspm_latency {
	u32 l0s;			/* L0s latency (nsec) */
	u32 l1;				/* L1 latency (nsec) */
S
Shaohua Li 已提交
39 40 41
};

struct pcie_link_state {
42
	struct pci_dev *pdev;		/* Upstream component of the Link */
43
	struct pcie_link_state *root;	/* pointer to the root port link */
44 45 46 47
	struct pcie_link_state *parent;	/* pointer to the parent Link state */
	struct list_head sibling;	/* node in link_list */
	struct list_head children;	/* list of child link states */
	struct list_head link;		/* node in parent's children list */
S
Shaohua Li 已提交
48 49

	/* ASPM state */
50 51 52 53 54
	u32 aspm_support:3;		/* Supported ASPM state */
	u32 aspm_enabled:3;		/* Enabled ASPM state */
	u32 aspm_capable:3;		/* Capable ASPM state with latency */
	u32 aspm_default:3;		/* Default ASPM state by BIOS */
	u32 aspm_disable:3;		/* Disabled ASPM state */
55

56 57 58 59 60
	/* Clock PM state */
	u32 clkpm_capable:1;		/* Clock PM capable? */
	u32 clkpm_enabled:1;		/* Current Clock PM state */
	u32 clkpm_default:1;		/* Default Clock PM state by BIOS */

61 62 63
	/* Exit latencies */
	struct aspm_latency latency_up;	/* Upstream direction exit latency */
	struct aspm_latency latency_dw;	/* Downstream direction exit latency */
S
Shaohua Li 已提交
64
	/*
65 66
	 * Endpoint acceptable latencies. A pcie downstream port only
	 * has one slot under it, so at most there are 8 functions.
S
Shaohua Li 已提交
67
	 */
68
	struct aspm_latency acceptable[8];
S
Shaohua Li 已提交
69 70
};

M
Matthew Garrett 已提交
71
static int aspm_disabled, aspm_force;
72
static bool aspm_support_enabled = true;
S
Shaohua Li 已提交
73 74 75 76 77 78
static DEFINE_MUTEX(aspm_lock);
static LIST_HEAD(link_list);

#define POLICY_DEFAULT 0	/* BIOS default setting */
#define POLICY_PERFORMANCE 1	/* high performance */
#define POLICY_POWERSAVE 2	/* high power saving */
79 80 81 82 83 84

#ifdef CONFIG_PCIEASPM_PERFORMANCE
static int aspm_policy = POLICY_PERFORMANCE;
#elif defined CONFIG_PCIEASPM_POWERSAVE
static int aspm_policy = POLICY_POWERSAVE;
#else
S
Shaohua Li 已提交
85
static int aspm_policy;
86 87
#endif

S
Shaohua Li 已提交
88 89 90 91 92 93
static const char *policy_str[] = {
	[POLICY_DEFAULT] = "default",
	[POLICY_PERFORMANCE] = "performance",
	[POLICY_POWERSAVE] = "powersave"
};

94 95
#define LINK_RETRAIN_TIMEOUT HZ

96
static int policy_to_aspm_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
97 98 99 100 101 102 103
{
	switch (aspm_policy) {
	case POLICY_PERFORMANCE:
		/* Disable ASPM and Clock PM */
		return 0;
	case POLICY_POWERSAVE:
		/* Enable ASPM L0s/L1 */
104
		return ASPM_STATE_ALL;
S
Shaohua Li 已提交
105
	case POLICY_DEFAULT:
106
		return link->aspm_default;
S
Shaohua Li 已提交
107 108 109 110
	}
	return 0;
}

111
static int policy_to_clkpm_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
112 113 114 115 116 117 118 119 120
{
	switch (aspm_policy) {
	case POLICY_PERFORMANCE:
		/* Disable ASPM and Clock PM */
		return 0;
	case POLICY_POWERSAVE:
		/* Disable Clock PM */
		return 1;
	case POLICY_DEFAULT:
121
		return link->clkpm_default;
S
Shaohua Li 已提交
122 123 124 125
	}
	return 0;
}

K
Kenji Kaneshige 已提交
126
static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
S
Shaohua Li 已提交
127 128 129
{
	int pos;
	u16 reg16;
130 131
	struct pci_dev *child;
	struct pci_bus *linkbus = link->pdev->subordinate;
S
Shaohua Li 已提交
132

133
	list_for_each_entry(child, &linkbus->devices, bus_list) {
K
Kenji Kaneshige 已提交
134
		pos = pci_pcie_cap(child);
S
Shaohua Li 已提交
135 136
		if (!pos)
			return;
137
		pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
S
Shaohua Li 已提交
138 139 140 141
		if (enable)
			reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN;
		else
			reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
142
		pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
143
	}
144
	link->clkpm_enabled = !!enable;
S
Shaohua Li 已提交
145 146
}

K
Kenji Kaneshige 已提交
147 148 149 150
static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
{
	/* Don't enable Clock PM if the link is not Clock PM capable */
	if (!link->clkpm_capable && enable)
151
		enable = 0;
K
Kenji Kaneshige 已提交
152 153 154 155 156 157
	/* Need nothing if the specified equals to current state */
	if (link->clkpm_enabled == enable)
		return;
	pcie_set_clkpm_nocheck(link, enable);
}

158
static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
S
Shaohua Li 已提交
159
{
160
	int pos, capable = 1, enabled = 1;
S
Shaohua Li 已提交
161 162
	u32 reg32;
	u16 reg16;
163 164
	struct pci_dev *child;
	struct pci_bus *linkbus = link->pdev->subordinate;
S
Shaohua Li 已提交
165 166

	/* All functions should have the same cap and state, take the worst */
167
	list_for_each_entry(child, &linkbus->devices, bus_list) {
K
Kenji Kaneshige 已提交
168
		pos = pci_pcie_cap(child);
S
Shaohua Li 已提交
169 170
		if (!pos)
			return;
171
		pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, &reg32);
S
Shaohua Li 已提交
172 173 174 175 176
		if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
			capable = 0;
			enabled = 0;
			break;
		}
177
		pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
S
Shaohua Li 已提交
178 179 180
		if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
			enabled = 0;
	}
181 182
	link->clkpm_enabled = enabled;
	link->clkpm_default = enabled;
183
	link->clkpm_capable = (blacklist) ? 0 : capable;
184 185
}

S
Shaohua Li 已提交
186 187 188 189 190
/*
 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
 *   could use common clock. If they are, configure them to use the
 *   common clock. That will reduce the ASPM state exit latency.
 */
191
static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
S
Shaohua Li 已提交
192
{
193 194
	int ppos, cpos, same_clock = 1;
	u16 reg16, parent_reg, child_reg[8];
195
	unsigned long start_jiffies;
196 197
	struct pci_dev *child, *parent = link->pdev;
	struct pci_bus *linkbus = parent->subordinate;
S
Shaohua Li 已提交
198
	/*
199
	 * All functions of a slot should have the same Slot Clock
S
Shaohua Li 已提交
200
	 * Configuration, so just check one function
201 202
	 */
	child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
K
Kenji Kaneshige 已提交
203
	BUG_ON(!pci_is_pcie(child));
S
Shaohua Li 已提交
204 205

	/* Check downstream component if bit Slot Clock Configuration is 1 */
K
Kenji Kaneshige 已提交
206
	cpos = pci_pcie_cap(child);
207
	pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
208 209 210 211
	if (!(reg16 & PCI_EXP_LNKSTA_SLC))
		same_clock = 0;

	/* Check upstream component if bit Slot Clock Configuration is 1 */
K
Kenji Kaneshige 已提交
212
	ppos = pci_pcie_cap(parent);
213
	pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
214 215 216 217
	if (!(reg16 & PCI_EXP_LNKSTA_SLC))
		same_clock = 0;

	/* Configure downstream component, all functions */
218
	list_for_each_entry(child, &linkbus->devices, bus_list) {
K
Kenji Kaneshige 已提交
219
		cpos = pci_pcie_cap(child);
220 221
		pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, &reg16);
		child_reg[PCI_FUNC(child->devfn)] = reg16;
S
Shaohua Li 已提交
222 223 224 225
		if (same_clock)
			reg16 |= PCI_EXP_LNKCTL_CCC;
		else
			reg16 &= ~PCI_EXP_LNKCTL_CCC;
226
		pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
227 228 229
	}

	/* Configure upstream component */
230
	pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, &reg16);
231
	parent_reg = reg16;
S
Shaohua Li 已提交
232 233 234 235
	if (same_clock)
		reg16 |= PCI_EXP_LNKCTL_CCC;
	else
		reg16 &= ~PCI_EXP_LNKCTL_CCC;
236
	pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
237

238
	/* Retrain link */
S
Shaohua Li 已提交
239
	reg16 |= PCI_EXP_LNKCTL_RL;
240
	pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
241

242
	/* Wait for link training end. Break out after waiting for timeout */
243
	start_jiffies = jiffies;
244
	for (;;) {
245
		pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
246 247
		if (!(reg16 & PCI_EXP_LNKSTA_LT))
			break;
248 249 250
		if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
			break;
		msleep(1);
S
Shaohua Li 已提交
251
	}
252 253 254 255 256 257 258
	if (!(reg16 & PCI_EXP_LNKSTA_LT))
		return;

	/* Training failed. Restore common clock configurations */
	dev_printk(KERN_ERR, &parent->dev,
		   "ASPM: Could not configure common clock\n");
	list_for_each_entry(child, &linkbus->devices, bus_list) {
K
Kenji Kaneshige 已提交
259
		cpos = pci_pcie_cap(child);
260 261
		pci_write_config_word(child, cpos + PCI_EXP_LNKCTL,
				      child_reg[PCI_FUNC(child->devfn)]);
262
	}
263
	pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg);
S
Shaohua Li 已提交
264 265
}

266 267
/* Convert L0s latency encoding to ns */
static u32 calc_l0s_latency(u32 encoding)
S
Shaohua Li 已提交
268
{
269 270 271 272
	if (encoding == 0x7)
		return (5 * 1000);	/* > 4us */
	return (64 << encoding);
}
S
Shaohua Li 已提交
273

274 275 276 277 278 279
/* Convert L0s acceptable latency encoding to ns */
static u32 calc_l0s_acceptable(u32 encoding)
{
	if (encoding == 0x7)
		return -1U;
	return (64 << encoding);
S
Shaohua Li 已提交
280 281
}

282 283
/* Convert L1 latency encoding to ns */
static u32 calc_l1_latency(u32 encoding)
S
Shaohua Li 已提交
284
{
285 286 287 288
	if (encoding == 0x7)
		return (65 * 1000);	/* > 64us */
	return (1000 << encoding);
}
S
Shaohua Li 已提交
289

290 291 292 293 294 295
/* Convert L1 acceptable latency encoding to ns */
static u32 calc_l1_acceptable(u32 encoding)
{
	if (encoding == 0x7)
		return -1U;
	return (1000 << encoding);
S
Shaohua Li 已提交
296 297
}

298 299 300 301 302 303 304 305 306
struct aspm_register_info {
	u32 support:2;
	u32 enabled:2;
	u32 latency_encoding_l0s;
	u32 latency_encoding_l1;
};

static void pcie_get_aspm_reg(struct pci_dev *pdev,
			      struct aspm_register_info *info)
S
Shaohua Li 已提交
307 308 309
{
	int pos;
	u16 reg16;
310
	u32 reg32;
S
Shaohua Li 已提交
311

K
Kenji Kaneshige 已提交
312
	pos = pci_pcie_cap(pdev);
S
Shaohua Li 已提交
313
	pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, &reg32);
314 315 316
	info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
	info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
	info->latency_encoding_l1  = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
S
Shaohua Li 已提交
317
	pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
318
	info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
S
Shaohua Li 已提交
319 320
}

321 322
static void pcie_aspm_check_latency(struct pci_dev *endpoint)
{
323
	u32 latency, l1_switch_latency = 0;
324 325 326 327 328 329 330 331 332 333 334 335
	struct aspm_latency *acceptable;
	struct pcie_link_state *link;

	/* Device not in D0 doesn't need latency check */
	if ((endpoint->current_state != PCI_D0) &&
	    (endpoint->current_state != PCI_UNKNOWN))
		return;

	link = endpoint->bus->self->link_state;
	acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];

	while (link) {
336 337 338 339 340 341 342 343 344
		/* Check upstream direction L0s latency */
		if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
		    (link->latency_up.l0s > acceptable->l0s))
			link->aspm_capable &= ~ASPM_STATE_L0S_UP;

		/* Check downstream direction L0s latency */
		if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
		    (link->latency_dw.l0s > acceptable->l0s))
			link->aspm_capable &= ~ASPM_STATE_L0S_DW;
345 346 347 348 349
		/*
		 * Check L1 latency.
		 * Every switch on the path to root complex need 1
		 * more microsecond for L1. Spec doesn't mention L0s.
		 */
350 351 352 353
		latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
		if ((link->aspm_capable & ASPM_STATE_L1) &&
		    (latency + l1_switch_latency > acceptable->l1))
			link->aspm_capable &= ~ASPM_STATE_L1;
354 355 356 357 358 359
		l1_switch_latency += 1000;

		link = link->parent;
	}
}

360
static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
S
Shaohua Li 已提交
361
{
362 363
	struct pci_dev *child, *parent = link->pdev;
	struct pci_bus *linkbus = parent->subordinate;
364
	struct aspm_register_info upreg, dwreg;
S
Shaohua Li 已提交
365

366
	if (blacklist) {
367
		/* Set enabled/disable so that we will disable ASPM later */
368 369
		link->aspm_enabled = ASPM_STATE_ALL;
		link->aspm_disable = ASPM_STATE_ALL;
370 371 372 373 374 375
		return;
	}

	/* Configure common clock before checking latencies */
	pcie_aspm_configure_common_clock(link);

376 377
	/* Get upstream/downstream components' register state */
	pcie_get_aspm_reg(parent, &upreg);
378
	child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
	pcie_get_aspm_reg(child, &dwreg);

	/*
	 * Setup L0s state
	 *
	 * Note that we must not enable L0s in either direction on a
	 * given link unless components on both sides of the link each
	 * support L0s.
	 */
	if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
		link->aspm_support |= ASPM_STATE_L0S;
	if (dwreg.enabled & PCIE_LINK_STATE_L0S)
		link->aspm_enabled |= ASPM_STATE_L0S_UP;
	if (upreg.enabled & PCIE_LINK_STATE_L0S)
		link->aspm_enabled |= ASPM_STATE_L0S_DW;
	link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
	link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);

	/* Setup L1 state */
	if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
		link->aspm_support |= ASPM_STATE_L1;
	if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
		link->aspm_enabled |= ASPM_STATE_L1;
	link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
	link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
404

405 406
	/* Save default state */
	link->aspm_default = link->aspm_enabled;
407 408 409

	/* Setup initial capable state. Will be updated later */
	link->aspm_capable = link->aspm_support;
410 411 412 413 414 415
	/*
	 * If the downstream component has pci bridge function, don't
	 * do ASPM for now.
	 */
	list_for_each_entry(child, &linkbus->devices, bus_list) {
		if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) {
416
			link->aspm_disable = ASPM_STATE_ALL;
417 418 419
			break;
		}
	}
420

421
	/* Get and check endpoint acceptable latencies */
422
	list_for_each_entry(child, &linkbus->devices, bus_list) {
S
Shaohua Li 已提交
423
		int pos;
424
		u32 reg32, encoding;
425
		struct aspm_latency *acceptable =
426
			&link->acceptable[PCI_FUNC(child->devfn)];
S
Shaohua Li 已提交
427

428 429
		if (child->pcie_type != PCI_EXP_TYPE_ENDPOINT &&
		    child->pcie_type != PCI_EXP_TYPE_LEG_END)
S
Shaohua Li 已提交
430 431
			continue;

K
Kenji Kaneshige 已提交
432
		pos = pci_pcie_cap(child);
433
		pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
434
		/* Calculate endpoint L0s acceptable latency */
435 436
		encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
		acceptable->l0s = calc_l0s_acceptable(encoding);
437 438 439 440 441
		/* Calculate endpoint L1 acceptable latency */
		encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
		acceptable->l1 = calc_l1_acceptable(encoding);

		pcie_aspm_check_latency(child);
S
Shaohua Li 已提交
442 443 444
	}
}

445
static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
S
Shaohua Li 已提交
446 447
{
	u16 reg16;
K
Kenji Kaneshige 已提交
448
	int pos = pci_pcie_cap(pdev);
S
Shaohua Li 已提交
449 450 451

	pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
	reg16 &= ~0x3;
452
	reg16 |= val;
S
Shaohua Li 已提交
453 454 455
	pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16);
}

456
static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
S
Shaohua Li 已提交
457
{
458
	u32 upstream = 0, dwstream = 0;
459 460
	struct pci_dev *child, *parent = link->pdev;
	struct pci_bus *linkbus = parent->subordinate;
S
Shaohua Li 已提交
461

462
	/* Nothing to do if the link is already in the requested state */
463
	state &= (link->aspm_capable & ~link->aspm_disable);
464 465
	if (link->aspm_enabled == state)
		return;
466 467 468 469 470 471 472 473 474
	/* Convert ASPM state to upstream/downstream ASPM register state */
	if (state & ASPM_STATE_L0S_UP)
		dwstream |= PCIE_LINK_STATE_L0S;
	if (state & ASPM_STATE_L0S_DW)
		upstream |= PCIE_LINK_STATE_L0S;
	if (state & ASPM_STATE_L1) {
		upstream |= PCIE_LINK_STATE_L1;
		dwstream |= PCIE_LINK_STATE_L1;
	}
S
Shaohua Li 已提交
475
	/*
476 477 478 479
	 * Spec 2.0 suggests all functions should be configured the
	 * same setting for ASPM. Enabling ASPM L1 should be done in
	 * upstream component first and then downstream, and vice
	 * versa for disabling ASPM L1. Spec doesn't mention L0S.
S
Shaohua Li 已提交
480
	 */
481 482
	if (state & ASPM_STATE_L1)
		pcie_config_aspm_dev(parent, upstream);
483
	list_for_each_entry(child, &linkbus->devices, bus_list)
484 485 486
		pcie_config_aspm_dev(child, dwstream);
	if (!(state & ASPM_STATE_L1))
		pcie_config_aspm_dev(parent, upstream);
S
Shaohua Li 已提交
487

488
	link->aspm_enabled = state;
S
Shaohua Li 已提交
489 490
}

491
static void pcie_config_aspm_path(struct pcie_link_state *link)
S
Shaohua Li 已提交
492
{
493 494 495
	while (link) {
		pcie_config_aspm_link(link, policy_to_aspm_state(link));
		link = link->parent;
496
	}
S
Shaohua Li 已提交
497 498
}

499
static void free_link_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
500
{
501 502
	link->pdev->link_state = NULL;
	kfree(link);
S
Shaohua Li 已提交
503 504
}

505 506
static int pcie_aspm_sanity_check(struct pci_dev *pdev)
{
507 508
	struct pci_dev *child;
	int pos;
509
	u32 reg32;
510

511
	/*
512
	 * Some functions in a slot might not all be PCIe functions,
513
	 * very strange. Disable ASPM for the whole slot
514
	 */
515
	list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
K
Kenji Kaneshige 已提交
516
		pos = pci_pcie_cap(child);
517
		if (!pos)
518
			return -EINVAL;
519 520 521 522 523 524 525 526 527 528

		/*
		 * If ASPM is disabled then we're not going to change
		 * the BIOS state. It's safe to continue even if it's a
		 * pre-1.1 device
		 */

		if (aspm_disabled)
			continue;

529 530 531 532
		/*
		 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
		 * RBER bit to determine if a function is 1.1 version device
		 */
533
		pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
S
Sitsofe Wheeler 已提交
534
		if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
535
			dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
536 537
				" on pre-1.1 PCIe device.  You can enable it"
				" with 'pcie_aspm=force'\n");
538 539
			return -EINVAL;
		}
540 541 542 543
	}
	return 0;
}

544
static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
{
	struct pcie_link_state *link;

	link = kzalloc(sizeof(*link), GFP_KERNEL);
	if (!link)
		return NULL;
	INIT_LIST_HEAD(&link->sibling);
	INIT_LIST_HEAD(&link->children);
	INIT_LIST_HEAD(&link->link);
	link->pdev = pdev;
	if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) {
		struct pcie_link_state *parent;
		parent = pdev->bus->parent->self->link_state;
		if (!parent) {
			kfree(link);
			return NULL;
		}
		link->parent = parent;
		list_add(&link->link, &parent->children);
	}
565 566 567 568 569 570
	/* Setup a pointer to the root port link */
	if (!link->parent)
		link->root = link;
	else
		link->root = link->parent->root;

571 572 573 574 575
	list_add(&link->sibling, &link_list);
	pdev->link_state = link;
	return link;
}

S
Shaohua Li 已提交
576 577 578 579 580 581 582
/*
 * pcie_aspm_init_link_state: Initiate PCI express link state.
 * It is called after the pcie and its children devices are scaned.
 * @pdev: the root port or switch downstream port
 */
void pcie_aspm_init_link_state(struct pci_dev *pdev)
{
583
	struct pcie_link_state *link;
584
	int blacklist = !!pcie_aspm_sanity_check(pdev);
S
Shaohua Li 已提交
585

586
	if (!pci_is_pcie(pdev) || pdev->link_state)
S
Shaohua Li 已提交
587 588
		return;
	if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
589
	    pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM)
S
Shaohua Li 已提交
590
		return;
591

592 593
	/* VIA has a strange chipset, root port is under a bridge */
	if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT &&
594
	    pdev->bus->self)
595
		return;
596

S
Shaohua Li 已提交
597 598 599 600 601
	down_read(&pci_bus_sem);
	if (list_empty(&pdev->subordinate->devices))
		goto out;

	mutex_lock(&aspm_lock);
602
	link = alloc_pcie_link_state(pdev);
603 604 605
	if (!link)
		goto unlock;
	/*
606 607 608
	 * Setup initial ASPM state. Note that we need to configure
	 * upstream links also because capable state of them can be
	 * update through pcie_aspm_cap_init().
609
	 */
610
	pcie_aspm_cap_init(link, blacklist);
S
Shaohua Li 已提交
611

612
	/* Setup initial Clock PM state */
613
	pcie_clkpm_cap_init(link, blacklist);
614 615 616 617 618 619 620 621 622

	/*
	 * At this stage drivers haven't had an opportunity to change the
	 * link policy setting. Enabling ASPM on broken hardware can cripple
	 * it even before the driver has had a chance to disable ASPM, so
	 * default to a safe level right now. If we're enabling ASPM beyond
	 * the BIOS's expectation, we'll do so once pci_enable_device() is
	 * called.
	 */
M
Matthew Garrett 已提交
623
	if (aspm_policy != POLICY_POWERSAVE) {
624 625 626 627
		pcie_config_aspm_path(link);
		pcie_set_clkpm(link, policy_to_clkpm_state(link));
	}

628
unlock:
S
Shaohua Li 已提交
629 630 631 632 633
	mutex_unlock(&aspm_lock);
out:
	up_read(&pci_bus_sem);
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
/* Recheck latencies and update aspm_capable for links under the root */
static void pcie_update_aspm_capable(struct pcie_link_state *root)
{
	struct pcie_link_state *link;
	BUG_ON(root->parent);
	list_for_each_entry(link, &link_list, sibling) {
		if (link->root != root)
			continue;
		link->aspm_capable = link->aspm_support;
	}
	list_for_each_entry(link, &link_list, sibling) {
		struct pci_dev *child;
		struct pci_bus *linkbus = link->pdev->subordinate;
		if (link->root != root)
			continue;
		list_for_each_entry(child, &linkbus->devices, bus_list) {
			if ((child->pcie_type != PCI_EXP_TYPE_ENDPOINT) &&
			    (child->pcie_type != PCI_EXP_TYPE_LEG_END))
				continue;
			pcie_aspm_check_latency(child);
		}
	}
}

S
Shaohua Li 已提交
658 659 660 661
/* @pdev: the endpoint device */
void pcie_aspm_exit_link_state(struct pci_dev *pdev)
{
	struct pci_dev *parent = pdev->bus->self;
662
	struct pcie_link_state *link, *root, *parent_link;
S
Shaohua Li 已提交
663

M
Matthew Garrett 已提交
664
	if (!pci_is_pcie(pdev) || !parent || !parent->link_state)
S
Shaohua Li 已提交
665
		return;
666 667
	if ((parent->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
	    (parent->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
S
Shaohua Li 已提交
668
		return;
669

S
Shaohua Li 已提交
670 671 672 673
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	/*
	 * All PCIe functions are in one slot, remove one function will remove
674
	 * the whole slot, so just wait until we are the last function left.
S
Shaohua Li 已提交
675
	 */
676
	if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
S
Shaohua Li 已提交
677 678
		goto out;

679
	link = parent->link_state;
680
	root = link->root;
681
	parent_link = link->parent;
682

S
Shaohua Li 已提交
683
	/* All functions are removed, so just disable ASPM for the link */
684
	pcie_config_aspm_link(link, 0);
685 686
	list_del(&link->sibling);
	list_del(&link->link);
S
Shaohua Li 已提交
687
	/* Clock PM is for endpoint device */
688
	free_link_state(link);
689 690

	/* Recheck latencies and configure upstream links */
691 692 693 694
	if (parent_link) {
		pcie_update_aspm_capable(root);
		pcie_config_aspm_path(parent_link);
	}
S
Shaohua Li 已提交
695 696 697 698 699 700 701 702
out:
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
}

/* @pdev: the root port or switch downstream port */
void pcie_aspm_pm_state_change(struct pci_dev *pdev)
{
703
	struct pcie_link_state *link = pdev->link_state;
S
Shaohua Li 已提交
704

K
Kenji Kaneshige 已提交
705
	if (aspm_disabled || !pci_is_pcie(pdev) || !link)
S
Shaohua Li 已提交
706
		return;
707 708
	if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
	    (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
S
Shaohua Li 已提交
709 710
		return;
	/*
711 712
	 * Devices changed PM state, we should recheck if latency
	 * meets all functions' requirement
S
Shaohua Li 已提交
713
	 */
714 715 716
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	pcie_update_aspm_capable(link->root);
717
	pcie_config_aspm_path(link);
718 719
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
S
Shaohua Li 已提交
720 721
}

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
{
	struct pcie_link_state *link = pdev->link_state;

	if (aspm_disabled || !pci_is_pcie(pdev) || !link)
		return;

	if (aspm_policy != POLICY_POWERSAVE)
		return;

	if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
	    (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
		return;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	pcie_config_aspm_path(link);
	pcie_set_clkpm(link, policy_to_clkpm_state(link));
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
}

S
Shaohua Li 已提交
744 745 746 747
/*
 * pci_disable_link_state - disable pci device's link state, so the link will
 * never enter specific states
 */
M
Matthew Garrett 已提交
748 749
static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem,
				     bool force)
S
Shaohua Li 已提交
750 751
{
	struct pci_dev *parent = pdev->bus->self;
752
	struct pcie_link_state *link;
S
Shaohua Li 已提交
753

M
Matthew Garrett 已提交
754 755 756 757
	if (aspm_disabled && !force)
		return;

	if (!pci_is_pcie(pdev))
S
Shaohua Li 已提交
758
		return;
M
Matthew Garrett 已提交
759

S
Shaohua Li 已提交
760 761 762 763 764 765
	if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
	    pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
		parent = pdev;
	if (!parent || !parent->link_state)
		return;

766 767
	if (sem)
		down_read(&pci_bus_sem);
S
Shaohua Li 已提交
768
	mutex_lock(&aspm_lock);
769
	link = parent->link_state;
770 771 772 773
	if (state & PCIE_LINK_STATE_L0S)
		link->aspm_disable |= ASPM_STATE_L0S;
	if (state & PCIE_LINK_STATE_L1)
		link->aspm_disable |= ASPM_STATE_L1;
774 775
	pcie_config_aspm_link(link, policy_to_aspm_state(link));

K
Kenji Kaneshige 已提交
776
	if (state & PCIE_LINK_STATE_CLKPM) {
777 778
		link->clkpm_capable = 0;
		pcie_set_clkpm(link, 0);
K
Kenji Kaneshige 已提交
779
	}
S
Shaohua Li 已提交
780
	mutex_unlock(&aspm_lock);
781 782 783 784 785 786
	if (sem)
		up_read(&pci_bus_sem);
}

void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
{
M
Matthew Garrett 已提交
787
	__pci_disable_link_state(pdev, state, false, false);
788 789 790 791 792
}
EXPORT_SYMBOL(pci_disable_link_state_locked);

void pci_disable_link_state(struct pci_dev *pdev, int state)
{
M
Matthew Garrett 已提交
793
	__pci_disable_link_state(pdev, state, true, false);
S
Shaohua Li 已提交
794 795 796
}
EXPORT_SYMBOL(pci_disable_link_state);

M
Matthew Garrett 已提交
797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
void pcie_clear_aspm(struct pci_bus *bus)
{
	struct pci_dev *child;

	/*
	 * Clear any ASPM setup that the firmware has carried out on this bus
	 */
	list_for_each_entry(child, &bus->devices, bus_list) {
		__pci_disable_link_state(child, PCIE_LINK_STATE_L0S |
					 PCIE_LINK_STATE_L1 |
					 PCIE_LINK_STATE_CLKPM,
					 false, true);
	}
}

S
Shaohua Li 已提交
812 813 814
static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
{
	int i;
815
	struct pcie_link_state *link;
S
Shaohua Li 已提交
816

817 818
	if (aspm_disabled)
		return -EPERM;
S
Shaohua Li 已提交
819 820 821 822 823 824 825 826 827 828 829
	for (i = 0; i < ARRAY_SIZE(policy_str); i++)
		if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
			break;
	if (i >= ARRAY_SIZE(policy_str))
		return -EINVAL;
	if (i == aspm_policy)
		return 0;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	aspm_policy = i;
830 831 832
	list_for_each_entry(link, &link_list, sibling) {
		pcie_config_aspm_link(link, policy_to_aspm_state(link));
		pcie_set_clkpm(link, policy_to_clkpm_state(link));
S
Shaohua Li 已提交
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
	}
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
	return 0;
}

static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
{
	int i, cnt = 0;
	for (i = 0; i < ARRAY_SIZE(policy_str); i++)
		if (i == aspm_policy)
			cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
		else
			cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
	return cnt;
}

module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
	NULL, 0644);

#ifdef CONFIG_PCIEASPM_DEBUG
static ssize_t link_state_show(struct device *dev,
		struct device_attribute *attr,
		char *buf)
{
	struct pci_dev *pci_device = to_pci_dev(dev);
	struct pcie_link_state *link_state = pci_device->link_state;

861
	return sprintf(buf, "%d\n", link_state->aspm_enabled);
S
Shaohua Li 已提交
862 863 864 865 866 867 868
}

static ssize_t link_state_store(struct device *dev,
		struct device_attribute *attr,
		const char *buf,
		size_t n)
{
869
	struct pci_dev *pdev = to_pci_dev(dev);
870
	struct pcie_link_state *link, *root = pdev->link_state->root;
871
	u32 val = buf[0] - '0', state = 0;
S
Shaohua Li 已提交
872

873 874
	if (aspm_disabled)
		return -EPERM;
875
	if (n < 1 || val > 3)
S
Shaohua Li 已提交
876 877
		return -EINVAL;

878 879 880 881 882 883
	/* Convert requested state to ASPM state */
	if (val & PCIE_LINK_STATE_L0S)
		state |= ASPM_STATE_L0S;
	if (val & PCIE_LINK_STATE_L1)
		state |= ASPM_STATE_L1;

884 885 886 887 888 889 890 891 892 893
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	list_for_each_entry(link, &link_list, sibling) {
		if (link->root != root)
			continue;
		pcie_config_aspm_link(link, state);
	}
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
	return n;
S
Shaohua Li 已提交
894 895 896 897 898 899 900 901 902
}

static ssize_t clk_ctl_show(struct device *dev,
		struct device_attribute *attr,
		char *buf)
{
	struct pci_dev *pci_device = to_pci_dev(dev);
	struct pcie_link_state *link_state = pci_device->link_state;

903
	return sprintf(buf, "%d\n", link_state->clkpm_enabled);
S
Shaohua Li 已提交
904 905 906 907 908 909 910
}

static ssize_t clk_ctl_store(struct device *dev,
		struct device_attribute *attr,
		const char *buf,
		size_t n)
{
K
Kenji Kaneshige 已提交
911
	struct pci_dev *pdev = to_pci_dev(dev);
S
Shaohua Li 已提交
912 913 914 915 916 917 918 919
	int state;

	if (n < 1)
		return -EINVAL;
	state = buf[0]-'0';

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
K
Kenji Kaneshige 已提交
920
	pcie_set_clkpm_nocheck(pdev->link_state, !!state);
S
Shaohua Li 已提交
921 922 923 924 925 926 927 928 929 930 931 932 933 934
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);

	return n;
}

static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);

static char power_group[] = "power";
void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
{
	struct pcie_link_state *link_state = pdev->link_state;

K
Kenji Kaneshige 已提交
935 936 937
	if (!pci_is_pcie(pdev) ||
	    (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
	     pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
S
Shaohua Li 已提交
938 939
		return;

940
	if (link_state->aspm_support)
S
Shaohua Li 已提交
941 942
		sysfs_add_file_to_group(&pdev->dev.kobj,
			&dev_attr_link_state.attr, power_group);
943
	if (link_state->clkpm_capable)
S
Shaohua Li 已提交
944 945 946 947 948 949 950 951
		sysfs_add_file_to_group(&pdev->dev.kobj,
			&dev_attr_clk_ctl.attr, power_group);
}

void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
{
	struct pcie_link_state *link_state = pdev->link_state;

K
Kenji Kaneshige 已提交
952 953 954
	if (!pci_is_pcie(pdev) ||
	    (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
	     pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
S
Shaohua Li 已提交
955 956
		return;

957
	if (link_state->aspm_support)
S
Shaohua Li 已提交
958 959
		sysfs_remove_file_from_group(&pdev->dev.kobj,
			&dev_attr_link_state.attr, power_group);
960
	if (link_state->clkpm_capable)
S
Shaohua Li 已提交
961 962 963 964 965 966 967
		sysfs_remove_file_from_group(&pdev->dev.kobj,
			&dev_attr_clk_ctl.attr, power_group);
}
#endif

static int __init pcie_aspm_disable(char *str)
{
968
	if (!strcmp(str, "off")) {
M
Matthew Garrett 已提交
969
		aspm_policy = POLICY_DEFAULT;
970
		aspm_disabled = 1;
971
		aspm_support_enabled = false;
972 973 974
		printk(KERN_INFO "PCIe ASPM is disabled\n");
	} else if (!strcmp(str, "force")) {
		aspm_force = 1;
M
Michael Witten 已提交
975
		printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
976
	}
S
Shaohua Li 已提交
977 978 979
	return 1;
}

980
__setup("pcie_aspm=", pcie_aspm_disable);
S
Shaohua Li 已提交
981

982 983
void pcie_no_aspm(void)
{
M
Matthew Garrett 已提交
984 985 986 987 988 989 990 991
	/*
	 * Disabling ASPM is intended to prevent the kernel from modifying
	 * existing hardware state, not to clear existing state. To that end:
	 * (a) set policy to POLICY_DEFAULT in order to avoid changing state
	 * (b) prevent userspace from changing policy
	 */
	if (!aspm_force) {
		aspm_policy = POLICY_DEFAULT;
992
		aspm_disabled = 1;
M
Matthew Garrett 已提交
993
	}
994 995
}

996 997 998 999 1000 1001 1002
/**
 * pcie_aspm_enabled - is PCIe ASPM enabled?
 *
 * Returns true if ASPM has not been disabled by the command-line option
 * pcie_aspm=off.
 **/
int pcie_aspm_enabled(void)
S
Shaohua Li 已提交
1003
{
1004
       return !aspm_disabled;
S
Shaohua Li 已提交
1005
}
1006
EXPORT_SYMBOL(pcie_aspm_enabled);
S
Shaohua Li 已提交
1007

1008 1009 1010 1011 1012
bool pcie_aspm_support_enabled(void)
{
	return aspm_support_enabled;
}
EXPORT_SYMBOL(pcie_aspm_support_enabled);