intel_overlay.c 38.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2009
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Daniel Vetter <daniel@ffwll.ch>
 *
 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
 */
28

29 30
#include <drm/drm_fourcc.h>

31
#include "gem/i915_gem_pm.h"
32
#include "gt/intel_gpu_commands.h"
33
#include "gt/intel_ring.h"
34

35 36
#include "i915_drv.h"
#include "i915_reg.h"
37
#include "intel_de.h"
38
#include "intel_display_types.h"
39
#include "intel_frontbuffer.h"
40
#include "intel_overlay.h"
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74

/* Limits for overlay size. According to intel doc, the real limits are:
 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
 * the mininum of both.  */
#define IMAGE_MAX_WIDTH		2048
#define IMAGE_MAX_HEIGHT	2046 /* 2 * 1023 */
/* on 830 and 845 these large limits result in the card hanging */
#define IMAGE_MAX_WIDTH_LEGACY	1024
#define IMAGE_MAX_HEIGHT_LEGACY	1088

/* overlay register definitions */
/* OCMD register */
#define OCMD_TILED_SURFACE	(0x1<<19)
#define OCMD_MIRROR_MASK	(0x3<<17)
#define OCMD_MIRROR_MODE	(0x3<<17)
#define OCMD_MIRROR_HORIZONTAL	(0x1<<17)
#define OCMD_MIRROR_VERTICAL	(0x2<<17)
#define OCMD_MIRROR_BOTH	(0x3<<17)
#define OCMD_BYTEORDER_MASK	(0x3<<14) /* zero for YUYV or FOURCC YUY2 */
#define OCMD_UV_SWAP		(0x1<<14) /* YVYU */
#define OCMD_Y_SWAP		(0x2<<14) /* UYVY or FOURCC UYVY */
#define OCMD_Y_AND_UV_SWAP	(0x3<<14) /* VYUY */
#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
#define OCMD_RGB_888		(0x1<<10) /* not in i965 Intel docs */
#define OCMD_RGB_555		(0x2<<10) /* not in i965 Intel docs */
#define OCMD_RGB_565		(0x3<<10) /* not in i965 Intel docs */
#define OCMD_YUV_422_PACKED	(0x8<<10)
#define OCMD_YUV_411_PACKED	(0x9<<10) /* not in i965 Intel docs */
#define OCMD_YUV_420_PLANAR	(0xc<<10)
#define OCMD_YUV_422_PLANAR	(0xd<<10)
#define OCMD_YUV_410_PLANAR	(0xe<<10) /* also 411 */
#define OCMD_TVSYNCFLIP_PARITY	(0x1<<9)
#define OCMD_TVSYNCFLIP_ENABLE	(0x1<<7)
75
#define OCMD_BUF_TYPE_MASK	(0x1<<5)
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
#define OCMD_BUF_TYPE_FRAME	(0x0<<5)
#define OCMD_BUF_TYPE_FIELD	(0x1<<5)
#define OCMD_TEST_MODE		(0x1<<4)
#define OCMD_BUFFER_SELECT	(0x3<<2)
#define OCMD_BUFFER0		(0x0<<2)
#define OCMD_BUFFER1		(0x1<<2)
#define OCMD_FIELD_SELECT	(0x1<<2)
#define OCMD_FIELD0		(0x0<<1)
#define OCMD_FIELD1		(0x1<<1)
#define OCMD_ENABLE		(0x1<<0)

/* OCONFIG register */
#define OCONF_PIPE_MASK		(0x1<<18)
#define OCONF_PIPE_A		(0x0<<18)
#define OCONF_PIPE_B		(0x1<<18)
#define OCONF_GAMMA2_ENABLE	(0x1<<16)
#define OCONF_CSC_MODE_BT601	(0x0<<5)
#define OCONF_CSC_MODE_BT709	(0x1<<5)
#define OCONF_CSC_BYPASS	(0x1<<4)
#define OCONF_CC_OUT_8BIT	(0x1<<3)
#define OCONF_TEST_MODE		(0x1<<2)
#define OCONF_THREE_LINE_BUFFER	(0x1<<0)
#define OCONF_TWO_LINE_BUFFER	(0x0<<0)

/* DCLRKM (dst-key) register */
#define DST_KEY_ENABLE		(0x1<<31)
#define CLK_RGB24_MASK		0x0
#define CLK_RGB16_MASK		0x070307
#define CLK_RGB15_MASK		0x070707

106
#define RGB30_TO_COLORKEY(c) \
107
	((((c) & 0x3fc00000) >> 6) | (((c) & 0x000ff000) >> 4) | (((c) & 0x000003fc) >> 2))
108
#define RGB16_TO_COLORKEY(c) \
109
	((((c) & 0xf800) << 8) | (((c) & 0x07e0) << 5) | (((c) & 0x001f) << 3))
110
#define RGB15_TO_COLORKEY(c) \
111
	((((c) & 0x7c00) << 9) | (((c) & 0x03e0) << 6) | (((c) & 0x001f) << 3))
112
#define RGB8I_TO_COLORKEY(c) \
113
	((((c) & 0xff) << 16) | (((c) & 0xff) << 8) | (((c) & 0xff) << 0))
114 115 116 117 118 119 120 121 122 123 124 125 126 127

/* overlay flip addr flag */
#define OFC_UPDATE		0x1

/* polyphase filter coefficients */
#define N_HORIZ_Y_TAPS          5
#define N_VERT_Y_TAPS           3
#define N_HORIZ_UV_TAPS         3
#define N_VERT_UV_TAPS          3
#define N_PHASES                17
#define MAX_TAPS                5

/* memory bufferd overlay registers */
struct overlay_registers {
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	u32 OBUF_0Y;
	u32 OBUF_1Y;
	u32 OBUF_0U;
	u32 OBUF_0V;
	u32 OBUF_1U;
	u32 OBUF_1V;
	u32 OSTRIDE;
	u32 YRGB_VPH;
	u32 UV_VPH;
	u32 HORZ_PH;
	u32 INIT_PHS;
	u32 DWINPOS;
	u32 DWINSZ;
	u32 SWIDTH;
	u32 SWIDTHSW;
	u32 SHEIGHT;
	u32 YRGBSCALE;
	u32 UVSCALE;
	u32 OCLRC0;
	u32 OCLRC1;
	u32 DCLRKV;
	u32 DCLRKM;
	u32 SCLRKVH;
	u32 SCLRKVL;
	u32 SCLRKEN;
	u32 OCONFIG;
	u32 OCMD;
	u32 RESERVED1; /* 0x6C */
	u32 OSTART_0Y;
	u32 OSTART_1Y;
	u32 OSTART_0U;
	u32 OSTART_0V;
	u32 OSTART_1U;
	u32 OSTART_1V;
	u32 OTILEOFF_0Y;
	u32 OTILEOFF_1Y;
	u32 OTILEOFF_0U;
	u32 OTILEOFF_0V;
	u32 OTILEOFF_1U;
	u32 OTILEOFF_1V;
	u32 FASTHSCALE; /* 0xA0 */
	u32 UVSCALEV; /* 0xA4 */
	u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
	u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
	u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
	u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
	u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
	u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
	u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
	u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
	u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
179 180
};

181
struct intel_overlay {
182
	struct drm_i915_private *i915;
183
	struct intel_context *context;
184
	struct intel_crtc *crtc;
185 186
	struct i915_vma *vma;
	struct i915_vma *old_vma;
187
	struct intel_frontbuffer *frontbuffer;
188 189
	bool active;
	bool pfit_active;
190
	u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
191 192
	u32 color_key:24;
	u32 color_key_enabled:1;
193 194 195 196
	u32 brightness, contrast, saturation;
	u32 old_xscale, old_yscale;
	/* register access */
	struct drm_i915_gem_object *reg_bo;
197 198
	struct overlay_registers __iomem *regs;
	u32 flip_addr;
199
	/* flip handling */
200 201
	struct i915_active last_flip;
	void (*flip_complete)(struct intel_overlay *ovl);
202
};
203

204 205 206
static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv,
				      bool enable)
{
207
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
208 209 210 211
	u8 val;

	/* WA_OVERLAY_CLKGATE:alm */
	if (enable)
212
		intel_de_write(dev_priv, DSPCLK_GATE_D, 0);
213
	else
214 215
		intel_de_write(dev_priv, DSPCLK_GATE_D,
			       OVRUNIT_CLOCK_GATE_DISABLE);
216 217 218 219 220 221 222 223 224 225 226 227

	/* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */
	pci_bus_read_config_byte(pdev->bus,
				 PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val);
	if (enable)
		val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE;
	else
		val |= I830_L2_CACHE_CLOCK_GATE_DISABLE;
	pci_bus_write_config_byte(pdev->bus,
				  PCI_DEVFN(0, 0), I830_CLOCK_GATE, val);
}

228 229
static struct i915_request *
alloc_request(struct intel_overlay *overlay, void (*fn)(struct intel_overlay *))
230
{
231 232
	struct i915_request *rq;
	int err;
233

234
	overlay->flip_complete = fn;
235

236 237 238 239
	rq = i915_request_create(overlay->context);
	if (IS_ERR(rq))
		return rq;

240
	err = i915_active_add_request(&overlay->last_flip, rq);
241 242 243 244 245 246
	if (err) {
		i915_request_add(rq);
		return ERR_PTR(err);
	}

	return rq;
247 248
}

249 250 251
/* overlay needs to be disable in OCMD reg */
static int intel_overlay_on(struct intel_overlay *overlay)
{
252
	struct drm_i915_private *dev_priv = overlay->i915;
253
	struct i915_request *rq;
254
	u32 *cs;
255

256
	drm_WARN_ON(&dev_priv->drm, overlay->active);
257

258
	rq = alloc_request(overlay, NULL);
259 260
	if (IS_ERR(rq))
		return PTR_ERR(rq);
261

262
	cs = intel_ring_begin(rq, 4);
263
	if (IS_ERR(cs)) {
264
		i915_request_add(rq);
265
		return PTR_ERR(cs);
266 267
	}

268 269
	overlay->active = true;

270 271 272
	if (IS_I830(dev_priv))
		i830_overlay_clock_gating(dev_priv, false);

273 274 275 276
	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON;
	*cs++ = overlay->flip_addr | OFC_UPDATE;
	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
	*cs++ = MI_NOOP;
277
	intel_ring_advance(rq, cs);
278

279 280 281
	i915_request_add(rq);

	return i915_active_wait(&overlay->last_flip);
282 283
}

284 285 286 287
static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
				       struct i915_vma *vma)
{
	enum pipe pipe = overlay->crtc->pipe;
288
	struct intel_frontbuffer *frontbuffer = NULL;
289

290
	drm_WARN_ON(&overlay->i915->drm, overlay->old_vma);
291

292
	if (vma)
293
		frontbuffer = intel_frontbuffer_get(vma->obj);
294

295 296
	intel_frontbuffer_track(overlay->frontbuffer, frontbuffer,
				INTEL_FRONTBUFFER_OVERLAY(pipe));
297

298 299 300
	if (overlay->frontbuffer)
		intel_frontbuffer_put(overlay->frontbuffer);
	overlay->frontbuffer = frontbuffer;
301 302 303 304 305 306 307 308 309 310 311

	intel_frontbuffer_flip_prepare(overlay->i915,
				       INTEL_FRONTBUFFER_OVERLAY(pipe));

	overlay->old_vma = overlay->vma;
	if (vma)
		overlay->vma = i915_vma_get(vma);
	else
		overlay->vma = NULL;
}

312
/* overlay needs to be enabled in OCMD reg */
C
Chris Wilson 已提交
313
static int intel_overlay_continue(struct intel_overlay *overlay,
314
				  struct i915_vma *vma,
C
Chris Wilson 已提交
315
				  bool load_polyphase_filter)
316
{
317
	struct drm_i915_private *dev_priv = overlay->i915;
318
	struct i915_request *rq;
319
	u32 flip_addr = overlay->flip_addr;
320
	u32 tmp, *cs;
321

322
	drm_WARN_ON(&dev_priv->drm, !overlay->active);
323 324 325 326 327

	if (load_polyphase_filter)
		flip_addr |= OFC_UPDATE;

	/* check for underruns */
328
	tmp = intel_de_read(dev_priv, DOVSTA);
329
	if (tmp & (1 << 17))
330
		drm_dbg(&dev_priv->drm, "overlay underrun, DOVSTA: %x\n", tmp);
331

332
	rq = alloc_request(overlay, NULL);
333 334
	if (IS_ERR(rq))
		return PTR_ERR(rq);
335

336
	cs = intel_ring_begin(rq, 2);
337
	if (IS_ERR(cs)) {
338
		i915_request_add(rq);
339
		return PTR_ERR(cs);
340 341
	}

342 343
	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
	*cs++ = flip_addr;
344
	intel_ring_advance(rq, cs);
345

346
	intel_overlay_flip_prepare(overlay, vma);
347
	i915_request_add(rq);
348 349

	return 0;
350 351
}

352
static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
353
{
354
	struct i915_vma *vma;
355

356
	vma = fetch_and_zero(&overlay->old_vma);
357
	if (drm_WARN_ON(&overlay->i915->drm, !vma))
358
		return;
359

360 361
	intel_frontbuffer_flip_complete(overlay->i915,
					INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
362

363
	i915_vma_unpin(vma);
364
	i915_vma_put(vma);
365
}
366

367
static void
368
intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
369 370 371 372
{
	intel_overlay_release_old_vma(overlay);
}

373
static void intel_overlay_off_tail(struct intel_overlay *overlay)
374
{
375
	struct drm_i915_private *dev_priv = overlay->i915;
376

377
	intel_overlay_release_old_vma(overlay);
378

379 380
	overlay->crtc->overlay = NULL;
	overlay->crtc = NULL;
381
	overlay->active = false;
382 383 384

	if (IS_I830(dev_priv))
		i830_overlay_clock_gating(dev_priv, true);
385 386
}

387 388 389 390 391 392 393 394 395 396
static void
intel_overlay_last_flip_retire(struct i915_active *active)
{
	struct intel_overlay *overlay =
		container_of(active, typeof(*overlay), last_flip);

	if (overlay->flip_complete)
		overlay->flip_complete(overlay);
}

397
/* overlay needs to be disabled in OCMD reg */
398
static int intel_overlay_off(struct intel_overlay *overlay)
399
{
400
	struct i915_request *rq;
401
	u32 *cs, flip_addr = overlay->flip_addr;
402

403
	drm_WARN_ON(&overlay->i915->drm, !overlay->active);
404 405 406 407 408 409 410

	/* According to intel docs the overlay hw may hang (when switching
	 * off) without loading the filter coeffs. It is however unclear whether
	 * this applies to the disabling of the overlay or to the switching off
	 * of the hw. Do it in both cases */
	flip_addr |= OFC_UPDATE;

411
	rq = alloc_request(overlay, intel_overlay_off_tail);
412 413
	if (IS_ERR(rq))
		return PTR_ERR(rq);
414

415
	cs = intel_ring_begin(rq, 6);
416
	if (IS_ERR(cs)) {
417
		i915_request_add(rq);
418
		return PTR_ERR(cs);
419 420
	}

421
	/* wait for overlay to go idle */
422 423 424
	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
	*cs++ = flip_addr;
	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
425

426
	/* turn overlay off */
427 428 429
	*cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF;
	*cs++ = flip_addr;
	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
430

431
	intel_ring_advance(rq, cs);
432

433
	intel_overlay_flip_prepare(overlay, NULL);
434
	i915_request_add(rq);
435

436
	return i915_active_wait(&overlay->last_flip);
437 438
}

439 440
/* recover from an interruption due to a signal
 * We have to be careful not to repeat work forever an make forward progess. */
441
static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
442
{
443
	return i915_active_wait(&overlay->last_flip);
444 445
}

446 447
/* Wait for pending overlay flip and release old frame.
 * Needs to be called before the overlay register are changed
448 449
 * via intel_overlay_(un)map_regs
 */
450 451
static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
{
452
	struct drm_i915_private *dev_priv = overlay->i915;
453
	struct i915_request *rq;
454
	u32 *cs;
455

456 457
	/*
	 * Only wait if there is actually an old frame to release to
458 459
	 * guarantee forward progress.
	 */
460
	if (!overlay->old_vma)
461 462
		return 0;

463
	if (!(intel_de_read(dev_priv, GEN2_ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT)) {
464 465 466
		intel_overlay_release_old_vid_tail(overlay);
		return 0;
	}
467

468 469 470
	rq = alloc_request(overlay, intel_overlay_release_old_vid_tail);
	if (IS_ERR(rq))
		return PTR_ERR(rq);
471

472 473 474 475 476
	cs = intel_ring_begin(rq, 2);
	if (IS_ERR(cs)) {
		i915_request_add(rq);
		return PTR_ERR(cs);
	}
477

478 479 480
	*cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
	*cs++ = MI_NOOP;
	intel_ring_advance(rq, cs);
481

482
	i915_request_add(rq);
483

484
	return i915_active_wait(&overlay->last_flip);
485 486
}

487 488 489 490 491 492 493 494 495 496 497 498 499
void intel_overlay_reset(struct drm_i915_private *dev_priv)
{
	struct intel_overlay *overlay = dev_priv->overlay;

	if (!overlay)
		return;

	overlay->old_xscale = 0;
	overlay->old_yscale = 0;
	overlay->crtc = NULL;
	overlay->active = false;
}

500 501 502
static int packed_depth_bytes(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
503 504 505 506 507 508
	case I915_OVERLAY_YUV422:
		return 4;
	case I915_OVERLAY_YUV411:
		/* return 6; not implemented */
	default:
		return -EINVAL;
509 510 511 512 513 514
	}
}

static int packed_width_bytes(u32 format, short width)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
515 516 517 518
	case I915_OVERLAY_YUV422:
		return width << 1;
	default:
		return -EINVAL;
519 520 521 522 523 524
	}
}

static int uv_hsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
525 526 527 528 529 530 531 532
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV420:
		return 2;
	case I915_OVERLAY_YUV411:
	case I915_OVERLAY_YUV410:
		return 4;
	default:
		return -EINVAL;
533 534 535 536 537 538
	}
}

static int uv_vsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
539 540 541 542 543 544 545 546
	case I915_OVERLAY_YUV420:
	case I915_OVERLAY_YUV410:
		return 2;
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV411:
		return 1;
	default:
		return -EINVAL;
547 548 549
	}
}

550
static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
551
{
552 553
	u32 sw;

554
	if (DISPLAY_VER(dev_priv) == 2)
555 556 557 558 559 560 561 562
		sw = ALIGN((offset & 31) + width, 32);
	else
		sw = ALIGN((offset & 63) + width, 64);

	if (sw == 0)
		return 0;

	return (sw - 32) >> 3;
563 564
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = {
	[ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, },
	[ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, },
	[ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, },
	[ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, },
	[ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, },
	[ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, },
	[ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, },
	[ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, },
	[ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, },
	[ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, },
	[10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, },
	[11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, },
	[12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, },
	[13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, },
	[14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, },
	[15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, },
	[16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, },
C
Chris Wilson 已提交
583 584
};

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = {
	[ 0] = { 0x3000, 0x1800, 0x1800, },
	[ 1] = { 0xb000, 0x18d0, 0x2e60, },
	[ 2] = { 0xb000, 0x1990, 0x2ce0, },
	[ 3] = { 0xb020, 0x1a68, 0x2b40, },
	[ 4] = { 0xb040, 0x1b20, 0x29e0, },
	[ 5] = { 0xb060, 0x1bd8, 0x2880, },
	[ 6] = { 0xb080, 0x1c88, 0x3e60, },
	[ 7] = { 0xb0a0, 0x1d28, 0x3c00, },
	[ 8] = { 0xb0c0, 0x1db8, 0x39e0, },
	[ 9] = { 0xb0e0, 0x1e40, 0x37e0, },
	[10] = { 0xb100, 0x1eb8, 0x3620, },
	[11] = { 0xb100, 0x1f18, 0x34a0, },
	[12] = { 0xb100, 0x1f68, 0x3360, },
	[13] = { 0xb0e0, 0x1fa8, 0x3240, },
	[14] = { 0xb0c0, 0x1fe0, 0x3140, },
	[15] = { 0xb060, 0x1ff0, 0x30a0, },
	[16] = { 0x3000, 0x0800, 0x3000, },
C
Chris Wilson 已提交
603
};
604

605
static void update_polyphase_filter(struct overlay_registers __iomem *regs)
606
{
607 608 609
	memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
	memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
		    sizeof(uv_static_hcoeffs));
610 611 612
}

static bool update_scaling_factors(struct intel_overlay *overlay,
613
				   struct overlay_registers __iomem *regs,
614
				   struct drm_intel_overlay_put_image *params)
615 616 617 618 619 620
{
	/* fixed point with a 12 bit shift */
	u32 xscale, yscale, xscale_UV, yscale_UV;
#define FP_SHIFT 12
#define FRACT_MASK 0xfff
	bool scale_changed = false;
621 622
	int uv_hscale = uv_hsubsampling(params->flags);
	int uv_vscale = uv_vsubsampling(params->flags);
623

624 625 626
	if (params->dst_width > 1)
		xscale = ((params->src_scan_width - 1) << FP_SHIFT) /
			params->dst_width;
627 628 629
	else
		xscale = 1 << FP_SHIFT;

630 631 632
	if (params->dst_height > 1)
		yscale = ((params->src_scan_height - 1) << FP_SHIFT) /
			params->dst_height;
633 634 635 636
	else
		yscale = 1 << FP_SHIFT;

	/*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
C
Chris Wilson 已提交
637 638 639 640 641
	xscale_UV = xscale/uv_hscale;
	yscale_UV = yscale/uv_vscale;
	/* make the Y scale to UV scale ratio an exact multiply */
	xscale = xscale_UV * uv_hscale;
	yscale = yscale_UV * uv_vscale;
642
	/*} else {
C
Chris Wilson 已提交
643 644 645
	  xscale_UV = 0;
	  yscale_UV = 0;
	  }*/
646 647 648 649 650 651

	if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
		scale_changed = true;
	overlay->old_xscale = xscale;
	overlay->old_yscale = yscale;

652 653 654 655
	iowrite32(((yscale & FRACT_MASK) << 20) |
		  ((xscale >> FP_SHIFT)  << 16) |
		  ((xscale & FRACT_MASK) << 3),
		 &regs->YRGBSCALE);
C
Chris Wilson 已提交
656

657 658 659 660
	iowrite32(((yscale_UV & FRACT_MASK) << 20) |
		  ((xscale_UV >> FP_SHIFT)  << 16) |
		  ((xscale_UV & FRACT_MASK) << 3),
		 &regs->UVSCALE);
C
Chris Wilson 已提交
661

662 663 664
	iowrite32((((yscale    >> FP_SHIFT) << 16) |
		   ((yscale_UV >> FP_SHIFT) << 0)),
		 &regs->UVSCALEV);
665 666 667 668 669 670 671 672

	if (scale_changed)
		update_polyphase_filter(regs);

	return scale_changed;
}

static void update_colorkey(struct intel_overlay *overlay,
673
			    struct overlay_registers __iomem *regs)
674
{
675 676
	const struct intel_plane_state *state =
		to_intel_plane_state(overlay->crtc->base.primary->state);
677
	u32 key = overlay->color_key;
678 679
	u32 format = 0;
	u32 flags = 0;
680 681 682

	if (overlay->color_key_enabled)
		flags |= DST_KEY_ENABLE;
683

684
	if (state->uapi.visible)
685
		format = state->hw.fb->format->format;
686 687 688

	switch (format) {
	case DRM_FORMAT_C8:
689 690
		key = RGB8I_TO_COLORKEY(key);
		flags |= CLK_RGB24_MASK;
691
		break;
692 693 694
	case DRM_FORMAT_XRGB1555:
		key = RGB15_TO_COLORKEY(key);
		flags |= CLK_RGB15_MASK;
695
		break;
696 697 698 699
	case DRM_FORMAT_RGB565:
		key = RGB16_TO_COLORKEY(key);
		flags |= CLK_RGB16_MASK;
		break;
700 701 702 703 704
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_XBGR2101010:
		key = RGB30_TO_COLORKEY(key);
		flags |= CLK_RGB24_MASK;
		break;
705
	default:
706
		flags |= CLK_RGB24_MASK;
707
		break;
708
	}
709 710 711

	iowrite32(key, &regs->DCLRKV);
	iowrite32(flags, &regs->DCLRKM);
712 713
}

714
static u32 overlay_cmd_reg(struct drm_intel_overlay_put_image *params)
715 716 717
{
	u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;

718 719
	if (params->flags & I915_OVERLAY_YUV_PLANAR) {
		switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
720 721 722 723 724 725 726 727 728 729
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PLANAR;
			break;
		case I915_OVERLAY_YUV420:
			cmd |= OCMD_YUV_420_PLANAR;
			break;
		case I915_OVERLAY_YUV411:
		case I915_OVERLAY_YUV410:
			cmd |= OCMD_YUV_410_PLANAR;
			break;
730 731
		}
	} else { /* YUV packed */
732
		switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
733 734 735 736 737 738
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PACKED;
			break;
		case I915_OVERLAY_YUV411:
			cmd |= OCMD_YUV_411_PACKED;
			break;
739 740
		}

741
		switch (params->flags & I915_OVERLAY_SWAP_MASK) {
C
Chris Wilson 已提交
742 743 744 745 746 747 748 749 750 751 752
		case I915_OVERLAY_NO_SWAP:
			break;
		case I915_OVERLAY_UV_SWAP:
			cmd |= OCMD_UV_SWAP;
			break;
		case I915_OVERLAY_Y_SWAP:
			cmd |= OCMD_Y_SWAP;
			break;
		case I915_OVERLAY_Y_AND_UV_SWAP:
			cmd |= OCMD_Y_AND_UV_SWAP;
			break;
753 754 755 756 757 758
		}
	}

	return cmd;
}

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
static struct i915_vma *intel_overlay_pin_fb(struct drm_i915_gem_object *new_bo)
{
	struct i915_gem_ww_ctx ww;
	struct i915_vma *vma;
	int ret;

	i915_gem_ww_ctx_init(&ww, true);
retry:
	ret = i915_gem_object_lock(new_bo, &ww);
	if (!ret) {
		vma = i915_gem_object_pin_to_display_plane(new_bo, &ww, 0,
							   NULL, PIN_MAPPABLE);
		ret = PTR_ERR_OR_ZERO(vma);
	}
	if (ret == -EDEADLK) {
		ret = i915_gem_ww_ctx_backoff(&ww);
		if (!ret)
			goto retry;
	}
	i915_gem_ww_ctx_fini(&ww);
	if (ret)
		return ERR_PTR(ret);

	return vma;
}

785
static int intel_overlay_do_put_image(struct intel_overlay *overlay,
786
				      struct drm_i915_gem_object *new_bo,
787
				      struct drm_intel_overlay_put_image *params)
788
{
789
	struct overlay_registers __iomem *regs = overlay->regs;
790
	struct drm_i915_private *dev_priv = overlay->i915;
791
	u32 swidth, swidthsw, sheight, ostride;
792
	enum pipe pipe = overlay->crtc->pipe;
793
	bool scale_changed = false;
794
	struct i915_vma *vma;
795
	int ret, tmp_width;
796

797 798
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
799 800 801 802 803

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

804 805
	atomic_inc(&dev_priv->gpu_error.pending_fb_pin);

806
	vma = intel_overlay_pin_fb(new_bo);
807 808
	if (IS_ERR(vma)) {
		ret = PTR_ERR(vma);
809
		goto out_pin_section;
810
	}
811

812
	i915_gem_object_flush_frontbuffer(new_bo, ORIGIN_DIRTYFB);
813

814
	if (!overlay->active) {
815 816 817
		const struct intel_crtc_state *crtc_state =
			overlay->crtc->config;
		u32 oconfig = 0;
818

819 820 821
		if (crtc_state->gamma_enable &&
		    crtc_state->gamma_mode == GAMMA_MODE_MODE_8BIT)
			oconfig |= OCONF_CC_OUT_8BIT;
822 823
		if (crtc_state->gamma_enable)
			oconfig |= OCONF_GAMMA2_ENABLE;
824
		if (DISPLAY_VER(dev_priv) == 4)
825
			oconfig |= OCONF_CSC_MODE_BT709;
826
		oconfig |= pipe == 0 ?
827
			OCONF_PIPE_A : OCONF_PIPE_B;
828
		iowrite32(oconfig, &regs->OCONFIG);
829 830 831 832 833 834

		ret = intel_overlay_on(overlay);
		if (ret != 0)
			goto out_unpin;
	}

835 836
	iowrite32(params->dst_y << 16 | params->dst_x, &regs->DWINPOS);
	iowrite32(params->dst_height << 16 | params->dst_width, &regs->DWINSZ);
837

838 839 840
	if (params->flags & I915_OVERLAY_YUV_PACKED)
		tmp_width = packed_width_bytes(params->flags,
					       params->src_width);
841
	else
842
		tmp_width = params->src_width;
843

844
	swidth = params->src_width;
845
	swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
846
	sheight = params->src_height;
847
	iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
848
	ostride = params->stride_Y;
849

850 851 852
	if (params->flags & I915_OVERLAY_YUV_PLANAR) {
		int uv_hscale = uv_hsubsampling(params->flags);
		int uv_vscale = uv_vsubsampling(params->flags);
853
		u32 tmp_U, tmp_V;
854 855 856 857

		swidth |= (params->src_width / uv_hscale) << 16;
		sheight |= (params->src_height / uv_vscale) << 16;

858
		tmp_U = calc_swidthsw(dev_priv, params->offset_U,
859
				      params->src_width / uv_hscale);
860
		tmp_V = calc_swidthsw(dev_priv, params->offset_V,
861 862 863
				      params->src_width / uv_hscale);
		swidthsw |= max(tmp_U, tmp_V) << 16;

864 865 866 867
		iowrite32(i915_ggtt_offset(vma) + params->offset_U,
			  &regs->OBUF_0U);
		iowrite32(i915_ggtt_offset(vma) + params->offset_V,
			  &regs->OBUF_0V);
868

869
		ostride |= params->stride_UV << 16;
870 871
	}

872 873 874 875 876
	iowrite32(swidth, &regs->SWIDTH);
	iowrite32(swidthsw, &regs->SWIDTHSW);
	iowrite32(sheight, &regs->SHEIGHT);
	iowrite32(ostride, &regs->OSTRIDE);

877 878 879 880
	scale_changed = update_scaling_factors(overlay, regs, params);

	update_colorkey(overlay, regs);

881
	iowrite32(overlay_cmd_reg(params), &regs->OCMD);
882

883
	ret = intel_overlay_continue(overlay, vma, scale_changed);
C
Chris Wilson 已提交
884 885
	if (ret)
		goto out_unpin;
886 887 888 889

	return 0;

out_unpin:
890
	i915_vma_unpin(vma);
891 892 893
out_pin_section:
	atomic_dec(&dev_priv->gpu_error.pending_fb_pin);

894 895 896
	return ret;
}

897
int intel_overlay_switch_off(struct intel_overlay *overlay)
898
{
899
	struct drm_i915_private *dev_priv = overlay->i915;
900
	int ret;
901

902 903
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
904

905
	ret = intel_overlay_recover_from_interrupt(overlay);
906 907
	if (ret != 0)
		return ret;
908

909 910 911 912 913 914 915
	if (!overlay->active)
		return 0;

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

916
	iowrite32(0, &overlay->regs->OCMD);
917

918
	return intel_overlay_off(overlay);
919 920 921 922 923
}

static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
					  struct intel_crtc *crtc)
{
924
	if (!crtc->active)
925 926 927
		return -EINVAL;

	/* can't use the overlay with double wide pipe */
928
	if (crtc->config->double_wide)
929 930 931 932 933 934 935
		return -EINVAL;

	return 0;
}

static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
{
936
	struct drm_i915_private *dev_priv = overlay->i915;
937
	u32 pfit_control = intel_de_read(dev_priv, PFIT_CONTROL);
938
	u32 ratio;
939 940

	/* XXX: This is not the same logic as in the xorg driver, but more in
941 942
	 * line with the intel documentation for the i965
	 */
943
	if (DISPLAY_VER(dev_priv) >= 4) {
944
		/* on i965 use the PGM reg to read out the autoscaler values */
945
		ratio = intel_de_read(dev_priv, PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
946
	} else {
947
		if (pfit_control & VERT_AUTO_SCALE)
948
			ratio = intel_de_read(dev_priv, PFIT_AUTO_RATIOS);
949
		else
950
			ratio = intel_de_read(dev_priv, PFIT_PGM_RATIOS);
951
		ratio >>= PFIT_VERT_SCALE_SHIFT;
952 953 954 955 956 957 958 959
	}

	overlay->pfit_vscale_ratio = ratio;
}

static int check_overlay_dst(struct intel_overlay *overlay,
			     struct drm_intel_overlay_put_image *rec)
{
960 961
	const struct intel_crtc_state *pipe_config =
		overlay->crtc->config;
962

963 964 965 966
	if (rec->dst_x < pipe_config->pipe_src_w &&
	    rec->dst_x + rec->dst_width <= pipe_config->pipe_src_w &&
	    rec->dst_y < pipe_config->pipe_src_h &&
	    rec->dst_y + rec->dst_height <= pipe_config->pipe_src_h)
967 968 969 970 971
		return 0;
	else
		return -EINVAL;
}

972
static int check_overlay_scaling(struct drm_intel_overlay_put_image *rec)
973 974 975 976
{
	u32 tmp;

	/* downscaling limit is 8.0 */
977
	tmp = ((rec->src_scan_height << 16) / rec->dst_height) >> 16;
978 979
	if (tmp > 7)
		return -EINVAL;
980 981

	tmp = ((rec->src_scan_width << 16) / rec->dst_width) >> 16;
982 983 984 985 986 987
	if (tmp > 7)
		return -EINVAL;

	return 0;
}

988
static int check_overlay_src(struct drm_i915_private *dev_priv,
989
			     struct drm_intel_overlay_put_image *rec,
990
			     struct drm_i915_gem_object *new_bo)
991 992 993
{
	int uv_hscale = uv_hsubsampling(rec->flags);
	int uv_vscale = uv_vsubsampling(rec->flags);
994 995 996
	u32 stride_mask;
	int depth;
	u32 tmp;
997 998

	/* check src dimensions */
999
	if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
C
Chris Wilson 已提交
1000
		if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
1001
		    rec->src_width  > IMAGE_MAX_WIDTH_LEGACY)
1002 1003
			return -EINVAL;
	} else {
C
Chris Wilson 已提交
1004
		if (rec->src_height > IMAGE_MAX_HEIGHT ||
1005
		    rec->src_width  > IMAGE_MAX_WIDTH)
1006 1007
			return -EINVAL;
	}
1008

1009
	/* better safe than sorry, use 4 as the maximal subsampling ratio */
C
Chris Wilson 已提交
1010
	if (rec->src_height < N_VERT_Y_TAPS*4 ||
1011
	    rec->src_width  < N_HORIZ_Y_TAPS*4)
1012 1013
		return -EINVAL;

1014
	/* check alignment constraints */
1015
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
1016 1017 1018
	case I915_OVERLAY_RGB:
		/* not implemented */
		return -EINVAL;
1019

C
Chris Wilson 已提交
1020 1021
	case I915_OVERLAY_YUV_PACKED:
		if (uv_vscale != 1)
1022
			return -EINVAL;
1023 1024

		depth = packed_depth_bytes(rec->flags);
C
Chris Wilson 已提交
1025 1026
		if (depth < 0)
			return depth;
1027

C
Chris Wilson 已提交
1028 1029 1030 1031 1032 1033 1034 1035
		/* ignore UV planes */
		rec->stride_UV = 0;
		rec->offset_U = 0;
		rec->offset_V = 0;
		/* check pixel alignment */
		if (rec->offset_Y % depth)
			return -EINVAL;
		break;
1036

C
Chris Wilson 已提交
1037 1038
	case I915_OVERLAY_YUV_PLANAR:
		if (uv_vscale < 0 || uv_hscale < 0)
1039
			return -EINVAL;
C
Chris Wilson 已提交
1040 1041
		/* no offset restrictions for planar formats */
		break;
1042

C
Chris Wilson 已提交
1043 1044
	default:
		return -EINVAL;
1045 1046 1047 1048 1049 1050
	}

	if (rec->src_width % uv_hscale)
		return -EINVAL;

	/* stride checking */
1051
	if (IS_I830(dev_priv) || IS_I845G(dev_priv))
1052 1053 1054
		stride_mask = 255;
	else
		stride_mask = 63;
1055 1056 1057

	if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
		return -EINVAL;
1058
	if (DISPLAY_VER(dev_priv) == 4 && rec->stride_Y < 512)
1059 1060 1061
		return -EINVAL;

	tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1062 1063
		4096 : 8192;
	if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1064 1065 1066 1067
		return -EINVAL;

	/* check buffer dimensions */
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
1068 1069 1070 1071 1072 1073 1074
	case I915_OVERLAY_RGB:
	case I915_OVERLAY_YUV_PACKED:
		/* always 4 Y values per depth pixels */
		if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
			return -EINVAL;

		tmp = rec->stride_Y*rec->src_height;
1075
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1076 1077 1078 1079 1080 1081 1082 1083 1084
			return -EINVAL;
		break;

	case I915_OVERLAY_YUV_PLANAR:
		if (rec->src_width > rec->stride_Y)
			return -EINVAL;
		if (rec->src_width/uv_hscale > rec->stride_UV)
			return -EINVAL;

1085
		tmp = rec->stride_Y * rec->src_height;
1086
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1087
			return -EINVAL;
1088 1089

		tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1090 1091
		if (rec->offset_U + tmp > new_bo->base.size ||
		    rec->offset_V + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1092 1093
			return -EINVAL;
		break;
1094 1095 1096 1097 1098
	}

	return 0;
}

1099 1100
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv)
1101
{
1102
	struct drm_intel_overlay_put_image *params = data;
1103
	struct drm_i915_private *dev_priv = to_i915(dev);
1104
	struct intel_overlay *overlay;
R
Rob Clark 已提交
1105
	struct drm_crtc *drmmode_crtc;
1106
	struct intel_crtc *crtc;
1107
	struct drm_i915_gem_object *new_bo;
1108 1109 1110 1111
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
1112
		drm_dbg(&dev_priv->drm, "userspace bug: no overlay\n");
1113 1114 1115
		return -ENODEV;
	}

1116
	if (!(params->flags & I915_OVERLAY_ENABLE)) {
1117
		drm_modeset_lock_all(dev);
1118
		ret = intel_overlay_switch_off(overlay);
1119
		drm_modeset_unlock_all(dev);
1120 1121 1122 1123

		return ret;
	}

1124 1125 1126
	drmmode_crtc = drm_crtc_find(dev, file_priv, params->crtc_id);
	if (!drmmode_crtc)
		return -ENOENT;
R
Rob Clark 已提交
1127
	crtc = to_intel_crtc(drmmode_crtc);
1128

1129 1130 1131
	new_bo = i915_gem_object_lookup(file_priv, params->bo_handle);
	if (!new_bo)
		return -ENOENT;
1132

1133
	drm_modeset_lock_all(dev);
1134

1135
	if (i915_gem_object_is_tiled(new_bo)) {
1136 1137
		drm_dbg_kms(&dev_priv->drm,
			    "buffer used for overlay image can not be tiled\n");
1138 1139 1140 1141
		ret = -EINVAL;
		goto out_unlock;
	}

1142
	ret = intel_overlay_recover_from_interrupt(overlay);
1143 1144
	if (ret != 0)
		goto out_unlock;
1145

1146
	if (overlay->crtc != crtc) {
1147
		ret = intel_overlay_switch_off(overlay);
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
		if (ret != 0)
			goto out_unlock;

		ret = check_overlay_possible_on_crtc(overlay, crtc);
		if (ret != 0)
			goto out_unlock;

		overlay->crtc = crtc;
		crtc->overlay = overlay;

1158
		/* line too wide, i.e. one-line-mode */
1159
		if (crtc->config->pipe_src_w > 1024 &&
1160
		    crtc->config->gmch_pfit.control & PFIT_ENABLE) {
1161
			overlay->pfit_active = true;
1162 1163
			update_pfit_vscale_ratio(overlay);
		} else
1164
			overlay->pfit_active = false;
1165 1166
	}

1167
	ret = check_overlay_dst(overlay, params);
1168 1169 1170 1171
	if (ret != 0)
		goto out_unlock;

	if (overlay->pfit_active) {
1172
		params->dst_y = (((u32)params->dst_y << 12) /
C
Chris Wilson 已提交
1173
				 overlay->pfit_vscale_ratio);
1174
		/* shifting right rounds downwards, so add 1 */
1175
		params->dst_height = (((u32)params->dst_height << 12) /
C
Chris Wilson 已提交
1176
				 overlay->pfit_vscale_ratio) + 1;
1177
	}
1178 1179 1180

	if (params->src_scan_height > params->src_height ||
	    params->src_scan_width > params->src_width) {
1181 1182 1183 1184
		ret = -EINVAL;
		goto out_unlock;
	}

1185
	ret = check_overlay_src(dev_priv, params, new_bo);
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	if (ret != 0)
		goto out_unlock;

	/* Check scaling after src size to prevent a divide-by-zero. */
	ret = check_overlay_scaling(params);
	if (ret != 0)
		goto out_unlock;

	ret = intel_overlay_do_put_image(overlay, new_bo, params);
	if (ret != 0)
		goto out_unlock;

1198
	drm_modeset_unlock_all(dev);
1199
	i915_gem_object_put(new_bo);
1200 1201 1202 1203

	return 0;

out_unlock:
1204
	drm_modeset_unlock_all(dev);
C
Chris Wilson 已提交
1205
	i915_gem_object_put(new_bo);
1206 1207 1208 1209 1210

	return ret;
}

static void update_reg_attrs(struct intel_overlay *overlay,
1211
			     struct overlay_registers __iomem *regs)
1212
{
1213 1214 1215
	iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
		  &regs->OCLRC0);
	iowrite32(overlay->saturation, &regs->OCLRC1);
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
}

static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
{
	int i;

	if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
		return false;

	for (i = 0; i < 3; i++) {
C
Chris Wilson 已提交
1226
		if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
			return false;
	}

	return true;
}

static bool check_gamma5_errata(u32 gamma5)
{
	int i;

	for (i = 0; i < 3; i++) {
		if (((gamma5 >> i*8) & 0xff) == 0x80)
			return false;
	}

	return true;
}

static int check_gamma(struct drm_intel_overlay_attrs *attrs)
{
C
Chris Wilson 已提交
1247 1248 1249 1250 1251 1252 1253
	if (!check_gamma_bounds(0, attrs->gamma0) ||
	    !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
	    !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
	    !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
	    !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
	    !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
	    !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1254
		return -EINVAL;
C
Chris Wilson 已提交
1255

1256 1257
	if (!check_gamma5_errata(attrs->gamma5))
		return -EINVAL;
C
Chris Wilson 已提交
1258

1259 1260 1261
	return 0;
}

1262 1263
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
1264 1265
{
	struct drm_intel_overlay_attrs *attrs = data;
1266
	struct drm_i915_private *dev_priv = to_i915(dev);
1267 1268 1269 1270 1271
	struct intel_overlay *overlay;
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
1272
		drm_dbg(&dev_priv->drm, "userspace bug: no overlay\n");
1273 1274 1275
		return -ENODEV;
	}

1276
	drm_modeset_lock_all(dev);
1277

1278
	ret = -EINVAL;
1279
	if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1280
		attrs->color_key  = overlay->color_key;
1281
		attrs->brightness = overlay->brightness;
1282
		attrs->contrast   = overlay->contrast;
1283 1284
		attrs->saturation = overlay->saturation;

1285
		if (DISPLAY_VER(dev_priv) != 2) {
1286 1287 1288 1289 1290 1291
			attrs->gamma0 = intel_de_read(dev_priv, OGAMC0);
			attrs->gamma1 = intel_de_read(dev_priv, OGAMC1);
			attrs->gamma2 = intel_de_read(dev_priv, OGAMC2);
			attrs->gamma3 = intel_de_read(dev_priv, OGAMC3);
			attrs->gamma4 = intel_de_read(dev_priv, OGAMC4);
			attrs->gamma5 = intel_de_read(dev_priv, OGAMC5);
1292 1293
		}
	} else {
1294
		if (attrs->brightness < -128 || attrs->brightness > 127)
1295
			goto out_unlock;
1296
		if (attrs->contrast > 255)
1297
			goto out_unlock;
1298
		if (attrs->saturation > 1023)
1299 1300
			goto out_unlock;

1301 1302 1303 1304
		overlay->color_key  = attrs->color_key;
		overlay->brightness = attrs->brightness;
		overlay->contrast   = attrs->contrast;
		overlay->saturation = attrs->saturation;
1305

1306
		update_reg_attrs(overlay, overlay->regs);
1307 1308

		if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
1309
			if (DISPLAY_VER(dev_priv) == 2)
1310 1311 1312 1313 1314 1315 1316 1317
				goto out_unlock;

			if (overlay->active) {
				ret = -EBUSY;
				goto out_unlock;
			}

			ret = check_gamma(attrs);
1318
			if (ret)
1319 1320
				goto out_unlock;

1321 1322 1323 1324 1325 1326
			intel_de_write(dev_priv, OGAMC0, attrs->gamma0);
			intel_de_write(dev_priv, OGAMC1, attrs->gamma1);
			intel_de_write(dev_priv, OGAMC2, attrs->gamma2);
			intel_de_write(dev_priv, OGAMC3, attrs->gamma3);
			intel_de_write(dev_priv, OGAMC4, attrs->gamma4);
			intel_de_write(dev_priv, OGAMC5, attrs->gamma5);
1327 1328
		}
	}
1329
	overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1330

1331
	ret = 0;
1332
out_unlock:
1333
	drm_modeset_unlock_all(dev);
1334 1335 1336 1337

	return ret;
}

1338 1339
static int get_registers(struct intel_overlay *overlay, bool use_phys)
{
1340
	struct drm_i915_private *i915 = overlay->i915;
1341 1342 1343 1344
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	int err;

1345
	obj = i915_gem_object_create_stolen(i915, PAGE_SIZE);
1346
	if (IS_ERR(obj))
1347
		obj = i915_gem_object_create_internal(i915, PAGE_SIZE);
1348 1349
	if (IS_ERR(obj))
		return PTR_ERR(obj);
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376

	vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_put_bo;
	}

	if (use_phys)
		overlay->flip_addr = sg_dma_address(obj->mm.pages->sgl);
	else
		overlay->flip_addr = i915_ggtt_offset(vma);
	overlay->regs = i915_vma_pin_iomap(vma);
	i915_vma_unpin(vma);

	if (IS_ERR(overlay->regs)) {
		err = PTR_ERR(overlay->regs);
		goto err_put_bo;
	}

	overlay->reg_bo = obj;
	return 0;

err_put_bo:
	i915_gem_object_put(obj);
	return err;
}

1377
void intel_overlay_setup(struct drm_i915_private *dev_priv)
1378 1379
{
	struct intel_overlay *overlay;
1380
	struct intel_engine_cs *engine;
1381 1382
	int ret;

1383
	if (!HAS_OVERLAY(dev_priv))
1384 1385
		return;

1386
	engine = dev_priv->gt.engine[RCS0];
1387
	if (!engine || !engine->kernel_context)
1388 1389
		return;

1390
	overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1391 1392
	if (!overlay)
		return;
1393

1394
	overlay->i915 = dev_priv;
1395
	overlay->context = engine->kernel_context;
1396
	GEM_BUG_ON(!overlay->context);
1397 1398

	overlay->color_key = 0x0101fe;
1399
	overlay->color_key_enabled = true;
1400 1401 1402 1403
	overlay->brightness = -19;
	overlay->contrast = 75;
	overlay->saturation = 146;

1404
	i915_active_init(&overlay->last_flip,
1405
			 NULL, intel_overlay_last_flip_retire);
1406

1407 1408 1409 1410 1411 1412 1413
	ret = get_registers(overlay, OVERLAY_NEEDS_PHYSICAL(dev_priv));
	if (ret)
		goto out_free;

	memset_io(overlay->regs, 0, sizeof(struct overlay_registers));
	update_polyphase_filter(overlay->regs);
	update_reg_attrs(overlay, overlay->regs);
1414 1415

	dev_priv->overlay = overlay;
1416
	drm_info(&dev_priv->drm, "Initialized overlay support.\n");
1417 1418 1419 1420 1421 1422
	return;

out_free:
	kfree(overlay);
}

1423
void intel_overlay_cleanup(struct drm_i915_private *dev_priv)
1424
{
1425 1426 1427 1428
	struct intel_overlay *overlay;

	overlay = fetch_and_zero(&dev_priv->overlay);
	if (!overlay)
1429
		return;
1430

1431 1432
	/*
	 * The bo's should be free'd by the generic code already.
1433
	 * Furthermore modesetting teardown happens beforehand so the
1434 1435
	 * hardware should be off already.
	 */
1436
	drm_WARN_ON(&dev_priv->drm, overlay->active);
1437 1438

	i915_gem_object_put(overlay->reg_bo);
1439
	i915_active_fini(&overlay->last_flip);
1440

1441
	kfree(overlay);
1442
}
1443

1444 1445
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

1446 1447 1448 1449 1450 1451 1452 1453
struct intel_overlay_error_state {
	struct overlay_registers regs;
	unsigned long base;
	u32 dovsta;
	u32 isr;
};

struct intel_overlay_error_state *
1454
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
{
	struct intel_overlay *overlay = dev_priv->overlay;
	struct intel_overlay_error_state *error;

	if (!overlay || !overlay->active)
		return NULL;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

1466 1467
	error->dovsta = intel_de_read(dev_priv, DOVSTA);
	error->isr = intel_de_read(dev_priv, GEN2_ISR);
1468
	error->base = overlay->flip_addr;
1469

1470
	memcpy_fromio(&error->regs, overlay->regs, sizeof(error->regs));
1471 1472 1473 1474 1475

	return error;
}

void
1476 1477
intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
				struct intel_overlay_error_state *error)
1478
{
1479 1480 1481 1482
	i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
			  error->dovsta, error->isr);
	i915_error_printf(m, "  Register file at 0x%08lx:\n",
			  error->base);
1483

1484
#define P(x) i915_error_printf(m, "    " #x ":	0x%08x\n", error->regs.x)
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	P(OBUF_0Y);
	P(OBUF_1Y);
	P(OBUF_0U);
	P(OBUF_0V);
	P(OBUF_1U);
	P(OBUF_1V);
	P(OSTRIDE);
	P(YRGB_VPH);
	P(UV_VPH);
	P(HORZ_PH);
	P(INIT_PHS);
	P(DWINPOS);
	P(DWINSZ);
	P(SWIDTH);
	P(SWIDTHSW);
	P(SHEIGHT);
	P(YRGBSCALE);
	P(UVSCALE);
	P(OCLRC0);
	P(OCLRC1);
	P(DCLRKV);
	P(DCLRKM);
	P(SCLRKVH);
	P(SCLRKVL);
	P(SCLRKEN);
	P(OCONFIG);
	P(OCMD);
	P(OSTART_0Y);
	P(OSTART_1Y);
	P(OSTART_0U);
	P(OSTART_0V);
	P(OSTART_1U);
	P(OSTART_1V);
	P(OTILEOFF_0Y);
	P(OTILEOFF_1Y);
	P(OTILEOFF_0U);
	P(OTILEOFF_0V);
	P(OTILEOFF_1U);
	P(OTILEOFF_1V);
	P(FASTHSCALE);
	P(UVSCALEV);
#undef P
}
1528 1529

#endif