intel_breadcrumbs.c 10.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2015 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/kthread.h>
26
#include <trace/events/dma_fence.h>
27
#include <uapi/linux/sched/types.h>
28

29
#include "i915_drv.h"
30
#include "i915_trace.h"
31

32 33 34 35 36 37
static void irq_enable(struct intel_engine_cs *engine)
{
	if (!engine->irq_enable)
		return;

	/* Caller disables interrupts */
38
	spin_lock(&engine->gt->irq_lock);
39
	engine->irq_enable(engine);
40
	spin_unlock(&engine->gt->irq_lock);
41 42 43
}

static void irq_disable(struct intel_engine_cs *engine)
44
{
45 46 47 48
	if (!engine->irq_disable)
		return;

	/* Caller disables interrupts */
49
	spin_lock(&engine->gt->irq_lock);
50
	engine->irq_disable(engine);
51
	spin_unlock(&engine->gt->irq_lock);
52
}
53

54 55
static void __intel_breadcrumbs_disarm_irq(struct intel_breadcrumbs *b)
{
56 57
	lockdep_assert_held(&b->irq_lock);

58 59 60 61 62 63 64 65 66 67 68 69
	GEM_BUG_ON(!b->irq_enabled);
	if (!--b->irq_enabled)
		irq_disable(container_of(b,
					 struct intel_engine_cs,
					 breadcrumbs));

	b->irq_armed = false;
}

void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine)
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
70
	unsigned long flags;
71 72 73 74

	if (!b->irq_armed)
		return;

75
	spin_lock_irqsave(&b->irq_lock, flags);
76 77
	if (b->irq_armed)
		__intel_breadcrumbs_disarm_irq(b);
78
	spin_unlock_irqrestore(&b->irq_lock, flags);
79 80 81 82 83 84 85
}

static inline bool __request_completed(const struct i915_request *rq)
{
	return i915_seqno_passed(__hwsp_seqno(rq), rq->fence.seqno);
}

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
__maybe_unused static bool
check_signal_order(struct intel_context *ce, struct i915_request *rq)
{
	if (!list_is_last(&rq->signal_link, &ce->signals) &&
	    i915_seqno_passed(rq->fence.seqno,
			      list_next_entry(rq, signal_link)->fence.seqno))
		return false;

	if (!list_is_first(&rq->signal_link, &ce->signals) &&
	    i915_seqno_passed(list_prev_entry(rq, signal_link)->fence.seqno,
			      rq->fence.seqno))
		return false;

	return true;
}

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
static bool
__dma_fence_signal(struct dma_fence *fence)
{
	return !test_and_set_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags);
}

static void
__dma_fence_signal__timestamp(struct dma_fence *fence, ktime_t timestamp)
{
	fence->timestamp = timestamp;
	set_bit(DMA_FENCE_FLAG_TIMESTAMP_BIT, &fence->flags);
	trace_dma_fence_signaled(fence);
}

static void
117 118
__dma_fence_signal__notify(struct dma_fence *fence,
			   const struct list_head *list)
119 120 121 122 123
{
	struct dma_fence_cb *cur, *tmp;

	lockdep_assert_held(fence->lock);

124
	list_for_each_entry_safe(cur, tmp, list, node) {
125 126 127 128 129
		INIT_LIST_HEAD(&cur->node);
		cur->func(fence, cur);
	}
}

130
void intel_engine_breadcrumbs_irq(struct intel_engine_cs *engine)
131 132
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
133
	const ktime_t timestamp = ktime_get();
134 135
	struct intel_context *ce, *cn;
	struct list_head *pos, *next;
136
	unsigned long flags;
137 138
	LIST_HEAD(signal);

139
	spin_lock_irqsave(&b->irq_lock, flags);
140 141 142 143 144 145 146 147 148 149 150

	if (b->irq_armed && list_empty(&b->signalers))
		__intel_breadcrumbs_disarm_irq(b);

	list_for_each_entry_safe(ce, cn, &b->signalers, signal_link) {
		GEM_BUG_ON(list_empty(&ce->signals));

		list_for_each_safe(pos, next, &ce->signals) {
			struct i915_request *rq =
				list_entry(pos, typeof(*rq), signal_link);

151 152
			GEM_BUG_ON(!check_signal_order(ce, rq));

153 154 155 156 157
			if (!__request_completed(rq))
				break;

			GEM_BUG_ON(!test_bit(I915_FENCE_FLAG_SIGNAL,
					     &rq->fence.flags));
158 159 160 161
			clear_bit(I915_FENCE_FLAG_SIGNAL, &rq->fence.flags);

			if (!__dma_fence_signal(&rq->fence))
				continue;
162 163 164 165 166 167 168 169 170 171

			/*
			 * Queue for execution after dropping the signaling
			 * spinlock as the callback chain may end up adding
			 * more signalers to the same context or engine.
			 */
			i915_request_get(rq);
			list_add_tail(&rq->signal_link, &signal);
		}

172
		/*
173 174 175
		 * We process the list deletion in bulk, only using a list_add
		 * (not list_move) above but keeping the status of
		 * rq->signal_link known with the I915_FENCE_FLAG_SIGNAL bit.
176
		 */
177 178 179 180 181 182 183 184
		if (!list_is_first(pos, &ce->signals)) {
			/* Advance the list to the first incomplete request */
			__list_del_many(&ce->signals, pos);
			if (&ce->signals == pos) /* now empty */
				list_del_init(&ce->signal_link);
		}
	}

185
	spin_unlock_irqrestore(&b->irq_lock, flags);
186 187 188 189

	list_for_each_safe(pos, next, &signal) {
		struct i915_request *rq =
			list_entry(pos, typeof(*rq), signal_link);
190
		struct list_head cb_list;
191

192
		spin_lock_irqsave(&rq->lock, flags);
193 194 195
		list_replace(&rq->fence.cb_list, &cb_list);
		__dma_fence_signal__timestamp(&rq->fence, timestamp);
		__dma_fence_signal__notify(&rq->fence, &cb_list);
196
		spin_unlock_irqrestore(&rq->lock, flags);
197

198
		i915_request_put(rq);
199
	}
200 201
}

202 203 204 205 206 207 208 209
static void signal_irq_work(struct irq_work *work)
{
	struct intel_engine_cs *engine =
		container_of(work, typeof(*engine), breadcrumbs.irq_work);

	intel_engine_breadcrumbs_irq(engine);
}

210
static void __intel_breadcrumbs_arm_irq(struct intel_breadcrumbs *b)
211 212 213
{
	struct intel_engine_cs *engine =
		container_of(b, struct intel_engine_cs, breadcrumbs);
214

215
	lockdep_assert_held(&b->irq_lock);
216
	if (b->irq_armed)
217
		return;
218

219 220
	/*
	 * The breadcrumb irq will be disarmed on the interrupt after the
221 222 223 224 225 226
	 * waiters are signaled. This gives us a single interrupt window in
	 * which we can add a new waiter and avoid the cost of re-enabling
	 * the irq.
	 */
	b->irq_armed = true;

227 228
	/*
	 * Since we are waiting on a request, the GPU should be busy
229 230 231 232
	 * and should have its own rpm reference. This is tracked
	 * by i915->gt.awake, we can forgo holding our own wakref
	 * for the interrupt as before i915->gt.awake is released (when
	 * the driver is idle) we disarm the breadcrumbs.
233 234
	 */

235
	if (!b->irq_enabled++)
236
		irq_enable(engine);
237 238
}

239
void intel_engine_init_breadcrumbs(struct intel_engine_cs *engine)
240
{
241
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
242

243 244
	spin_lock_init(&b->irq_lock);
	INIT_LIST_HEAD(&b->signalers);
245

246
	init_irq_work(&b->irq_work, signal_irq_work);
247 248
}

249
void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine)
250 251
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
252
	unsigned long flags;
253

254
	spin_lock_irqsave(&b->irq_lock, flags);
255

256 257
	if (b->irq_enabled)
		irq_enable(engine);
258
	else
259
		irq_disable(engine);
260

261
	spin_unlock_irqrestore(&b->irq_lock, flags);
262 263
}

264
void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine)
265
{
266 267
}

268
bool i915_request_enable_breadcrumb(struct i915_request *rq)
269
{
270
	lockdep_assert_held(&rq->lock);
271

272 273
	if (test_bit(I915_FENCE_FLAG_ACTIVE, &rq->fence.flags)) {
		struct intel_breadcrumbs *b = &rq->engine->breadcrumbs;
274 275
		struct intel_context *ce = rq->hw_context;
		struct list_head *pos;
276

277 278 279
		spin_lock(&b->irq_lock);
		GEM_BUG_ON(test_bit(I915_FENCE_FLAG_SIGNAL, &rq->fence.flags));

280
		__intel_breadcrumbs_arm_irq(b);
281

282
		/*
283 284 285 286 287 288 289 290 291 292 293 294
		 * We keep the seqno in retirement order, so we can break
		 * inside intel_engine_breadcrumbs_irq as soon as we've passed
		 * the last completed request (or seen a request that hasn't
		 * event started). We could iterate the timeline->requests list,
		 * but keeping a separate signalers_list has the advantage of
		 * hopefully being much smaller than the full list and so
		 * provides faster iteration and detection when there are no
		 * more interrupts required for this context.
		 *
		 * We typically expect to add new signalers in order, so we
		 * start looking for our insertion point from the tail of
		 * the list.
295
		 */
296 297 298
		list_for_each_prev(pos, &ce->signals) {
			struct i915_request *it =
				list_entry(pos, typeof(*it), signal_link);
299

300
			if (i915_seqno_passed(rq->fence.seqno, it->fence.seqno))
301 302
				break;
		}
303 304 305
		list_add(&rq->signal_link, pos);
		if (pos == &ce->signals) /* catch transitions from empty list */
			list_move_tail(&ce->signal_link, &b->signalers);
306
		GEM_BUG_ON(!check_signal_order(ce, rq));
307

308
		set_bit(I915_FENCE_FLAG_SIGNAL, &rq->fence.flags);
309
		spin_unlock(&b->irq_lock);
310 311
	}

312
	return !__request_completed(rq);
313 314
}

315
void i915_request_cancel_breadcrumb(struct i915_request *rq)
316
{
317
	struct intel_breadcrumbs *b = &rq->engine->breadcrumbs;
318

319
	lockdep_assert_held(&rq->lock);
320

321 322 323 324 325 326
	/*
	 * We must wait for b->irq_lock so that we know the interrupt handler
	 * has released its reference to the intel_context and has completed
	 * the DMA_FENCE_FLAG_SIGNALED_BIT/I915_FENCE_FLAG_SIGNAL dance (if
	 * required).
	 */
327 328 329
	spin_lock(&b->irq_lock);
	if (test_bit(I915_FENCE_FLAG_SIGNAL, &rq->fence.flags)) {
		struct intel_context *ce = rq->hw_context;
330

331 332 333
		list_del(&rq->signal_link);
		if (list_empty(&ce->signals))
			list_del_init(&ce->signal_link);
334

335 336 337
		clear_bit(I915_FENCE_FLAG_SIGNAL, &rq->fence.flags);
	}
	spin_unlock(&b->irq_lock);
338 339
}

340 341
void intel_engine_print_breadcrumbs(struct intel_engine_cs *engine,
				    struct drm_printer *p)
342 343
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
344 345
	struct intel_context *ce;
	struct i915_request *rq;
346

347 348
	if (list_empty(&b->signalers))
		return;
349

350
	drm_printf(p, "Signals:\n");
351

352 353 354 355 356 357 358 359 360 361 362 363
	spin_lock_irq(&b->irq_lock);
	list_for_each_entry(ce, &b->signalers, signal_link) {
		list_for_each_entry(rq, &ce->signals, signal_link) {
			drm_printf(p, "\t[%llx:%llx%s] @ %dms\n",
				   rq->fence.context, rq->fence.seqno,
				   i915_request_completed(rq) ? "!" :
				   i915_request_started(rq) ? "*" :
				   "",
				   jiffies_to_msecs(jiffies - rq->emitted_jiffies));
		}
	}
	spin_unlock_irq(&b->irq_lock);
364
}