adg.c 13.1 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Helper routines for R-Car sound ADG.
 *
 *  Copyright (C) 2013  Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */
10
#include <linux/clk-provider.h>
11 12 13 14 15 16 17 18
#include "rsnd.h"

#define CLKA	0
#define CLKB	1
#define CLKC	2
#define CLKI	3
#define CLKMAX	4

19 20 21 22 23 24
#define CLKOUT	0
#define CLKOUT1	1
#define CLKOUT2	2
#define CLKOUT3	3
#define CLKOUTMAX 4

25 26
#define BRRx_MASK(x) (0x3FF & x)

27 28 29 30
static struct rsnd_mod_ops adg_ops = {
	.name = "adg",
};

31 32
struct rsnd_adg {
	struct clk *clk[CLKMAX];
33 34
	struct clk *clkout[CLKOUTMAX];
	struct clk_onecell_data onecell;
35
	struct rsnd_mod mod;
36
	u32 flags;
37 38 39
	u32 ckr;
	u32 rbga;
	u32 rbgb;
40

41 42
	int rbga_rate_for_441khz; /* RBGA */
	int rbgb_rate_for_48khz;  /* RBGB */
43 44
};

45
#define LRCLK_ASYNC	(1 << 0)
46
#define AUDIO_OUT_48	(1 << 1)
47 48
#define adg_mode_flags(adg)	(adg->flags)

49
#define for_each_rsnd_clk(pos, adg, i)		\
50 51 52 53
	for (i = 0;				\
	     (i < CLKMAX) &&			\
	     ((pos) = adg->clk[i]);		\
	     i++)
54 55 56 57 58
#define for_each_rsnd_clkout(pos, adg, i)	\
	for (i = 0;				\
	     (i < CLKOUTMAX) &&			\
	     ((pos) = adg->clkout[i]);	\
	     i++)
59 60
#define rsnd_priv_to_adg(priv) ((struct rsnd_adg *)(priv)->adg)

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
static u32 rsnd_adg_calculate_rbgx(unsigned long div)
{
	int i, ratio;

	if (!div)
		return 0;

	for (i = 3; i >= 0; i--) {
		ratio = 2 << (i * 2);
		if (0 == (div % ratio))
			return (u32)((i << 8) | ((div / ratio) - 1));
	}

	return ~0;
}
76

77
static u32 rsnd_adg_ssi_ws_timing_gen2(struct rsnd_dai_stream *io)
78
{
79 80
	struct rsnd_mod *ssi_mod = rsnd_io_to_mod_ssi(io);
	int id = rsnd_mod_id(ssi_mod);
81 82
	int ws = id;

83
	if (rsnd_ssi_is_pin_sharing(io)) {
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
		switch (id) {
		case 1:
		case 2:
			ws = 0;
			break;
		case 4:
			ws = 3;
			break;
		case 8:
			ws = 7;
			break;
		}
	}

	return (0x6 + ws) << 8;
}

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
static void __rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
				       struct rsnd_dai_stream *io,
				       unsigned int target_rate,
				       unsigned int *target_val,
				       unsigned int *target_en)
{
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct device *dev = rsnd_priv_to_dev(priv);
	int idx, sel, div, step;
	unsigned int val, en;
	unsigned int min, diff;
	unsigned int sel_rate[] = {
		clk_get_rate(adg->clk[CLKA]),	/* 0000: CLKA */
		clk_get_rate(adg->clk[CLKB]),	/* 0001: CLKB */
		clk_get_rate(adg->clk[CLKC]),	/* 0010: CLKC */
		adg->rbga_rate_for_441khz,	/* 0011: RBGA */
		adg->rbgb_rate_for_48khz,	/* 0100: RBGB */
	};

	min = ~0;
	val = 0;
	en = 0;
	for (sel = 0; sel < ARRAY_SIZE(sel_rate); sel++) {
		idx = 0;
		step = 2;

		if (!sel_rate[sel])
			continue;

		for (div = 2; div <= 98304; div += step) {
			diff = abs(target_rate - sel_rate[sel] / div);
			if (min > diff) {
				val = (sel << 8) | idx;
				min = diff;
				en = 1 << (sel + 1); /* fixme */
			}

			/*
			 * step of 0_0000 / 0_0001 / 0_1101
			 * are out of order
			 */
			if ((idx > 2) && (idx % 2))
				step *= 2;
			if (idx == 0x1c) {
				div += step;
				step *= 2;
			}
			idx++;
		}
	}

	if (min == ~0) {
		dev_err(dev, "no Input clock\n");
		return;
	}

	*target_val = val;
	if (target_en)
		*target_en = en;
}

static void rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
				       struct rsnd_dai_stream *io,
				       unsigned int in_rate,
				       unsigned int out_rate,
				       u32 *in, u32 *out, u32 *en)
{
	struct snd_pcm_runtime *runtime = rsnd_io_to_runtime(io);
	unsigned int target_rate;
	u32 *target_val;
	u32 _in;
	u32 _out;
	u32 _en;

	/* default = SSI WS */
	_in =
	_out = rsnd_adg_ssi_ws_timing_gen2(io);

	target_rate = 0;
	target_val = NULL;
	_en = 0;
	if (runtime->rate != in_rate) {
		target_rate = out_rate;
		target_val  = &_out;
	} else if (runtime->rate != out_rate) {
		target_rate = in_rate;
		target_val  = &_in;
	}

	if (target_rate)
		__rsnd_adg_get_timesel_ratio(priv, io,
					     target_rate,
					     target_val, &_en);

	if (in)
		*in = _in;
	if (out)
		*out = _out;
	if (en)
		*en = _en;
}

203
int rsnd_adg_set_cmd_timsel_gen2(struct rsnd_mod *cmd_mod,
K
Kuninori Morimoto 已提交
204 205
				 struct rsnd_dai_stream *io)
{
206
	struct rsnd_priv *priv = rsnd_mod_to_priv(cmd_mod);
207 208
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
209
	int id = rsnd_mod_id(cmd_mod);
K
Kuninori Morimoto 已提交
210 211 212
	int shift = (id % 2) ? 16 : 0;
	u32 mask, val;

213 214 215 216
	rsnd_adg_get_timesel_ratio(priv, io,
				   rsnd_src_get_in_rate(priv, io),
				   rsnd_src_get_out_rate(priv, io),
				   NULL, &val, NULL);
K
Kuninori Morimoto 已提交
217 218 219 220

	val  = val	<< shift;
	mask = 0xffff	<< shift;

221
	rsnd_mod_bset(adg_mod, CMDOUT_TIMSEL, mask, val);
K
Kuninori Morimoto 已提交
222 223 224 225

	return 0;
}

226 227 228 229
int rsnd_adg_set_src_timesel_gen2(struct rsnd_mod *src_mod,
				  struct rsnd_dai_stream *io,
				  unsigned int in_rate,
				  unsigned int out_rate)
230
{
231
	struct rsnd_priv *priv = rsnd_mod_to_priv(src_mod);
232 233
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
234 235
	u32 in, out;
	u32 mask, en;
236
	int id = rsnd_mod_id(src_mod);
237 238
	int shift = (id % 2) ? 16 : 0;

239 240
	rsnd_mod_confirm_src(src_mod);

241 242 243
	rsnd_adg_get_timesel_ratio(priv, io,
				   in_rate, out_rate,
				   &in, &out, &en);
244 245 246 247 248 249 250

	in   = in	<< shift;
	out  = out	<< shift;
	mask = 0xffff	<< shift;

	switch (id / 2) {
	case 0:
251 252
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL0,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL0, mask, out);
253 254
		break;
	case 1:
255 256
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL1,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL1, mask, out);
257 258
		break;
	case 2:
259 260
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL2,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL2, mask, out);
261 262
		break;
	case 3:
263 264
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL3,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL3, mask, out);
265 266
		break;
	case 4:
267 268
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL4,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL4, mask, out);
269 270 271
		break;
	}

272 273
	if (en)
		rsnd_mod_bset(adg_mod, DIV_EN, en, en);
274

275
	return 0;
276 277
}

278
static void rsnd_adg_set_ssi_clk(struct rsnd_mod *ssi_mod, u32 val)
279
{
280
	struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
281 282
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
283
	int id = rsnd_mod_id(ssi_mod);
284 285 286
	int shift = (id % 4) * 8;
	u32 mask = 0xFF << shift;

287 288
	rsnd_mod_confirm_ssi(ssi_mod);

289
	val = val << shift;
290 291 292 293 294 295

	/*
	 * SSI 8 is not connected to ADG.
	 * it works with SSI 7
	 */
	if (id == 8)
296 297 298 299
		return;

	switch (id / 4) {
	case 0:
300
		rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL0, mask, val);
301 302
		break;
	case 1:
303
		rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL1, mask, val);
304 305
		break;
	case 2:
306
		rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL2, mask, val);
307 308
		break;
	}
309 310
}

311
int rsnd_adg_ssi_clk_stop(struct rsnd_mod *ssi_mod)
312
{
313
	rsnd_adg_set_ssi_clk(ssi_mod, 0);
314 315 316 317

	return 0;
}

318
int rsnd_adg_ssi_clk_try_start(struct rsnd_mod *ssi_mod, unsigned int rate)
319
{
320
	struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
321 322
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct device *dev = rsnd_priv_to_dev(priv);
323
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
324
	struct clk *clk;
325
	int i;
326
	u32 data;
327
	u32 ckr = 0;
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
	int sel_table[] = {
		[CLKA] = 0x1,
		[CLKB] = 0x2,
		[CLKC] = 0x3,
		[CLKI] = 0x0,
	};

	dev_dbg(dev, "request clock = %d\n", rate);

	/*
	 * find suitable clock from
	 * AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC/AUDIO_CLKI.
	 */
	data = 0;
	for_each_rsnd_clk(clk, adg, i) {
		if (rate == clk_get_rate(clk)) {
			data = sel_table[i];
			goto found_clock;
		}
	}

	/*
350
	 * find divided clock from BRGA/BRGB
351
	 */
352
	if (rate  == adg->rbga_rate_for_441khz) {
353 354 355 356
		data = 0x10;
		goto found_clock;
	}

357
	if (rate == adg->rbgb_rate_for_48khz) {
358 359 360 361 362 363 364 365
		data = 0x20;
		goto found_clock;
	}

	return -EIO;

found_clock:

366
	rsnd_adg_set_ssi_clk(ssi_mod, data);
367

368 369 370 371
	if (adg_mode_flags(adg) & LRCLK_ASYNC) {
		if (adg_mode_flags(adg) & AUDIO_OUT_48)
			ckr = 0x80000000;
	} else {
372 373 374 375
		if (0 == (rate % 8000))
			ckr = 0x80000000;
	}

376 377 378 379
	rsnd_mod_bset(adg_mod, BRGCKR, 0x80FF0000, adg->ckr | ckr);
	rsnd_mod_write(adg_mod, BRRA,  adg->rbga);
	rsnd_mod_write(adg_mod, BRRB,  adg->rbgb);

380
	dev_dbg(dev, "ADG: %s[%d] selects 0x%x for %d\n",
381
		rsnd_mod_name(ssi_mod), rsnd_mod_id(ssi_mod),
382
		data, rate);
383 384 385 386

	return 0;
}

387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
void rsnd_adg_clk_control(struct rsnd_priv *priv, int enable)
{
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct device *dev = rsnd_priv_to_dev(priv);
	struct clk *clk;
	int i, ret;

	for_each_rsnd_clk(clk, adg, i) {
		ret = 0;
		if (enable)
			ret = clk_prepare_enable(clk);
		else
			clk_disable_unprepare(clk);

		if (ret < 0)
			dev_warn(dev, "can't use clk %d\n", i);
	}
}

406 407 408 409 410 411 412 413 414 415 416
static void rsnd_adg_get_clkin(struct rsnd_priv *priv,
			       struct rsnd_adg *adg)
{
	struct device *dev = rsnd_priv_to_dev(priv);
	struct clk *clk;
	static const char * const clk_name[] = {
		[CLKA]	= "clk_a",
		[CLKB]	= "clk_b",
		[CLKC]	= "clk_c",
		[CLKI]	= "clk_i",
	};
417
	int i;
418 419 420 421 422 423

	for (i = 0; i < CLKMAX; i++) {
		clk = devm_clk_get(dev, clk_name[i]);
		adg->clk[i] = IS_ERR(clk) ? NULL : clk;
	}

424
	for_each_rsnd_clk(clk, adg, i)
425 426 427
		dev_dbg(dev, "clk %d : %p : %ld\n", i, clk, clk_get_rate(clk));
}

428 429
static void rsnd_adg_get_clkout(struct rsnd_priv *priv,
				struct rsnd_adg *adg)
430 431
{
	struct clk *clk;
432
	struct device *dev = rsnd_priv_to_dev(priv);
433
	struct device_node *np = dev->of_node;
434
	struct property *prop;
435
	u32 ckr, rbgx, rbga, rbgb;
436 437 438
	u32 rate, div;
#define REQ_SIZE 2
	u32 req_rate[REQ_SIZE] = {};
439 440
	uint32_t count = 0;
	unsigned long req_48kHz_rate, req_441kHz_rate;
441
	int i, req_size;
442 443 444 445 446 447 448
	const char *parent_clk_name = NULL;
	static const char * const clkout_name[] = {
		[CLKOUT]  = "audio_clkout",
		[CLKOUT1] = "audio_clkout1",
		[CLKOUT2] = "audio_clkout2",
		[CLKOUT3] = "audio_clkout3",
	};
449 450 451 452 453 454 455
	int brg_table[] = {
		[CLKA] = 0x0,
		[CLKB] = 0x1,
		[CLKC] = 0x4,
		[CLKI] = 0x2,
	};

456 457 458 459 460 461
	of_property_read_u32(np, "#clock-cells", &count);

	/*
	 * ADG supports BRRA/BRRB output only
	 * this means all clkout0/1/2/3 will be same rate
	 */
462
	prop = of_find_property(np, "clock-frequency", NULL);
463 464 465
	req_size = prop->length / sizeof(u32);

	of_property_read_u32_array(np, "clock-frequency", req_rate, req_size);
466 467
	req_48kHz_rate = 0;
	req_441kHz_rate = 0;
468 469 470 471 472 473
	for (i = 0; i < req_size; i++) {
		if (0 == (req_rate[i] % 44100))
			req_441kHz_rate = req_rate[i];
		if (0 == (req_rate[i] % 48000))
			req_48kHz_rate = req_rate[i];
	}
474

475 476 477 478 479 480 481
	/*
	 * This driver is assuming that AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC
	 * have 44.1kHz or 48kHz base clocks for now.
	 *
	 * SSI itself can divide parent clock by 1/1 - 1/16
	 * see
	 *	rsnd_adg_ssi_clk_try_start()
482
	 *	rsnd_ssi_master_clk_start()
483 484
	 */
	ckr = 0;
485 486 487 488
	rbga = 2; /* default 1/6 */
	rbgb = 2; /* default 1/6 */
	adg->rbga_rate_for_441khz	= 0;
	adg->rbgb_rate_for_48khz	= 0;
489 490 491 492 493 494 495
	for_each_rsnd_clk(clk, adg, i) {
		rate = clk_get_rate(clk);

		if (0 == rate) /* not used */
			continue;

		/* RBGA */
496 497
		if (!adg->rbga_rate_for_441khz && (0 == rate % 44100)) {
			div = 6;
498 499
			if (req_441kHz_rate)
				div = rate / req_441kHz_rate;
500 501 502 503 504
			rbgx = rsnd_adg_calculate_rbgx(div);
			if (BRRx_MASK(rbgx) == rbgx) {
				rbga = rbgx;
				adg->rbga_rate_for_441khz = rate / div;
				ckr |= brg_table[i] << 20;
505 506
				if (req_441kHz_rate)
					parent_clk_name = __clk_get_name(clk);
507
			}
508 509 510
		}

		/* RBGB */
511 512
		if (!adg->rbgb_rate_for_48khz && (0 == rate % 48000)) {
			div = 6;
513 514
			if (req_48kHz_rate)
				div = rate / req_48kHz_rate;
515 516 517 518 519
			rbgx = rsnd_adg_calculate_rbgx(div);
			if (BRRx_MASK(rbgx) == rbgx) {
				rbgb = rbgx;
				adg->rbgb_rate_for_48khz = rate / div;
				ckr |= brg_table[i] << 16;
520
				if (req_48kHz_rate)
521 522 523 524 525 526 527 528 529 530 531 532 533 534
					parent_clk_name = __clk_get_name(clk);
			}
		}
	}

	/*
	 * ADG supports BRRA/BRRB output only.
	 * this means all clkout0/1/2/3 will be * same rate
	 */

	/*
	 * for clkout
	 */
	if (!count) {
535
		clk = clk_register_fixed_rate(dev, clkout_name[CLKOUT],
536
					      parent_clk_name, 0, req_rate[0]);
537 538 539 540 541 542 543 544 545 546 547
		if (!IS_ERR(clk)) {
			adg->clkout[CLKOUT] = clk;
			of_clk_add_provider(np, of_clk_src_simple_get, clk);
		}
	}
	/*
	 * for clkout0/1/2/3
	 */
	else {
		for (i = 0; i < CLKOUTMAX; i++) {
			clk = clk_register_fixed_rate(dev, clkout_name[i],
S
Stephen Boyd 已提交
548
						      parent_clk_name, 0,
549
						      req_rate[0]);
550 551
			adg->clkout[i] = ERR_PTR(-ENOENT);
			if (!IS_ERR(clk))
552
				adg->clkout[i] = clk;
553
		}
554 555 556 557
		adg->onecell.clks	= adg->clkout;
		adg->onecell.clk_num	= CLKOUTMAX;
		of_clk_add_provider(np, of_clk_src_onecell_get,
				    &adg->onecell);
558 559
	}

560 561 562
	adg->ckr = ckr;
	adg->rbga = rbga;
	adg->rbgb = rbgb;
563

564 565 566
	if (req_rate[0] % 48000 == 0)
		adg->flags = AUDIO_OUT_48;

567 568
	for_each_rsnd_clkout(clk, adg, i)
		dev_dbg(dev, "clkout %d : %p : %ld\n", i, clk, clk_get_rate(clk));
569
	dev_dbg(dev, "BRGCKR = 0x%08x, BRRA/BRRB = 0x%x/0x%x\n",
570
		ckr, rbga, rbgb);
571 572
}

573
int rsnd_adg_probe(struct rsnd_priv *priv)
574 575 576
{
	struct rsnd_adg *adg;
	struct device *dev = rsnd_priv_to_dev(priv);
577
	struct device_node *np = dev->of_node;
578
	int ret;
579 580 581 582 583 584 585

	adg = devm_kzalloc(dev, sizeof(*adg), GFP_KERNEL);
	if (!adg) {
		dev_err(dev, "ADG allocate failed\n");
		return -ENOMEM;
	}

586
	ret = rsnd_mod_init(priv, &adg->mod, &adg_ops,
587
		      NULL, NULL, 0, 0);
588 589
	if (ret)
		return ret;
590

591
	rsnd_adg_get_clkin(priv, adg);
592
	rsnd_adg_get_clkout(priv, adg);
593

594 595 596
	if (of_get_property(np, "clkout-lr-asynchronous", NULL))
		adg->flags = LRCLK_ASYNC;

597 598
	priv->adg = adg;

599 600
	rsnd_adg_clk_enable(priv);

601 602
	return 0;
}
603

604
void rsnd_adg_remove(struct rsnd_priv *priv)
605
{
606 607 608 609 610
	struct device *dev = rsnd_priv_to_dev(priv);
	struct device_node *np = dev->of_node;

	of_clk_del_provider(np);

611
	rsnd_adg_clk_disable(priv);
612
}