irq.h 26.7 KB
Newer Older
1 2
#ifndef _LINUX_IRQ_H
#define _LINUX_IRQ_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11

/*
 * Please do not include this file in generic code.  There is currently
 * no requirement for any architecture to implement anything held
 * within this file.
 *
 * Thanks. --rmk
 */

12
#include <linux/smp.h>
L
Linus Torvalds 已提交
13 14 15 16
#include <linux/linkage.h>
#include <linux/cache.h>
#include <linux/spinlock.h>
#include <linux/cpumask.h>
R
Ralf Baechle 已提交
17
#include <linux/gfp.h>
18
#include <linux/irqhandler.h>
19
#include <linux/irqreturn.h>
T
Thomas Gleixner 已提交
20
#include <linux/irqnr.h>
D
David Howells 已提交
21
#include <linux/errno.h>
R
Ralf Baechle 已提交
22
#include <linux/topology.h>
23
#include <linux/wait.h>
L
Linus Torvalds 已提交
24 25 26

#include <asm/irq.h>
#include <asm/ptrace.h>
27
#include <asm/irq_regs.h>
L
Linus Torvalds 已提交
28

29
struct seq_file;
30
struct module;
31
struct msi_msg;
32

L
Linus Torvalds 已提交
33 34
/*
 * IRQ line status.
35
 *
T
Thomas Gleixner 已提交
36 37 38 39 40 41 42 43 44 45
 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
 *
 * IRQ_TYPE_NONE		- default, unspecified type
 * IRQ_TYPE_EDGE_RISING		- rising edge triggered
 * IRQ_TYPE_EDGE_FALLING	- falling edge triggered
 * IRQ_TYPE_EDGE_BOTH		- rising and falling edge triggered
 * IRQ_TYPE_LEVEL_HIGH		- high level triggered
 * IRQ_TYPE_LEVEL_LOW		- low level triggered
 * IRQ_TYPE_LEVEL_MASK		- Mask to filter out the level bits
 * IRQ_TYPE_SENSE_MASK		- Mask for all the above bits
46 47 48 49 50 51
 * IRQ_TYPE_DEFAULT		- For use by some PICs to ask irq_set_type
 *				  to setup the HW to a sane default (used
 *                                by irqdomain map() callbacks to synchronize
 *                                the HW state and SW flags for a newly
 *                                allocated descriptor).
 *
T
Thomas Gleixner 已提交
52 53 54 55 56
 * IRQ_TYPE_PROBE		- Special flag for probing in progress
 *
 * Bits which can be modified via irq_set/clear/modify_status_flags()
 * IRQ_LEVEL			- Interrupt is level type. Will be also
 *				  updated in the code when the above trigger
57
 *				  bits are modified via irq_set_irq_type()
T
Thomas Gleixner 已提交
58 59 60 61 62
 * IRQ_PER_CPU			- Mark an interrupt PER_CPU. Will protect
 *				  it from affinity setting
 * IRQ_NOPROBE			- Interrupt cannot be probed by autoprobing
 * IRQ_NOREQUEST		- Interrupt cannot be requested via
 *				  request_irq()
63
 * IRQ_NOTHREAD			- Interrupt cannot be threaded
T
Thomas Gleixner 已提交
64 65 66 67 68
 * IRQ_NOAUTOEN			- Interrupt is not automatically enabled in
 *				  request/setup_irq()
 * IRQ_NO_BALANCING		- Interrupt cannot be balanced (affinity set)
 * IRQ_MOVE_PCNTXT		- Interrupt can be migrated from process context
 * IRQ_NESTED_TRHEAD		- Interrupt nests into another thread
69
 * IRQ_PER_CPU_DEVID		- Dev_id is a per-cpu variable
70 71 72
 * IRQ_IS_POLLED		- Always polled by another interrupt. Exclude
 *				  it from the spurious interrupt detection
 *				  mechanism and from core side polling.
L
Linus Torvalds 已提交
73
 */
T
Thomas Gleixner 已提交
74 75 76 77 78 79 80 81 82
enum {
	IRQ_TYPE_NONE		= 0x00000000,
	IRQ_TYPE_EDGE_RISING	= 0x00000001,
	IRQ_TYPE_EDGE_FALLING	= 0x00000002,
	IRQ_TYPE_EDGE_BOTH	= (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
	IRQ_TYPE_LEVEL_HIGH	= 0x00000004,
	IRQ_TYPE_LEVEL_LOW	= 0x00000008,
	IRQ_TYPE_LEVEL_MASK	= (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
	IRQ_TYPE_SENSE_MASK	= 0x0000000f,
83
	IRQ_TYPE_DEFAULT	= IRQ_TYPE_SENSE_MASK,
T
Thomas Gleixner 已提交
84 85 86 87 88 89 90 91 92 93 94

	IRQ_TYPE_PROBE		= 0x00000010,

	IRQ_LEVEL		= (1 <<  8),
	IRQ_PER_CPU		= (1 <<  9),
	IRQ_NOPROBE		= (1 << 10),
	IRQ_NOREQUEST		= (1 << 11),
	IRQ_NOAUTOEN		= (1 << 12),
	IRQ_NO_BALANCING	= (1 << 13),
	IRQ_MOVE_PCNTXT		= (1 << 14),
	IRQ_NESTED_THREAD	= (1 << 15),
95
	IRQ_NOTHREAD		= (1 << 16),
96
	IRQ_PER_CPU_DEVID	= (1 << 17),
97
	IRQ_IS_POLLED		= (1 << 18),
T
Thomas Gleixner 已提交
98
};
99

T
Thomas Gleixner 已提交
100 101
#define IRQF_MODIFY_MASK	\
	(IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
102
	 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
103 104
	 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
	 IRQ_IS_POLLED)
T
Thomas Gleixner 已提交
105

106 107
#define IRQ_NO_BALANCING_MASK	(IRQ_PER_CPU | IRQ_NO_BALANCING)

108 109 110 111 112
/*
 * Return value for chip->irq_set_affinity()
 *
 * IRQ_SET_MASK_OK	- OK, core updates irq_data.affinity
 * IRQ_SET_MASK_NOCPY	- OK, chip did update irq_data.affinity
113 114 115
 * IRQ_SET_MASK_OK_DONE	- Same as IRQ_SET_MASK_OK for core. Special code to
 *			  support stacked irqchips, which indicates skipping
 *			  all descendent irqchips.
116 117 118 119
 */
enum {
	IRQ_SET_MASK_OK = 0,
	IRQ_SET_MASK_OK_NOCOPY,
120
	IRQ_SET_MASK_OK_DONE,
121 122
};

123
struct msi_desc;
124
struct irq_domain;
T
Thomas Gleixner 已提交
125

T
Thomas Gleixner 已提交
126 127
/**
 * struct irq_data - per irq and irq chip data passed down to chip functions
128
 * @mask:		precomputed bitmask for accessing the chip registers
T
Thomas Gleixner 已提交
129
 * @irq:		interrupt number
130
 * @hwirq:		hardware interrupt number, local to the interrupt domain
T
Thomas Gleixner 已提交
131
 * @node:		node index useful for balancing
132
 * @state_use_accessors: status information for irq chip functions.
133
 *			Use accessor functions to deal with it
T
Thomas Gleixner 已提交
134
 * @chip:		low level interrupt hardware access
135 136
 * @domain:		Interrupt translation domain; responsible for mapping
 *			between hwirq number and linux irq number.
137 138
 * @parent_data:	pointer to parent struct irq_data to support hierarchy
 *			irq_domain
T
Thomas Gleixner 已提交
139 140 141 142 143 144 145 146 147 148 149
 * @handler_data:	per-IRQ data for the irq_chip methods
 * @chip_data:		platform-specific per-chip private data for the chip
 *			methods, to allow shared chip implementations
 * @msi_desc:		MSI descriptor
 * @affinity:		IRQ affinity on SMP
 *
 * The fields here need to overlay the ones in irq_desc until we
 * cleaned up the direct references and switched everything over to
 * irq_data.
 */
struct irq_data {
150
	u32			mask;
T
Thomas Gleixner 已提交
151
	unsigned int		irq;
152
	unsigned long		hwirq;
T
Thomas Gleixner 已提交
153
	unsigned int		node;
154
	unsigned int		state_use_accessors;
T
Thomas Gleixner 已提交
155
	struct irq_chip		*chip;
156
	struct irq_domain	*domain;
157 158 159
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
	struct irq_data		*parent_data;
#endif
T
Thomas Gleixner 已提交
160 161 162 163 164 165
	void			*handler_data;
	void			*chip_data;
	struct msi_desc		*msi_desc;
	cpumask_var_t		affinity;
};

166 167 168
/*
 * Bit masks for irq_data.state
 *
169
 * IRQD_TRIGGER_MASK		- Mask for the trigger type bits
170
 * IRQD_SETAFFINITY_PENDING	- Affinity setting is pending
171 172
 * IRQD_NO_BALANCING		- Balancing disabled for this IRQ
 * IRQD_PER_CPU			- Interrupt is per cpu
173
 * IRQD_AFFINITY_SET		- Interrupt affinity was set
174
 * IRQD_LEVEL			- Interrupt is level triggered
175 176
 * IRQD_WAKEUP_STATE		- Interrupt is configured for wakeup
 *				  from suspend
177 178
 * IRDQ_MOVE_PCNTXT		- Interrupt can be moved in process
 *				  context
179 180 181
 * IRQD_IRQ_DISABLED		- Disabled state of the interrupt
 * IRQD_IRQ_MASKED		- Masked state of the interrupt
 * IRQD_IRQ_INPROGRESS		- In progress state of the interrupt
182
 * IRQD_WAKEUP_ARMED		- Wakeup mode armed
183 184
 */
enum {
185
	IRQD_TRIGGER_MASK		= 0xf,
186 187 188
	IRQD_SETAFFINITY_PENDING	= (1 <<  8),
	IRQD_NO_BALANCING		= (1 << 10),
	IRQD_PER_CPU			= (1 << 11),
189
	IRQD_AFFINITY_SET		= (1 << 12),
190
	IRQD_LEVEL			= (1 << 13),
191
	IRQD_WAKEUP_STATE		= (1 << 14),
192
	IRQD_MOVE_PCNTXT		= (1 << 15),
193
	IRQD_IRQ_DISABLED		= (1 << 16),
194 195
	IRQD_IRQ_MASKED			= (1 << 17),
	IRQD_IRQ_INPROGRESS		= (1 << 18),
196
	IRQD_WAKEUP_ARMED		= (1 << 19),
197 198 199 200 201 202 203
};

static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
}

204 205 206 207 208 209 210 211 212 213
static inline bool irqd_is_per_cpu(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_PER_CPU;
}

static inline bool irqd_can_balance(struct irq_data *d)
{
	return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
}

214 215 216 217 218
static inline bool irqd_affinity_was_set(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_AFFINITY_SET;
}

219 220 221 222 223
static inline void irqd_mark_affinity_was_set(struct irq_data *d)
{
	d->state_use_accessors |= IRQD_AFFINITY_SET;
}

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static inline u32 irqd_get_trigger_type(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_TRIGGER_MASK;
}

/*
 * Must only be called inside irq_chip.irq_set_type() functions.
 */
static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
{
	d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
	d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
}

static inline bool irqd_is_level_type(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_LEVEL;
}

243 244 245 246 247
static inline bool irqd_is_wakeup_set(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_WAKEUP_STATE;
}

248 249 250 251 252
static inline bool irqd_can_move_in_process_context(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_MOVE_PCNTXT;
}

253 254 255 256 257
static inline bool irqd_irq_disabled(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_IRQ_DISABLED;
}

258 259 260 261 262 263 264 265 266 267
static inline bool irqd_irq_masked(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_IRQ_MASKED;
}

static inline bool irqd_irq_inprogress(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
}

268 269 270 271 272 273
static inline bool irqd_is_wakeup_armed(struct irq_data *d)
{
	return d->state_use_accessors & IRQD_WAKEUP_ARMED;
}


274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
/*
 * Functions for chained handlers which can be enabled/disabled by the
 * standard disable_irq/enable_irq calls. Must be called with
 * irq_desc->lock held.
 */
static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
{
	d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
}

static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
{
	d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
}

289 290 291 292 293
static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
{
	return d->hwirq;
}

294
/**
T
Thomas Gleixner 已提交
295
 * struct irq_chip - hardware interrupt chip descriptor
296 297
 *
 * @name:		name for /proc/interrupts
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
 * @irq_startup:	start up the interrupt (defaults to ->enable if NULL)
 * @irq_shutdown:	shut down the interrupt (defaults to ->disable if NULL)
 * @irq_enable:		enable the interrupt (defaults to chip->unmask if NULL)
 * @irq_disable:	disable the interrupt
 * @irq_ack:		start of a new interrupt
 * @irq_mask:		mask an interrupt source
 * @irq_mask_ack:	ack and mask an interrupt source
 * @irq_unmask:		unmask an interrupt source
 * @irq_eoi:		end of interrupt
 * @irq_set_affinity:	set the CPU affinity on SMP machines
 * @irq_retrigger:	resend an IRQ to the CPU
 * @irq_set_type:	set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
 * @irq_set_wake:	enable/disable power-management wake-on of an IRQ
 * @irq_bus_lock:	function to lock access to slow bus (i2c) chips
 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
313 314
 * @irq_cpu_online:	configure an interrupt source for a secondary CPU
 * @irq_cpu_offline:	un-configure an interrupt source for a secondary CPU
315 316 317
 * @irq_suspend:	function called from core code on suspend once per chip
 * @irq_resume:		function called from core code on resume once per chip
 * @irq_pm_shutdown:	function called from core code on shutdown once per chip
318
 * @irq_calc_mask:	Optional function to set irq_data.mask for special cases
319
 * @irq_print_chip:	optional to print special chip info in show_interrupts
320 321 322 323
 * @irq_request_resources:	optional to request resources before calling
 *				any other callback related to this irq
 * @irq_release_resources:	optional to release resources acquired with
 *				irq_request_resources
324
 * @irq_compose_msi_msg:	optional to compose message content for MSI
325
 * @irq_write_msi_msg:	optional to write message content for MSI
T
Thomas Gleixner 已提交
326
 * @flags:		chip specific flags
L
Linus Torvalds 已提交
327
 */
T
Thomas Gleixner 已提交
328 329
struct irq_chip {
	const char	*name;
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
	unsigned int	(*irq_startup)(struct irq_data *data);
	void		(*irq_shutdown)(struct irq_data *data);
	void		(*irq_enable)(struct irq_data *data);
	void		(*irq_disable)(struct irq_data *data);

	void		(*irq_ack)(struct irq_data *data);
	void		(*irq_mask)(struct irq_data *data);
	void		(*irq_mask_ack)(struct irq_data *data);
	void		(*irq_unmask)(struct irq_data *data);
	void		(*irq_eoi)(struct irq_data *data);

	int		(*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
	int		(*irq_retrigger)(struct irq_data *data);
	int		(*irq_set_type)(struct irq_data *data, unsigned int flow_type);
	int		(*irq_set_wake)(struct irq_data *data, unsigned int on);

	void		(*irq_bus_lock)(struct irq_data *data);
	void		(*irq_bus_sync_unlock)(struct irq_data *data);

349 350 351
	void		(*irq_cpu_online)(struct irq_data *data);
	void		(*irq_cpu_offline)(struct irq_data *data);

352 353 354 355
	void		(*irq_suspend)(struct irq_data *data);
	void		(*irq_resume)(struct irq_data *data);
	void		(*irq_pm_shutdown)(struct irq_data *data);

356 357
	void		(*irq_calc_mask)(struct irq_data *data);

358
	void		(*irq_print_chip)(struct irq_data *data, struct seq_file *p);
359 360
	int		(*irq_request_resources)(struct irq_data *data);
	void		(*irq_release_resources)(struct irq_data *data);
361

362
	void		(*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
363
	void		(*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
364

T
Thomas Gleixner 已提交
365
	unsigned long	flags;
L
Linus Torvalds 已提交
366 367
};

368 369 370
/*
 * irq_chip specific flags
 *
371 372
 * IRQCHIP_SET_TYPE_MASKED:	Mask before calling chip.irq_set_type()
 * IRQCHIP_EOI_IF_HANDLED:	Only issue irq_eoi() when irq was handled
373
 * IRQCHIP_MASK_ON_SUSPEND:	Mask non wake irqs in the suspend path
374 375
 * IRQCHIP_ONOFFLINE_ENABLED:	Only call irq_on/off_line callbacks
 *				when irq enabled
376
 * IRQCHIP_SKIP_SET_WAKE:	Skip chip.irq_set_wake(), for this irq chip
377
 * IRQCHIP_ONESHOT_SAFE:	One shot does not require mask/unmask
378
 * IRQCHIP_EOI_THREADED:	Chip requires eoi() on unmask in threaded mode
379 380 381
 */
enum {
	IRQCHIP_SET_TYPE_MASKED		= (1 <<  0),
382
	IRQCHIP_EOI_IF_HANDLED		= (1 <<  1),
383
	IRQCHIP_MASK_ON_SUSPEND		= (1 <<  2),
384
	IRQCHIP_ONOFFLINE_ENABLED	= (1 <<  3),
385
	IRQCHIP_SKIP_SET_WAKE		= (1 <<  4),
386
	IRQCHIP_ONESHOT_SAFE		= (1 <<  5),
387
	IRQCHIP_EOI_THREADED		= (1 <<  6),
388 389
};

T
Thomas Gleixner 已提交
390 391
/* This include will go away once we isolated irq_desc usage to core code */
#include <linux/irqdesc.h>
392

393 394 395 396
/*
 * Pick up the arch-dependent methods:
 */
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
397

398 399 400 401
#ifndef NR_IRQS_LEGACY
# define NR_IRQS_LEGACY 0
#endif

402 403 404 405
#ifndef ARCH_IRQ_INIT_FLAGS
# define ARCH_IRQ_INIT_FLAGS	0
#endif

406
#define IRQ_DEFAULT_INIT_FLAGS	ARCH_IRQ_INIT_FLAGS
407

T
Thomas Gleixner 已提交
408
struct irqaction;
409
extern int setup_irq(unsigned int irq, struct irqaction *new);
410
extern void remove_irq(unsigned int irq, struct irqaction *act);
411 412
extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
L
Linus Torvalds 已提交
413

414 415
extern void irq_cpu_online(void);
extern void irq_cpu_offline(void);
416 417
extern int irq_set_affinity_locked(struct irq_data *data,
				   const struct cpumask *cpumask, bool force);
418

T
Thomas Gleixner 已提交
419
#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
420 421
void irq_move_irq(struct irq_data *data);
void irq_move_masked_irq(struct irq_data *data);
T
Thomas Gleixner 已提交
422
#else
423 424
static inline void irq_move_irq(struct irq_data *data) { }
static inline void irq_move_masked_irq(struct irq_data *data) { }
T
Thomas Gleixner 已提交
425
#endif
426

L
Linus Torvalds 已提交
427 428
extern int no_irq_affinity;

429 430 431 432 433 434 435 436 437
#ifdef CONFIG_HARDIRQS_SW_RESEND
int irq_set_parent(int irq, int parent_irq);
#else
static inline int irq_set_parent(int irq, int parent_irq)
{
	return 0;
}
#endif

T
Thomas Gleixner 已提交
438 439
/*
 * Built-in IRQ handlers for various IRQ types,
K
Krzysztof Halasa 已提交
440
 * callable via desc->handle_irq()
T
Thomas Gleixner 已提交
441
 */
442 443 444
extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
445
extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
446 447
extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
448
extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
449
extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
450
extern void handle_nested_irq(unsigned int irq);
T
Thomas Gleixner 已提交
451

452
extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
453 454 455
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
extern void irq_chip_ack_parent(struct irq_data *data);
extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
456 457 458 459 460 461
extern void irq_chip_mask_parent(struct irq_data *data);
extern void irq_chip_unmask_parent(struct irq_data *data);
extern void irq_chip_eoi_parent(struct irq_data *data);
extern int irq_chip_set_affinity_parent(struct irq_data *data,
					const struct cpumask *dest,
					bool force);
462 463
#endif

T
Thomas Gleixner 已提交
464
/* Handling of unhandled and spurious interrupts: */
465
extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
466
			   irqreturn_t action_ret);
L
Linus Torvalds 已提交
467

468

T
Thomas Gleixner 已提交
469 470 471 472 473 474
/* Enable/disable irq debugging output: */
extern int noirqdebug_setup(char *str);

/* Checks whether the interrupt can be requested by request_irq(): */
extern int can_request_irq(unsigned int irq, unsigned long irqflags);

475
/* Dummy irq-chip implementations: */
T
Thomas Gleixner 已提交
476
extern struct irq_chip no_irq_chip;
477
extern struct irq_chip dummy_irq_chip;
T
Thomas Gleixner 已提交
478

479
extern void
480
irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
481 482
			      irq_flow_handler_t handle, const char *name);

483 484 485 486 487 488
static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
					    irq_flow_handler_t handle)
{
	irq_set_chip_and_handler_name(irq, chip, handle, NULL);
}

489 490
extern int irq_set_percpu_devid(unsigned int irq);

T
Thomas Gleixner 已提交
491
extern void
492
__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
493
		  const char *name);
L
Linus Torvalds 已提交
494

T
Thomas Gleixner 已提交
495
static inline void
496
irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
497
{
498
	__irq_set_handler(irq, handle, 0, NULL);
T
Thomas Gleixner 已提交
499 500 501 502 503
}

/*
 * Set a highlevel chained flow handler for a given IRQ.
 * (a chained handler is automatically enabled and set to
504
 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
T
Thomas Gleixner 已提交
505 506
 */
static inline void
507
irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
508
{
509
	__irq_set_handler(irq, handle, 1, NULL);
T
Thomas Gleixner 已提交
510 511
}

T
Thomas Gleixner 已提交
512 513 514 515 516 517 518 519 520 521 522 523
void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);

static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
{
	irq_modify_status(irq, 0, set);
}

static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
{
	irq_modify_status(irq, clr, 0);
}

T
Thomas Gleixner 已提交
524
static inline void irq_set_noprobe(unsigned int irq)
T
Thomas Gleixner 已提交
525 526 527 528
{
	irq_modify_status(irq, 0, IRQ_NOPROBE);
}

T
Thomas Gleixner 已提交
529
static inline void irq_set_probe(unsigned int irq)
T
Thomas Gleixner 已提交
530 531 532
{
	irq_modify_status(irq, IRQ_NOPROBE, 0);
}
R
Ralf Baechle 已提交
533

534 535 536 537 538 539 540 541 542 543
static inline void irq_set_nothread(unsigned int irq)
{
	irq_modify_status(irq, 0, IRQ_NOTHREAD);
}

static inline void irq_set_thread(unsigned int irq)
{
	irq_modify_status(irq, IRQ_NOTHREAD, 0);
}

544 545 546 547 548 549 550 551
static inline void irq_set_nested_thread(unsigned int irq, bool nest)
{
	if (nest)
		irq_set_status_flags(irq, IRQ_NESTED_THREAD);
	else
		irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
}

552 553 554 555 556 557 558
static inline void irq_set_percpu_devid_flags(unsigned int irq)
{
	irq_set_status_flags(irq,
			     IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
			     IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
}

559
/* Set/get chip/data for an IRQ: */
T
Thomas Gleixner 已提交
560 561 562 563 564
extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
extern int irq_set_handler_data(unsigned int irq, void *data);
extern int irq_set_chip_data(unsigned int irq, void *data);
extern int irq_set_irq_type(unsigned int irq, unsigned int type);
extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
565 566
extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
				struct msi_desc *entry);
567
extern struct irq_data *irq_get_irq_data(unsigned int irq);
568

T
Thomas Gleixner 已提交
569
static inline struct irq_chip *irq_get_chip(unsigned int irq)
570 571 572 573 574 575 576 577 578 579
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip : NULL;
}

static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
{
	return d->chip;
}

T
Thomas Gleixner 已提交
580
static inline void *irq_get_chip_data(unsigned int irq)
581 582 583 584 585 586 587 588 589 590
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip_data : NULL;
}

static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
{
	return d->chip_data;
}

T
Thomas Gleixner 已提交
591
static inline void *irq_get_handler_data(unsigned int irq)
592 593 594 595 596
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->handler_data : NULL;
}

T
Thomas Gleixner 已提交
597
static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
598 599 600 601
{
	return d->handler_data;
}

T
Thomas Gleixner 已提交
602
static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
603 604 605 606 607 608 609 610 611 612
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->msi_desc : NULL;
}

static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
{
	return d->msi_desc;
}

613 614 615 616 617 618
static inline u32 irq_get_trigger_type(unsigned int irq)
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? irqd_get_trigger_type(d) : 0;
}

619 620
unsigned int arch_dynirq_lower_bound(unsigned int from);

621 622 623
int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
		struct module *owner);

624 625 626
/* use macros to avoid needing export.h for THIS_MODULE */
#define irq_alloc_descs(irq, from, cnt, node)	\
	__irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
627

628 629
#define irq_alloc_desc(node)			\
	irq_alloc_descs(-1, 0, 1, node)
630

631 632
#define irq_alloc_desc_at(at, node)		\
	irq_alloc_descs(at, at, 1, node)
633

634 635
#define irq_alloc_desc_from(from, node)		\
	irq_alloc_descs(-1, from, 1, node)
636

637 638 639
#define irq_alloc_descs_from(from, cnt, node)	\
	irq_alloc_descs(-1, from, cnt, node)

640
void irq_free_descs(unsigned int irq, unsigned int cnt);
641 642 643 644 645
static inline void irq_free_desc(unsigned int irq)
{
	irq_free_descs(irq, 1);
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
unsigned int irq_alloc_hwirqs(int cnt, int node);
static inline unsigned int irq_alloc_hwirq(int node)
{
	return irq_alloc_hwirqs(1, node);
}
void irq_free_hwirqs(unsigned int from, int cnt);
static inline void irq_free_hwirq(unsigned int irq)
{
	return irq_free_hwirqs(irq, 1);
}
int arch_setup_hwirq(unsigned int irq, int node);
void arch_teardown_hwirq(unsigned int irq);
#endif

661 662 663 664
#ifdef CONFIG_GENERIC_IRQ_LEGACY
void irq_init_desc(unsigned int irq);
#endif

665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
#ifndef irq_reg_writel
# define irq_reg_writel(val, addr)	writel(val, addr)
#endif
#ifndef irq_reg_readl
# define irq_reg_readl(addr)		readl(addr)
#endif

/**
 * struct irq_chip_regs - register offsets for struct irq_gci
 * @enable:	Enable register offset to reg_base
 * @disable:	Disable register offset to reg_base
 * @mask:	Mask register offset to reg_base
 * @ack:	Ack register offset to reg_base
 * @eoi:	Eoi register offset to reg_base
 * @type:	Type configuration register offset to reg_base
 * @polarity:	Polarity configuration register offset to reg_base
 */
struct irq_chip_regs {
	unsigned long		enable;
	unsigned long		disable;
	unsigned long		mask;
	unsigned long		ack;
	unsigned long		eoi;
	unsigned long		type;
	unsigned long		polarity;
};

/**
 * struct irq_chip_type - Generic interrupt chip instance for a flow type
 * @chip:		The real interrupt chip which provides the callbacks
 * @regs:		Register offsets for this chip
 * @handler:		Flow handler associated with this chip
 * @type:		Chip can handle these flow types
698 699
 * @mask_cache_priv:	Cached mask register private to the chip type
 * @mask_cache:		Pointer to cached mask register
700 701 702 703 704 705 706 707 708 709
 *
 * A irq_generic_chip can have several instances of irq_chip_type when
 * it requires different functions and register offsets for different
 * flow types.
 */
struct irq_chip_type {
	struct irq_chip		chip;
	struct irq_chip_regs	regs;
	irq_flow_handler_t	handler;
	u32			type;
710 711
	u32			mask_cache_priv;
	u32			*mask_cache;
712 713 714 715 716 717 718 719
};

/**
 * struct irq_chip_generic - Generic irq chip data structure
 * @lock:		Lock to protect register and cache data access
 * @reg_base:		Register base address (virtual)
 * @irq_base:		Interrupt base nr for this chip
 * @irq_cnt:		Number of interrupts handled by this chip
720
 * @mask_cache:		Cached mask register shared between all chip types
721 722 723 724 725 726
 * @type_cache:		Cached type register
 * @polarity_cache:	Cached polarity register
 * @wake_enabled:	Interrupt can wakeup from suspend
 * @wake_active:	Interrupt is marked as an wakeup from suspend source
 * @num_ct:		Number of available irq_chip_type instances (usually 1)
 * @private:		Private data for non generic chip callbacks
727
 * @installed:		bitfield to denote installed interrupts
728
 * @unused:		bitfield to denote unused interrupts
729
 * @domain:		irq domain pointer
730
 * @list:		List head for keeping track of instances
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
 * @chip_types:		Array of interrupt irq_chip_types
 *
 * Note, that irq_chip_generic can have multiple irq_chip_type
 * implementations which can be associated to a particular irq line of
 * an irq_chip_generic instance. That allows to share and protect
 * state in an irq_chip_generic instance when we need to implement
 * different flow mechanisms (level/edge) for it.
 */
struct irq_chip_generic {
	raw_spinlock_t		lock;
	void __iomem		*reg_base;
	unsigned int		irq_base;
	unsigned int		irq_cnt;
	u32			mask_cache;
	u32			type_cache;
	u32			polarity_cache;
	u32			wake_enabled;
	u32			wake_active;
	unsigned int		num_ct;
	void			*private;
751
	unsigned long		installed;
752
	unsigned long		unused;
753
	struct irq_domain	*domain;
754
	struct list_head	list;
755 756 757 758 759 760 761 762 763
	struct irq_chip_type	chip_types[0];
};

/**
 * enum irq_gc_flags - Initialization flags for generic irq chips
 * @IRQ_GC_INIT_MASK_CACHE:	Initialize the mask_cache by reading mask reg
 * @IRQ_GC_INIT_NESTED_LOCK:	Set the lock class of the irqs to nested for
 *				irq chips which need to call irq_set_wake() on
 *				the parent irq. Usually GPIO implementations
764
 * @IRQ_GC_MASK_CACHE_PER_TYPE:	Mask cache is chip type private
765
 * @IRQ_GC_NO_MASK:		Do not calculate irq_data->mask
766 767 768 769
 */
enum irq_gc_flags {
	IRQ_GC_INIT_MASK_CACHE		= 1 << 0,
	IRQ_GC_INIT_NESTED_LOCK		= 1 << 1,
770
	IRQ_GC_MASK_CACHE_PER_TYPE	= 1 << 2,
771
	IRQ_GC_NO_MASK			= 1 << 3,
772 773
};

774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
/*
 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
 * @irqs_per_chip:	Number of interrupts per chip
 * @num_chips:		Number of chips
 * @irq_flags_to_set:	IRQ* flags to set on irq setup
 * @irq_flags_to_clear:	IRQ* flags to clear on irq setup
 * @gc_flags:		Generic chip specific setup flags
 * @gc:			Array of pointers to generic interrupt chips
 */
struct irq_domain_chip_generic {
	unsigned int		irqs_per_chip;
	unsigned int		num_chips;
	unsigned int		irq_flags_to_clear;
	unsigned int		irq_flags_to_set;
	enum irq_gc_flags	gc_flags;
	struct irq_chip_generic	*gc[0];
};

792 793 794 795 796 797
/* Generic chip callback functions */
void irq_gc_noop(struct irq_data *d);
void irq_gc_mask_disable_reg(struct irq_data *d);
void irq_gc_mask_set_bit(struct irq_data *d);
void irq_gc_mask_clr_bit(struct irq_data *d);
void irq_gc_unmask_enable_reg(struct irq_data *d);
798 799
void irq_gc_ack_set_bit(struct irq_data *d);
void irq_gc_ack_clr_bit(struct irq_data *d);
800 801 802 803 804
void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
void irq_gc_eoi(struct irq_data *d);
int irq_gc_set_wake(struct irq_data *d, unsigned int on);

/* Setup functions for irq_chip_generic */
805 806
int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
			 irq_hw_number_t hw_irq);
807 808 809 810 811 812 813
struct irq_chip_generic *
irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
		       void __iomem *reg_base, irq_flow_handler_t handler);
void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
			    enum irq_gc_flags flags, unsigned int clr,
			    unsigned int set);
int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
814 815
void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
			     unsigned int clr, unsigned int set);
816

817 818 819 820 821 822 823 824
struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
				   int num_ct, const char *name,
				   irq_flow_handler_t handler,
				   unsigned int clr, unsigned int set,
				   enum irq_gc_flags flags);


825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
{
	return container_of(d->chip, struct irq_chip_type, chip);
}

#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)

#ifdef CONFIG_SMP
static inline void irq_gc_lock(struct irq_chip_generic *gc)
{
	raw_spin_lock(&gc->lock);
}

static inline void irq_gc_unlock(struct irq_chip_generic *gc)
{
	raw_spin_unlock(&gc->lock);
}
#else
static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
#endif

847
#endif /* _LINUX_IRQ_H */