prcm.c 4.9 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * linux/arch/arm/mach-omap2/prcm.c
 *
 * OMAP 24xx Power Reset and Clock Management (PRCM) functions
 *
 * Copyright (C) 2005 Nokia Corporation
 *
 * Written by Tony Lindgren <tony.lindgren@nokia.com>
 *
10 11 12
 * Copyright (C) 2007 Texas Instruments, Inc.
 * Rajendra Nayak <rnayak@ti.com>
 *
13
 * Some pieces of code Copyright (C) 2005 Texas Instruments, Inc.
14
 * Upgraded with OMAP4 support by Abhijit Pagare <abhijitpagare@ti.com>
15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
20 21

#include <linux/kernel.h>
22 23
#include <linux/init.h>
#include <linux/clk.h>
24
#include <linux/io.h>
25
#include <linux/delay.h>
26
#include <linux/export.h>
27

28
#include "common.h"
29
#include <plat/prcm.h>
30
#include <plat/irqs.h>
31

32
#include "clock.h"
33
#include "clock2xxx.h"
34 35
#include "cm2xxx_3xxx.h"
#include "prm2xxx_3xxx.h"
36
#include "prm44xx.h"
37
#include "prminst44xx.h"
38
#include "prm-regbits-24xx.h"
39
#include "prm-regbits-44xx.h"
40
#include "control.h"
41

42 43 44
void __iomem *prm_base;
void __iomem *cm_base;
void __iomem *cm2_base;
45
void __iomem *prcm_mpu_base;
46

47 48
#define MAX_MODULE_ENABLE_WAIT		100000

49 50
u32 omap_prcm_get_reset_sources(void)
{
51
	/* XXX This presumably needs modification for 34XX */
52
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
53
		return omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST) & 0x7f;
54
	if (cpu_is_omap44xx())
55
		return omap2_prm_read_mod_reg(WKUP_MOD, OMAP4_RM_RSTST) & 0x7f;
56 57

	return 0;
58 59 60 61
}
EXPORT_SYMBOL(omap_prcm_get_reset_sources);

/* Resets clock rates and reboots the system. Only called from system.h */
62
void omap_prcm_restart(char mode, const char *cmd)
63
{
64
	s16 prcm_offs = 0;
65

66 67 68
	if (cpu_is_omap24xx()) {
		omap2xxx_clk_prepare_for_reboot();

69
		prcm_offs = WKUP_MOD;
70
	} else if (cpu_is_omap34xx()) {
71
		prcm_offs = OMAP3430_GR_MOD;
72
		omap3_ctrl_write_boot_mode((cmd ? (u8)*cmd : 0));
73
	} else if (cpu_is_omap44xx()) {
74
		omap4_prminst_global_warm_sw_reset(); /* never returns */
75
	} else {
76
		WARN_ON(1);
77
	}
78

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
	/*
	 * As per Errata i520, in some cases, user will not be able to
	 * access DDR memory after warm-reset.
	 * This situation occurs while the warm-reset happens during a read
	 * access to DDR memory. In that particular condition, DDR memory
	 * does not respond to a corrupted read command due to the warm
	 * reset occurrence but SDRC is waiting for read completion.
	 * SDRC is not sensitive to the warm reset, but the interconnect is
	 * reset on the fly, thus causing a misalignment between SDRC logic,
	 * interconnect logic and DDR memory state.
	 * WORKAROUND:
	 * Steps to perform before a Warm reset is trigged:
	 * 1. enable self-refresh on idle request
	 * 2. put SDRC in idle
	 * 3. wait until SDRC goes to idle
	 * 4. generate SW reset (Global SW reset)
	 *
	 * Steps to be performed after warm reset occurs (in bootloader):
	 * if HW warm reset is the source, apply below steps before any
	 * accesses to SDRAM:
	 * 1. Reset SMS and SDRC and wait till reset is complete
	 * 2. Re-initialize SMS, SDRC and memory
	 *
	 * NOTE: Above work around is required only if arch reset is implemented
	 * using Global SW reset(GLOBAL_SW_RST). DPLL3 reset does not need
	 * the WA since it resets SDRC as well as part of cold reset.
	 */

107
	/* XXX should be moved to some OMAP2/3 specific code */
108 109 110
	omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, prcm_offs,
				   OMAP2_RM_RSTCTRL);
	omap2_prm_read_mod_reg(prcm_offs, OMAP2_RM_RSTCTRL); /* OCP barrier */
111
}
112

113 114 115 116
/**
 * omap2_cm_wait_idlest - wait for IDLEST bit to indicate module readiness
 * @reg: physical address of module IDLEST register
 * @mask: value to mask against to determine if the module is active
117
 * @idlest: idle state indicator (0 or 1) for the clock
118 119 120 121
 * @name: name of the clock (for printk)
 *
 * Returns 1 if the module indicated readiness in time, or 0 if it
 * failed to enable in roughly MAX_MODULE_ENABLE_WAIT microseconds.
122 123 124
 *
 * XXX This function is deprecated.  It should be removed once the
 * hwmod conversion is complete.
125
 */
126 127
int omap2_cm_wait_idlest(void __iomem *reg, u32 mask, u8 idlest,
				const char *name)
128 129 130 131
{
	int i = 0;
	int ena = 0;

132
	if (idlest)
133 134
		ena = 0;
	else
135
		ena = mask;
136 137

	/* Wait for lock */
138 139
	omap_test_timeout(((__raw_readl(reg) & mask) == ena),
			  MAX_MODULE_ENABLE_WAIT, i);
140 141 142 143 144 145 146 147 148 149 150

	if (i < MAX_MODULE_ENABLE_WAIT)
		pr_debug("cm: Module associated with clock %s ready after %d "
			 "loops\n", name, i);
	else
		pr_err("cm: Module associated with clock %s didn't enable in "
		       "%d tries\n", name, MAX_MODULE_ENABLE_WAIT);

	return (i < MAX_MODULE_ENABLE_WAIT) ? 1 : 0;
};

151 152
void __init omap2_set_globals_prcm(struct omap_globals *omap2_globals)
{
153 154 155 156 157 158
	if (omap2_globals->prm)
		prm_base = omap2_globals->prm;
	if (omap2_globals->cm)
		cm_base = omap2_globals->cm;
	if (omap2_globals->cm2)
		cm2_base = omap2_globals->cm2;
159 160 161 162 163 164 165
	if (omap2_globals->prcm_mpu)
		prcm_mpu_base = omap2_globals->prcm_mpu;

	if (cpu_is_omap44xx()) {
		omap_prm_base_init();
		omap_cm_base_init();
	}
166
}