venc.c 22.3 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * linux/drivers/video/omap2/dss/venc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * VENC settings from TI's DSS driver
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "VENC"

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/mutex.h>
#include <linux/completion.h>
#include <linux/delay.h>
#include <linux/string.h>
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
36
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
37

38
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
39 40

#include "dss.h"
41
#include "dss_features.h"
T
Tomi Valkeinen 已提交
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273

/* Venc registers */
#define VENC_REV_ID				0x00
#define VENC_STATUS				0x04
#define VENC_F_CONTROL				0x08
#define VENC_VIDOUT_CTRL			0x10
#define VENC_SYNC_CTRL				0x14
#define VENC_LLEN				0x1C
#define VENC_FLENS				0x20
#define VENC_HFLTR_CTRL				0x24
#define VENC_CC_CARR_WSS_CARR			0x28
#define VENC_C_PHASE				0x2C
#define VENC_GAIN_U				0x30
#define VENC_GAIN_V				0x34
#define VENC_GAIN_Y				0x38
#define VENC_BLACK_LEVEL			0x3C
#define VENC_BLANK_LEVEL			0x40
#define VENC_X_COLOR				0x44
#define VENC_M_CONTROL				0x48
#define VENC_BSTAMP_WSS_DATA			0x4C
#define VENC_S_CARR				0x50
#define VENC_LINE21				0x54
#define VENC_LN_SEL				0x58
#define VENC_L21__WC_CTL			0x5C
#define VENC_HTRIGGER_VTRIGGER			0x60
#define VENC_SAVID__EAVID			0x64
#define VENC_FLEN__FAL				0x68
#define VENC_LAL__PHASE_RESET			0x6C
#define VENC_HS_INT_START_STOP_X		0x70
#define VENC_HS_EXT_START_STOP_X		0x74
#define VENC_VS_INT_START_X			0x78
#define VENC_VS_INT_STOP_X__VS_INT_START_Y	0x7C
#define VENC_VS_INT_STOP_Y__VS_EXT_START_X	0x80
#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y	0x84
#define VENC_VS_EXT_STOP_Y			0x88
#define VENC_AVID_START_STOP_X			0x90
#define VENC_AVID_START_STOP_Y			0x94
#define VENC_FID_INT_START_X__FID_INT_START_Y	0xA0
#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X	0xA4
#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y	0xA8
#define VENC_TVDETGP_INT_START_STOP_X		0xB0
#define VENC_TVDETGP_INT_START_STOP_Y		0xB4
#define VENC_GEN_CTRL				0xB8
#define VENC_OUTPUT_CONTROL			0xC4
#define VENC_OUTPUT_TEST			0xC8
#define VENC_DAC_B__DAC_C			0xC8

struct venc_config {
	u32 f_control;
	u32 vidout_ctrl;
	u32 sync_ctrl;
	u32 llen;
	u32 flens;
	u32 hfltr_ctrl;
	u32 cc_carr_wss_carr;
	u32 c_phase;
	u32 gain_u;
	u32 gain_v;
	u32 gain_y;
	u32 black_level;
	u32 blank_level;
	u32 x_color;
	u32 m_control;
	u32 bstamp_wss_data;
	u32 s_carr;
	u32 line21;
	u32 ln_sel;
	u32 l21__wc_ctl;
	u32 htrigger_vtrigger;
	u32 savid__eavid;
	u32 flen__fal;
	u32 lal__phase_reset;
	u32 hs_int_start_stop_x;
	u32 hs_ext_start_stop_x;
	u32 vs_int_start_x;
	u32 vs_int_stop_x__vs_int_start_y;
	u32 vs_int_stop_y__vs_ext_start_x;
	u32 vs_ext_stop_x__vs_ext_start_y;
	u32 vs_ext_stop_y;
	u32 avid_start_stop_x;
	u32 avid_start_stop_y;
	u32 fid_int_start_x__fid_int_start_y;
	u32 fid_int_offset_y__fid_ext_start_x;
	u32 fid_ext_start_y__fid_ext_offset_y;
	u32 tvdetgp_int_start_stop_x;
	u32 tvdetgp_int_start_stop_y;
	u32 gen_ctrl;
};

/* from TRM */
static const struct venc_config venc_config_pal_trm = {
	.f_control				= 0,
	.vidout_ctrl				= 1,
	.sync_ctrl				= 0x40,
	.llen					= 0x35F, /* 863 */
	.flens					= 0x270, /* 624 */
	.hfltr_ctrl				= 0,
	.cc_carr_wss_carr			= 0x2F7225ED,
	.c_phase				= 0,
	.gain_u					= 0x111,
	.gain_v					= 0x181,
	.gain_y					= 0x140,
	.black_level				= 0x3B,
	.blank_level				= 0x3B,
	.x_color				= 0x7,
	.m_control				= 0x2,
	.bstamp_wss_data			= 0x3F,
	.s_carr					= 0x2A098ACB,
	.line21					= 0,
	.ln_sel					= 0x01290015,
	.l21__wc_ctl				= 0x0000F603,
	.htrigger_vtrigger			= 0,

	.savid__eavid				= 0x06A70108,
	.flen__fal				= 0x00180270,
	.lal__phase_reset			= 0x00040135,
	.hs_int_start_stop_x			= 0x00880358,
	.hs_ext_start_stop_x			= 0x000F035F,
	.vs_int_start_x				= 0x01A70000,
	.vs_int_stop_x__vs_int_start_y		= 0x000001A7,
	.vs_int_stop_y__vs_ext_start_x		= 0x01AF0000,
	.vs_ext_stop_x__vs_ext_start_y		= 0x000101AF,
	.vs_ext_stop_y				= 0x00000025,
	.avid_start_stop_x			= 0x03530083,
	.avid_start_stop_y			= 0x026C002E,
	.fid_int_start_x__fid_int_start_y	= 0x0001008A,
	.fid_int_offset_y__fid_ext_start_x	= 0x002E0138,
	.fid_ext_start_y__fid_ext_offset_y	= 0x01380001,

	.tvdetgp_int_start_stop_x		= 0x00140001,
	.tvdetgp_int_start_stop_y		= 0x00010001,
	.gen_ctrl				= 0x00FF0000,
};

/* from TRM */
static const struct venc_config venc_config_ntsc_trm = {
	.f_control				= 0,
	.vidout_ctrl				= 1,
	.sync_ctrl				= 0x8040,
	.llen					= 0x359,
	.flens					= 0x20C,
	.hfltr_ctrl				= 0,
	.cc_carr_wss_carr			= 0x043F2631,
	.c_phase				= 0,
	.gain_u					= 0x102,
	.gain_v					= 0x16C,
	.gain_y					= 0x12F,
	.black_level				= 0x43,
	.blank_level				= 0x38,
	.x_color				= 0x7,
	.m_control				= 0x1,
	.bstamp_wss_data			= 0x38,
	.s_carr					= 0x21F07C1F,
	.line21					= 0,
	.ln_sel					= 0x01310011,
	.l21__wc_ctl				= 0x0000F003,
	.htrigger_vtrigger			= 0,

	.savid__eavid				= 0x069300F4,
	.flen__fal				= 0x0016020C,
	.lal__phase_reset			= 0x00060107,
	.hs_int_start_stop_x			= 0x008E0350,
	.hs_ext_start_stop_x			= 0x000F0359,
	.vs_int_start_x				= 0x01A00000,
	.vs_int_stop_x__vs_int_start_y		= 0x020701A0,
	.vs_int_stop_y__vs_ext_start_x		= 0x01AC0024,
	.vs_ext_stop_x__vs_ext_start_y		= 0x020D01AC,
	.vs_ext_stop_y				= 0x00000006,
	.avid_start_stop_x			= 0x03480078,
	.avid_start_stop_y			= 0x02060024,
	.fid_int_start_x__fid_int_start_y	= 0x0001008A,
	.fid_int_offset_y__fid_ext_start_x	= 0x01AC0106,
	.fid_ext_start_y__fid_ext_offset_y	= 0x01060006,

	.tvdetgp_int_start_stop_x		= 0x00140001,
	.tvdetgp_int_start_stop_y		= 0x00010001,
	.gen_ctrl				= 0x00F90000,
};

static const struct venc_config venc_config_pal_bdghi = {
	.f_control				= 0,
	.vidout_ctrl				= 0,
	.sync_ctrl				= 0,
	.hfltr_ctrl				= 0,
	.x_color				= 0,
	.line21					= 0,
	.ln_sel					= 21,
	.htrigger_vtrigger			= 0,
	.tvdetgp_int_start_stop_x		= 0x00140001,
	.tvdetgp_int_start_stop_y		= 0x00010001,
	.gen_ctrl				= 0x00FB0000,

	.llen					= 864-1,
	.flens					= 625-1,
	.cc_carr_wss_carr			= 0x2F7625ED,
	.c_phase				= 0xDF,
	.gain_u					= 0x111,
	.gain_v					= 0x181,
	.gain_y					= 0x140,
	.black_level				= 0x3e,
	.blank_level				= 0x3e,
	.m_control				= 0<<2 | 1<<1,
	.bstamp_wss_data			= 0x42,
	.s_carr					= 0x2a098acb,
	.l21__wc_ctl				= 0<<13 | 0x16<<8 | 0<<0,
	.savid__eavid				= 0x06A70108,
	.flen__fal				= 23<<16 | 624<<0,
	.lal__phase_reset			= 2<<17 | 310<<0,
	.hs_int_start_stop_x			= 0x00920358,
	.hs_ext_start_stop_x			= 0x000F035F,
	.vs_int_start_x				= 0x1a7<<16,
	.vs_int_stop_x__vs_int_start_y		= 0x000601A7,
	.vs_int_stop_y__vs_ext_start_x		= 0x01AF0036,
	.vs_ext_stop_x__vs_ext_start_y		= 0x27101af,
	.vs_ext_stop_y				= 0x05,
	.avid_start_stop_x			= 0x03530082,
	.avid_start_stop_y			= 0x0270002E,
	.fid_int_start_x__fid_int_start_y	= 0x0005008A,
	.fid_int_offset_y__fid_ext_start_x	= 0x002E0138,
	.fid_ext_start_y__fid_ext_offset_y	= 0x01380005,
};

const struct omap_video_timings omap_dss_pal_timings = {
	.x_res		= 720,
	.y_res		= 574,
	.pixel_clock	= 13500,
	.hsw		= 64,
	.hfp		= 12,
	.hbp		= 68,
	.vsw		= 5,
	.vfp		= 5,
	.vbp		= 41,
274 275

	.interlace	= true,
T
Tomi Valkeinen 已提交
276 277 278 279 280 281 282 283 284 285 286 287 288
};
EXPORT_SYMBOL(omap_dss_pal_timings);

const struct omap_video_timings omap_dss_ntsc_timings = {
	.x_res		= 720,
	.y_res		= 482,
	.pixel_clock	= 13500,
	.hsw		= 64,
	.hfp		= 16,
	.hbp		= 58,
	.vsw		= 6,
	.vfp		= 6,
	.vbp		= 31,
289 290

	.interlace	= true,
T
Tomi Valkeinen 已提交
291 292 293 294
};
EXPORT_SYMBOL(omap_dss_ntsc_timings);

static struct {
295
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
296 297 298 299
	void __iomem *base;
	struct mutex venc_lock;
	u32 wss_data;
	struct regulator *vdda_dac_reg;
300 301

	struct clk	*tv_dac_clk;
302 303

	struct omap_video_timings timings;
304
	enum omap_dss_venc_type type;
305
	bool invert_polarity;
306 307

	struct omap_dss_output output;
T
Tomi Valkeinen 已提交
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
} venc;

static inline void venc_write_reg(int idx, u32 val)
{
	__raw_writel(val, venc.base + idx);
}

static inline u32 venc_read_reg(int idx)
{
	u32 l = __raw_readl(venc.base + idx);
	return l;
}

static void venc_write_config(const struct venc_config *config)
{
	DSSDBG("write venc conf\n");

	venc_write_reg(VENC_LLEN, config->llen);
	venc_write_reg(VENC_FLENS, config->flens);
	venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
	venc_write_reg(VENC_C_PHASE, config->c_phase);
	venc_write_reg(VENC_GAIN_U, config->gain_u);
	venc_write_reg(VENC_GAIN_V, config->gain_v);
	venc_write_reg(VENC_GAIN_Y, config->gain_y);
	venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
	venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
	venc_write_reg(VENC_M_CONTROL, config->m_control);
	venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
			venc.wss_data);
	venc_write_reg(VENC_S_CARR, config->s_carr);
	venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
	venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
	venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
	venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
	venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
	venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
	venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
	venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
		       config->vs_int_stop_x__vs_int_start_y);
	venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
		       config->vs_int_stop_y__vs_ext_start_x);
	venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
		       config->vs_ext_stop_x__vs_ext_start_y);
	venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
	venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
	venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
	venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
		       config->fid_int_start_x__fid_int_start_y);
	venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
		       config->fid_int_offset_y__fid_ext_start_x);
	venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
		       config->fid_ext_start_y__fid_ext_offset_y);

	venc_write_reg(VENC_DAC_B__DAC_C,  venc_read_reg(VENC_DAC_B__DAC_C));
	venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
	venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
	venc_write_reg(VENC_X_COLOR, config->x_color);
	venc_write_reg(VENC_LINE21, config->line21);
	venc_write_reg(VENC_LN_SEL, config->ln_sel);
	venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
	venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
		       config->tvdetgp_int_start_stop_x);
	venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
		       config->tvdetgp_int_start_stop_y);
	venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
	venc_write_reg(VENC_F_CONTROL, config->f_control);
	venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
}

static void venc_reset(void)
{
	int t = 1000;

	venc_write_reg(VENC_F_CONTROL, 1<<8);
	while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
		if (--t == 0) {
			DSSERR("Failed to reset venc\n");
			return;
		}
	}

389
#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
T
Tomi Valkeinen 已提交
390
	/* the magical sleep that makes things work */
391
	/* XXX more info? What bug this circumvents? */
T
Tomi Valkeinen 已提交
392
	msleep(20);
393
#endif
T
Tomi Valkeinen 已提交
394 395
}

396
static int venc_runtime_get(void)
T
Tomi Valkeinen 已提交
397
{
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
	int r;

	DSSDBG("venc_runtime_get\n");

	r = pm_runtime_get_sync(&venc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

static void venc_runtime_put(void)
{
	int r;

	DSSDBG("venc_runtime_put\n");

413
	r = pm_runtime_put_sync(&venc.pdev->dev);
414
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
415 416 417 418 419 420 421 422 423 424 425 426
}

static const struct venc_config *venc_timings_to_config(
		struct omap_video_timings *timings)
{
	if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
		return &venc_config_pal_trm;

	if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
		return &venc_config_ntsc_trm;

	BUG();
427
	return NULL;
T
Tomi Valkeinen 已提交
428 429
}

430
static int venc_power_on(struct omap_dss_device *dssdev)
431
{
432
	struct omap_overlay_manager *mgr = dssdev->output->manager;
433
	u32 l;
434
	int r;
435

436 437 438 439
	r = venc_runtime_get();
	if (r)
		goto err0;

440
	venc_reset();
441
	venc_write_config(venc_timings_to_config(&venc.timings));
442

443
	dss_set_venc_output(venc.type);
444 445 446 447
	dss_set_dac_pwrdn_bgz(1);

	l = 0;

448
	if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
449 450 451 452
		l |= 1 << 1;
	else /* S-Video */
		l |= (1 << 0) | (1 << 2);

453
	if (venc.invert_polarity == false)
454 455 456 457
		l |= 1 << 3;

	venc_write_reg(VENC_OUTPUT_CONTROL, l);

458
	dss_mgr_set_timings(mgr, &venc.timings);
459

460 461
	r = regulator_enable(venc.vdda_dac_reg);
	if (r)
462
		goto err1;
463

464
	r = dss_mgr_enable(mgr);
465
	if (r)
466
		goto err2;
467 468 469

	return 0;

470 471 472
err2:
	regulator_disable(venc.vdda_dac_reg);
err1:
473 474 475
	venc_write_reg(VENC_OUTPUT_CONTROL, 0);
	dss_set_dac_pwrdn_bgz(0);

476 477
	venc_runtime_put();
err0:
478
	return r;
479 480 481 482
}

static void venc_power_off(struct omap_dss_device *dssdev)
{
483 484
	struct omap_overlay_manager *mgr = dssdev->output->manager;

485 486 487
	venc_write_reg(VENC_OUTPUT_CONTROL, 0);
	dss_set_dac_pwrdn_bgz(0);

488
	dss_mgr_disable(mgr);
489 490

	regulator_disable(venc.vdda_dac_reg);
491 492

	venc_runtime_put();
493 494
}

495 496 497 498 499
unsigned long venc_get_pixel_clock(void)
{
	/* VENC Pixel Clock in Mhz */
	return 13500000;
}
T
Tomi Valkeinen 已提交
500

501
int omapdss_venc_display_enable(struct omap_dss_device *dssdev)
502
{
503
	struct omap_dss_output *out = dssdev->output;
504
	int r;
505

506
	DSSDBG("venc_display_enable\n");
507 508 509

	mutex_lock(&venc.venc_lock);

510 511
	if (out == NULL || out->manager == NULL) {
		DSSERR("Failed to enable display: no output/manager\n");
512 513
		r = -ENODEV;
		goto err0;
514 515
	}

516 517 518 519 520 521
	r = omap_dss_start_device(dssdev);
	if (r) {
		DSSERR("failed to start device\n");
		goto err0;
	}

522 523
	if (dssdev->platform_enable)
		dssdev->platform_enable(dssdev);
524

525

526 527
	r = venc_power_on(dssdev);
	if (r)
528
		goto err1;
529 530 531

	venc.wss_data = 0;

532
	mutex_unlock(&venc.venc_lock);
533

534
	return 0;
535
err1:
536 537
	if (dssdev->platform_disable)
		dssdev->platform_disable(dssdev);
538 539
	omap_dss_stop_device(dssdev);
err0:
540
	mutex_unlock(&venc.venc_lock);
T
Tomi Valkeinen 已提交
541 542 543
	return r;
}

544
void omapdss_venc_display_disable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
545
{
546
	DSSDBG("venc_display_disable\n");
T
Tomi Valkeinen 已提交
547

548 549 550 551
	mutex_lock(&venc.venc_lock);

	venc_power_off(dssdev);

552
	omap_dss_stop_device(dssdev);
T
Tomi Valkeinen 已提交
553

554 555
	if (dssdev->platform_disable)
		dssdev->platform_disable(dssdev);
T
Tomi Valkeinen 已提交
556

557
	mutex_unlock(&venc.venc_lock);
T
Tomi Valkeinen 已提交
558 559
}

560 561
void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
562 563 564
{
	DSSDBG("venc_set_timings\n");

565 566
	mutex_lock(&venc.venc_lock);

567
	/* Reset WSS data when the TV standard changes. */
568
	if (memcmp(&venc.timings, timings, sizeof(*timings)))
569 570
		venc.wss_data = 0;

571
	venc.timings = *timings;
572 573

	mutex_unlock(&venc.venc_lock);
574 575
}

576 577
int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
578 579 580 581 582 583 584 585 586 587 588 589
{
	DSSDBG("venc_check_timings\n");

	if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
		return 0;

	if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
		return 0;

	return -EINVAL;
}

590
u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
591 592 593 594 595
{
	/* Invert due to VENC_L21_WC_CTL:INV=1 */
	return (venc.wss_data >> 8) ^ 0xfffff;
}

596
int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
T
Tomi Valkeinen 已提交
597 598
{
	const struct venc_config *config;
599
	int r;
T
Tomi Valkeinen 已提交
600 601 602 603 604

	DSSDBG("venc_set_wss\n");

	mutex_lock(&venc.venc_lock);

605
	config = venc_timings_to_config(&venc.timings);
T
Tomi Valkeinen 已提交
606 607 608 609

	/* Invert due to VENC_L21_WC_CTL:INV=1 */
	venc.wss_data = (wss ^ 0xfffff) << 8;

610 611 612
	r = venc_runtime_get();
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
613 614 615 616

	venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
			venc.wss_data);

617
	venc_runtime_put();
T
Tomi Valkeinen 已提交
618

619
err:
T
Tomi Valkeinen 已提交
620 621
	mutex_unlock(&venc.venc_lock);

622
	return r;
T
Tomi Valkeinen 已提交
623 624
}

625 626 627 628 629 630 631 632 633 634
void omapdss_venc_set_type(struct omap_dss_device *dssdev,
		enum omap_dss_venc_type type)
{
	mutex_lock(&venc.venc_lock);

	venc.type = type;

	mutex_unlock(&venc.venc_lock);
}

635 636 637 638 639 640 641 642 643 644
void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
		bool invert_polarity)
{
	mutex_lock(&venc.venc_lock);

	venc.invert_polarity = invert_polarity;

	mutex_unlock(&venc.venc_lock);
}

645
static int __init venc_init_display(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
646 647 648
{
	DSSDBG("init_display\n");

649 650 651 652 653 654 655 656 657 658 659 660 661
	if (venc.vdda_dac_reg == NULL) {
		struct regulator *vdda_dac;

		vdda_dac = regulator_get(&venc.pdev->dev, "vdda_dac");

		if (IS_ERR(vdda_dac)) {
			DSSERR("can't get VDDA_DAC regulator\n");
			return PTR_ERR(vdda_dac);
		}

		venc.vdda_dac_reg = vdda_dac;
	}

T
Tomi Valkeinen 已提交
662 663 664
	return 0;
}

665
static void venc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
666 667 668
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))

669 670
	if (venc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713

	DUMPREG(VENC_F_CONTROL);
	DUMPREG(VENC_VIDOUT_CTRL);
	DUMPREG(VENC_SYNC_CTRL);
	DUMPREG(VENC_LLEN);
	DUMPREG(VENC_FLENS);
	DUMPREG(VENC_HFLTR_CTRL);
	DUMPREG(VENC_CC_CARR_WSS_CARR);
	DUMPREG(VENC_C_PHASE);
	DUMPREG(VENC_GAIN_U);
	DUMPREG(VENC_GAIN_V);
	DUMPREG(VENC_GAIN_Y);
	DUMPREG(VENC_BLACK_LEVEL);
	DUMPREG(VENC_BLANK_LEVEL);
	DUMPREG(VENC_X_COLOR);
	DUMPREG(VENC_M_CONTROL);
	DUMPREG(VENC_BSTAMP_WSS_DATA);
	DUMPREG(VENC_S_CARR);
	DUMPREG(VENC_LINE21);
	DUMPREG(VENC_LN_SEL);
	DUMPREG(VENC_L21__WC_CTL);
	DUMPREG(VENC_HTRIGGER_VTRIGGER);
	DUMPREG(VENC_SAVID__EAVID);
	DUMPREG(VENC_FLEN__FAL);
	DUMPREG(VENC_LAL__PHASE_RESET);
	DUMPREG(VENC_HS_INT_START_STOP_X);
	DUMPREG(VENC_HS_EXT_START_STOP_X);
	DUMPREG(VENC_VS_INT_START_X);
	DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
	DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
	DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
	DUMPREG(VENC_VS_EXT_STOP_Y);
	DUMPREG(VENC_AVID_START_STOP_X);
	DUMPREG(VENC_AVID_START_STOP_Y);
	DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
	DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
	DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
	DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
	DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
	DUMPREG(VENC_GEN_CTRL);
	DUMPREG(VENC_OUTPUT_CONTROL);
	DUMPREG(VENC_OUTPUT_TEST);

714
	venc_runtime_put();
T
Tomi Valkeinen 已提交
715 716 717

#undef DUMPREG
}
718

719 720 721 722 723
static int venc_get_clocks(struct platform_device *pdev)
{
	struct clk *clk;

	if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
724
		clk = clk_get(&pdev->dev, "tv_dac_clk");
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
		if (IS_ERR(clk)) {
			DSSERR("can't get tv_dac_clk\n");
			return PTR_ERR(clk);
		}
	} else {
		clk = NULL;
	}

	venc.tv_dac_clk = clk;

	return 0;
}

static void venc_put_clocks(void)
{
	if (venc.tv_dac_clk)
		clk_put(venc.tv_dac_clk);
}

744
static struct omap_dss_device * __init venc_find_dssdev(struct platform_device *pdev)
745 746
{
	struct omap_dss_board_info *pdata = pdev->dev.platform_data;
747
	const char *def_disp_name = omapdss_get_default_display_name();
748 749 750 751
	struct omap_dss_device *def_dssdev;
	int i;

	def_dssdev = NULL;
752 753 754 755 756 757 758

	for (i = 0; i < pdata->num_devices; ++i) {
		struct omap_dss_device *dssdev = pdata->devices[i];

		if (dssdev->type != OMAP_DISPLAY_TYPE_VENC)
			continue;

759 760 761 762 763 764 765
		if (def_dssdev == NULL)
			def_dssdev = dssdev;

		if (def_disp_name != NULL &&
				strcmp(dssdev->name, def_disp_name) == 0) {
			def_dssdev = dssdev;
			break;
766
		}
767 768 769 770 771
	}

	return def_dssdev;
}

772
static void __init venc_probe_pdata(struct platform_device *vencdev)
773
{
774
	struct omap_dss_device *plat_dssdev;
775 776 777
	struct omap_dss_device *dssdev;
	int r;

778
	plat_dssdev = venc_find_dssdev(vencdev);
779

780 781 782 783
	if (!plat_dssdev)
		return;

	dssdev = dss_alloc_and_init_device(&vencdev->dev);
784 785 786
	if (!dssdev)
		return;

787 788
	dss_copy_device_pdata(dssdev, plat_dssdev);

789 790
	dssdev->channel = OMAP_DSS_CHANNEL_DIGIT;

791 792 793
	r = venc_init_display(dssdev);
	if (r) {
		DSSERR("device %s init failed: %d\n", dssdev->name, r);
794
		dss_put_device(dssdev);
795 796
		return;
	}
797

798 799 800 801 802 803 804 805
	r = omapdss_output_set_device(&venc.output, dssdev);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
		dss_put_device(dssdev);
		return;
	}

806
	r = dss_add_device(dssdev);
807 808
	if (r) {
		DSSERR("device %s register failed: %d\n", dssdev->name, r);
809
		omapdss_output_unset_device(&venc.output);
810
		dss_put_device(dssdev);
811
		return;
812 813 814
	}
}

815 816 817 818 819 820 821
static void __init venc_init_output(struct platform_device *pdev)
{
	struct omap_dss_output *out = &venc.output;

	out->pdev = pdev;
	out->id = OMAP_DSS_OUTPUT_VENC;
	out->type = OMAP_DISPLAY_TYPE_VENC;
T
Tomi Valkeinen 已提交
822
	out->name = "venc.0";
823 824 825 826 827 828 829 830 831 832 833

	dss_register_output(out);
}

static void __exit venc_uninit_output(struct platform_device *pdev)
{
	struct omap_dss_output *out = &venc.output;

	dss_unregister_output(out);
}

834
/* VENC HW IP initialisation */
T
Tomi Valkeinen 已提交
835
static int __init omap_venchw_probe(struct platform_device *pdev)
836 837
{
	u8 rev_id;
838
	struct resource *venc_mem;
839
	int r;
840

841 842 843 844 845 846
	venc.pdev = pdev;

	mutex_init(&venc.venc_lock);

	venc.wss_data = 0;

847 848 849
	venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
	if (!venc_mem) {
		DSSERR("can't get IORESOURCE_MEM VENC\n");
850
		return -EINVAL;
851
	}
852

J
Julia Lawall 已提交
853 854
	venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
				 resource_size(venc_mem));
855 856
	if (!venc.base) {
		DSSERR("can't ioremap VENC\n");
857
		return -ENOMEM;
858 859
	}

860 861
	r = venc_get_clocks(pdev);
	if (r)
862
		return r;
863 864 865 866 867

	pm_runtime_enable(&pdev->dev);

	r = venc_runtime_get();
	if (r)
868
		goto err_runtime_get;
869 870

	rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
871
	dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
872

873
	venc_runtime_put();
874

875
	r = venc_panel_init();
876
	if (r)
877
		goto err_panel_init;
878

879 880
	dss_debugfs_create_file("venc", venc_dump_regs);

881 882
	venc_init_output(pdev);

883
	venc_probe_pdata(pdev);
884

885
	return 0;
886

887
err_panel_init:
888
err_runtime_get:
889 890 891
	pm_runtime_disable(&pdev->dev);
	venc_put_clocks();
	return r;
892 893
}

T
Tomi Valkeinen 已提交
894
static int __exit omap_venchw_remove(struct platform_device *pdev)
895
{
896
	dss_unregister_child_devices(&pdev->dev);
897

898 899 900 901
	if (venc.vdda_dac_reg != NULL) {
		regulator_put(venc.vdda_dac_reg);
		venc.vdda_dac_reg = NULL;
	}
902

903
	venc_panel_exit();
904

905 906
	venc_uninit_output(pdev);

907 908 909
	pm_runtime_disable(&pdev->dev);
	venc_put_clocks();

910 911 912
	return 0;
}

913 914 915
static int venc_runtime_suspend(struct device *dev)
{
	if (venc.tv_dac_clk)
916
		clk_disable_unprepare(venc.tv_dac_clk);
917 918 919 920 921 922 923 924 925 926 927 928

	dispc_runtime_put();

	return 0;
}

static int venc_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r < 0)
929
		return r;
930 931

	if (venc.tv_dac_clk)
932
		clk_prepare_enable(venc.tv_dac_clk);
933 934 935 936 937 938 939 940 941

	return 0;
}

static const struct dev_pm_ops venc_pm_ops = {
	.runtime_suspend = venc_runtime_suspend,
	.runtime_resume = venc_runtime_resume,
};

942
static struct platform_driver omap_venchw_driver = {
T
Tomi Valkeinen 已提交
943
	.remove         = __exit_p(omap_venchw_remove),
944 945 946
	.driver         = {
		.name   = "omapdss_venc",
		.owner  = THIS_MODULE,
947
		.pm	= &venc_pm_ops,
948 949 950
	},
};

T
Tomi Valkeinen 已提交
951
int __init venc_init_platform_driver(void)
952
{
953
	return platform_driver_probe(&omap_venchw_driver, omap_venchw_probe);
954 955
}

T
Tomi Valkeinen 已提交
956
void __exit venc_uninit_platform_driver(void)
957
{
958
	platform_driver_unregister(&omap_venchw_driver);
959
}