dmub_psr.c 10.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#include "dmub_psr.h"
#include "dc.h"
#include "dc_dmub_srv.h"
29
#include "dmub/dmub_srv.h"
30 31 32 33
#include "core_types.h"

#define MAX_PIPES 6

34
/*
35 36
 * Convert dmcub psr state to dmcu psr state.
 */
37
static enum dc_psr_state convert_psr_state(uint32_t raw_state)
38
{
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
	enum dc_psr_state state = PSR_STATE0;

	if (raw_state == 0)
		state = PSR_STATE0;
	else if (raw_state == 0x10)
		state = PSR_STATE1;
	else if (raw_state == 0x11)
		state = PSR_STATE1a;
	else if (raw_state == 0x20)
		state = PSR_STATE2;
	else if (raw_state == 0x21)
		state = PSR_STATE2a;
	else if (raw_state == 0x30)
		state = PSR_STATE3;
	else if (raw_state == 0x31)
		state = PSR_STATE3Init;
	else if (raw_state == 0x40)
		state = PSR_STATE4;
	else if (raw_state == 0x41)
		state = PSR_STATE4a;
	else if (raw_state == 0x42)
		state = PSR_STATE4b;
	else if (raw_state == 0x43)
		state = PSR_STATE4c;
	else if (raw_state == 0x44)
		state = PSR_STATE4d;
	else if (raw_state == 0x50)
		state = PSR_STATE5;
	else if (raw_state == 0x51)
		state = PSR_STATE5a;
	else if (raw_state == 0x52)
		state = PSR_STATE5b;
	else if (raw_state == 0x53)
		state = PSR_STATE5c;

	return state;
75 76
}

77
/*
78 79
 * Get PSR state from firmware.
 */
80
static void dmub_psr_get_state(struct dmub_psr *dmub, enum dc_psr_state *state)
81
{
82
	struct dmub_srv *srv = dmub->ctx->dmub_srv->dmub;
83
	uint32_t raw_state;
84
	enum dmub_status status;
85 86

	// Send gpint command and wait for ack
87
	status = dmub_srv_send_gpint_command(srv, DMUB_GPINT__GET_PSR_STATE, 0, 30);
88

89 90 91 92 93 94 95
	if (status == DMUB_STATUS_OK) {
		// GPINT was executed, get response
		dmub_srv_get_gpint_response(srv, &raw_state);
		*state = convert_psr_state(raw_state);
	} else
		// Return invalid state when GPINT times out
		*state = 0xFF;
96 97
}

98
/*
99 100 101
 * Set PSR version.
 */
static bool dmub_psr_set_version(struct dmub_psr *dmub, struct dc_stream_state *stream)
102 103 104 105
{
	union dmub_rb_cmd cmd;
	struct dc_context *dc = dmub->ctx;

106
	if (stream->link->psr_settings.psr_version == DC_PSR_VERSION_UNSUPPORTED)
107 108
		return false;

109
	memset(&cmd, 0, sizeof(cmd));
110 111
	cmd.psr_set_version.header.type = DMUB_CMD__PSR;
	cmd.psr_set_version.header.sub_type = DMUB_CMD__PSR_SET_VERSION;
112 113 114 115 116 117 118 119 120
	switch (stream->link->psr_settings.psr_version) {
	case DC_PSR_VERSION_1:
		cmd.psr_set_version.psr_set_version_data.version = PSR_VERSION_1;
		break;
	case DC_PSR_VERSION_UNSUPPORTED:
	default:
		cmd.psr_set_version.psr_set_version_data.version = PSR_VERSION_UNSUPPORTED;
		break;
	}
121
	cmd.psr_set_version.header.payload_bytes = sizeof(struct dmub_cmd_psr_set_version_data);
122

123
	dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
124 125
	dc_dmub_srv_cmd_execute(dc->dmub_srv);
	dc_dmub_srv_wait_idle(dc->dmub_srv);
126 127

	return true;
128 129
}

130
/*
131 132
 * Enable/Disable PSR.
 */
133
static void dmub_psr_enable(struct dmub_psr *dmub, bool enable, bool wait)
134 135 136
{
	union dmub_rb_cmd cmd;
	struct dc_context *dc = dmub->ctx;
137 138 139
	uint32_t retry_count;
	enum dc_psr_state state = PSR_STATE0;

140
	memset(&cmd, 0, sizeof(cmd));
141 142 143 144 145 146 147 148 149
	cmd.psr_enable.header.type = DMUB_CMD__PSR;

	if (enable)
		cmd.psr_enable.header.sub_type = DMUB_CMD__PSR_ENABLE;
	else
		cmd.psr_enable.header.sub_type = DMUB_CMD__PSR_DISABLE;

	cmd.psr_enable.header.payload_bytes = 0; // Send header only

150
	dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
151 152
	dc_dmub_srv_cmd_execute(dc->dmub_srv);
	dc_dmub_srv_wait_idle(dc->dmub_srv);
153 154 155 156 157 158 159

	/* Below loops 1000 x 500us = 500 ms.
	 *  Exit PSR may need to wait 1-2 frames to power up. Timeout after at
	 *  least a few frames. Should never hit the max retry assert below.
	 */
	if (wait) {
		for (retry_count = 0; retry_count <= 1000; retry_count++) {
160
			dmub_psr_get_state(dmub, &state);
161 162

			if (enable) {
163
				if (state != PSR_STATE0)
164 165
					break;
			} else {
166
				if (state == PSR_STATE0)
167 168 169 170 171 172 173 174 175 176
					break;
			}

			udelay(500);
		}

		/* assert if max retry hit */
		if (retry_count >= 1000)
			ASSERT(0);
	}
177 178
}

179
/*
180 181
 * Set PSR level.
 */
182
static void dmub_psr_set_level(struct dmub_psr *dmub, uint16_t psr_level)
183 184
{
	union dmub_rb_cmd cmd;
185
	enum dc_psr_state state = PSR_STATE0;
186 187
	struct dc_context *dc = dmub->ctx;

188
	dmub_psr_get_state(dmub, &state);
189

190
	if (state == PSR_STATE0)
191 192
		return;

193
	memset(&cmd, 0, sizeof(cmd));
194 195 196 197 198
	cmd.psr_set_level.header.type = DMUB_CMD__PSR;
	cmd.psr_set_level.header.sub_type = DMUB_CMD__PSR_SET_LEVEL;
	cmd.psr_set_level.header.payload_bytes = sizeof(struct dmub_cmd_psr_set_level_data);
	cmd.psr_set_level.psr_set_level_data.psr_level = psr_level;

199
	dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
200 201 202 203
	dc_dmub_srv_cmd_execute(dc->dmub_srv);
	dc_dmub_srv_wait_idle(dc->dmub_srv);
}

204
/*
205 206
 * Setup PSR by programming phy registers and sending psr hw context values to firmware.
 */
207
static bool dmub_psr_copy_settings(struct dmub_psr *dmub,
208 209 210 211 212 213 214 215 216
		struct dc_link *link,
		struct psr_context *psr_context)
{
	union dmub_rb_cmd cmd;
	struct dc_context *dc = dmub->ctx;
	struct dmub_cmd_psr_copy_settings_data *copy_settings_data
		= &cmd.psr_copy_settings.psr_copy_settings_data;
	struct pipe_ctx *pipe_ctx = NULL;
	struct resource_context *res_ctx = &link->ctx->dc->current_state->res_ctx;
217
	int i = 0;
218

219
	for (i = 0; i < MAX_PIPES; i++) {
220 221 222
		if (res_ctx->pipe_ctx[i].stream &&
		    res_ctx->pipe_ctx[i].stream->link == link &&
		    res_ctx->pipe_ctx[i].stream->link->connector_signal == SIGNAL_TYPE_EDP) {
223
			pipe_ctx = &res_ctx->pipe_ctx[i];
224
			//TODO: refactor for multi edp support
225 226 227 228
			break;
		}
	}

229
	if (!pipe_ctx)
230 231
		return false;

232 233 234 235
	// First, set the psr version
	if (!dmub_psr_set_version(dmub, pipe_ctx->stream))
		return false;

236 237 238 239 240 241 242 243
	// Program DP DPHY fast training registers
	link->link_enc->funcs->psr_program_dp_dphy_fast_training(link->link_enc,
			psr_context->psrExitLinkTrainingRequired);

	// Program DP_SEC_CNTL1 register to set transmission GPS0 line num and priority to high
	link->link_enc->funcs->psr_program_secondary_packet(link->link_enc,
			psr_context->sdpTransmitLineNumDeadline);

244
	memset(&cmd, 0, sizeof(cmd));
245 246 247 248 249
	cmd.psr_copy_settings.header.type = DMUB_CMD__PSR;
	cmd.psr_copy_settings.header.sub_type = DMUB_CMD__PSR_COPY_SETTINGS;
	cmd.psr_copy_settings.header.payload_bytes = sizeof(struct dmub_cmd_psr_copy_settings_data);

	// Hw insts
250
	copy_settings_data->dpphy_inst				= psr_context->transmitterId;
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
	copy_settings_data->aux_inst				= psr_context->channel;
	copy_settings_data->digfe_inst				= psr_context->engineId;
	copy_settings_data->digbe_inst				= psr_context->transmitterId;

	copy_settings_data->mpcc_inst				= pipe_ctx->plane_res.mpcc_inst;

	if (pipe_ctx->plane_res.dpp)
		copy_settings_data->dpp_inst			= pipe_ctx->plane_res.dpp->inst;
	else
		copy_settings_data->dpp_inst			= 0;
	if (pipe_ctx->stream_res.opp)
		copy_settings_data->opp_inst			= pipe_ctx->stream_res.opp->inst;
	else
		copy_settings_data->opp_inst			= 0;
	if (pipe_ctx->stream_res.tg)
		copy_settings_data->otg_inst			= pipe_ctx->stream_res.tg->inst;
	else
		copy_settings_data->otg_inst			= 0;

	// Misc
	copy_settings_data->psr_level				= psr_context->psr_level.u32all;
272
	copy_settings_data->smu_optimizations_en		= psr_context->allow_smu_optimizations;
273
	copy_settings_data->multi_disp_optimizations_en	= psr_context->allow_multi_disp_optimizations;
274 275
	copy_settings_data->frame_delay				= psr_context->frame_delay;
	copy_settings_data->frame_cap_ind			= psr_context->psrFrameCaptureIndicationReq;
276 277
	copy_settings_data->init_sdp_deadline			= psr_context->sdpTransmitLineNumDeadline;
	copy_settings_data->debug.u32All = 0;
278
	copy_settings_data->debug.bitfields.visual_confirm	= dc->dc->debug.visual_confirm == VISUAL_CONFIRM_PSR;
279
	copy_settings_data->debug.bitfields.use_hw_lock_mgr		= 1;
280

281
	dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
282 283 284 285 286 287
	dc_dmub_srv_cmd_execute(dc->dmub_srv);
	dc_dmub_srv_wait_idle(dc->dmub_srv);

	return true;
}

288
/*
289 290 291 292 293 294 295
 * Send command to PSR to force static ENTER and ignore all state changes until exit
 */
static void dmub_psr_force_static(struct dmub_psr *dmub)
{
	union dmub_rb_cmd cmd;
	struct dc_context *dc = dmub->ctx;

296
	memset(&cmd, 0, sizeof(cmd));
297 298 299 300 301 302 303 304 305
	cmd.psr_force_static.header.type = DMUB_CMD__PSR;
	cmd.psr_force_static.header.sub_type = DMUB_CMD__PSR_FORCE_STATIC;
	cmd.psr_enable.header.payload_bytes = 0;

	dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
	dc_dmub_srv_cmd_execute(dc->dmub_srv);
	dc_dmub_srv_wait_idle(dc->dmub_srv);
}

306
/*
307 308 309 310 311 312 313 314 315 316 317 318
 * Get PSR residency from firmware.
 */
static void dmub_psr_get_residency(struct dmub_psr *dmub, uint32_t *residency)
{
	struct dmub_srv *srv = dmub->ctx->dmub_srv->dmub;

	// Send gpint command and wait for ack
	dmub_srv_send_gpint_command(srv, DMUB_GPINT__PSR_RESIDENCY, 0, 30);

	dmub_srv_get_gpint_response(srv, residency);
}

319
static const struct dmub_psr_funcs psr_funcs = {
320 321 322 323
	.psr_copy_settings		= dmub_psr_copy_settings,
	.psr_enable			= dmub_psr_enable,
	.psr_get_state			= dmub_psr_get_state,
	.psr_set_level			= dmub_psr_set_level,
324
	.psr_force_static		= dmub_psr_force_static,
325
	.psr_get_residency		= dmub_psr_get_residency,
326 327
};

328
/*
329 330 331 332 333 334 335 336
 * Construct PSR object.
 */
static void dmub_psr_construct(struct dmub_psr *psr, struct dc_context *ctx)
{
	psr->ctx = ctx;
	psr->funcs = &psr_funcs;
}

337
/*
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
 * Allocate and initialize PSR object.
 */
struct dmub_psr *dmub_psr_create(struct dc_context *ctx)
{
	struct dmub_psr *psr = kzalloc(sizeof(struct dmub_psr), GFP_KERNEL);

	if (psr == NULL) {
		BREAK_TO_DEBUGGER();
		return NULL;
	}

	dmub_psr_construct(psr, ctx);

	return psr;
}

354
/*
355 356 357 358
 * Deallocate PSR object.
 */
void dmub_psr_destroy(struct dmub_psr **dmub)
{
359
	kfree(*dmub);
360 361
	*dmub = NULL;
}