i915_drv.c 42.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
31 32
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
33
#include "i915_drv.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include <linux/module.h>
39
#include <drm/drm_crtc_helper.h>
J
Jesse Barnes 已提交
40

41 42
static struct drm_driver driver;

43 44 45 46 47 48 49 50 51 52
#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
	.dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }


53
static const struct intel_device_info intel_i830_info = {
54
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
55
	.has_overlay = 1, .overlay_needs_physical = 1,
56
	.ring_mask = RENDER_RING,
57
	GEN_DEFAULT_PIPEOFFSETS,
58 59
};

60
static const struct intel_device_info intel_845g_info = {
61
	.gen = 2, .num_pipes = 1,
62
	.has_overlay = 1, .overlay_needs_physical = 1,
63
	.ring_mask = RENDER_RING,
64
	GEN_DEFAULT_PIPEOFFSETS,
65 66
};

67
static const struct intel_device_info intel_i85x_info = {
68
	.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
69
	.cursor_needs_physical = 1,
70
	.has_overlay = 1, .overlay_needs_physical = 1,
71
	.has_fbc = 1,
72
	.ring_mask = RENDER_RING,
73
	GEN_DEFAULT_PIPEOFFSETS,
74 75
};

76
static const struct intel_device_info intel_i865g_info = {
77
	.gen = 2, .num_pipes = 1,
78
	.has_overlay = 1, .overlay_needs_physical = 1,
79
	.ring_mask = RENDER_RING,
80
	GEN_DEFAULT_PIPEOFFSETS,
81 82
};

83
static const struct intel_device_info intel_i915g_info = {
84
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
85
	.has_overlay = 1, .overlay_needs_physical = 1,
86
	.ring_mask = RENDER_RING,
87
	GEN_DEFAULT_PIPEOFFSETS,
88
};
89
static const struct intel_device_info intel_i915gm_info = {
90
	.gen = 3, .is_mobile = 1, .num_pipes = 2,
91
	.cursor_needs_physical = 1,
92
	.has_overlay = 1, .overlay_needs_physical = 1,
93
	.supports_tv = 1,
94
	.has_fbc = 1,
95
	.ring_mask = RENDER_RING,
96
	GEN_DEFAULT_PIPEOFFSETS,
97
};
98
static const struct intel_device_info intel_i945g_info = {
99
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
100
	.has_overlay = 1, .overlay_needs_physical = 1,
101
	.ring_mask = RENDER_RING,
102
	GEN_DEFAULT_PIPEOFFSETS,
103
};
104
static const struct intel_device_info intel_i945gm_info = {
105
	.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
106
	.has_hotplug = 1, .cursor_needs_physical = 1,
107
	.has_overlay = 1, .overlay_needs_physical = 1,
108
	.supports_tv = 1,
109
	.has_fbc = 1,
110
	.ring_mask = RENDER_RING,
111
	GEN_DEFAULT_PIPEOFFSETS,
112 113
};

114
static const struct intel_device_info intel_i965g_info = {
115
	.gen = 4, .is_broadwater = 1, .num_pipes = 2,
116
	.has_hotplug = 1,
117
	.has_overlay = 1,
118
	.ring_mask = RENDER_RING,
119
	GEN_DEFAULT_PIPEOFFSETS,
120 121
};

122
static const struct intel_device_info intel_i965gm_info = {
123
	.gen = 4, .is_crestline = 1, .num_pipes = 2,
124
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
125
	.has_overlay = 1,
126
	.supports_tv = 1,
127
	.ring_mask = RENDER_RING,
128
	GEN_DEFAULT_PIPEOFFSETS,
129 130
};

131
static const struct intel_device_info intel_g33_info = {
132
	.gen = 3, .is_g33 = 1, .num_pipes = 2,
133
	.need_gfx_hws = 1, .has_hotplug = 1,
134
	.has_overlay = 1,
135
	.ring_mask = RENDER_RING,
136
	GEN_DEFAULT_PIPEOFFSETS,
137 138
};

139
static const struct intel_device_info intel_g45_info = {
140
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
141
	.has_pipe_cxsr = 1, .has_hotplug = 1,
142
	.ring_mask = RENDER_RING | BSD_RING,
143
	GEN_DEFAULT_PIPEOFFSETS,
144 145
};

146
static const struct intel_device_info intel_gm45_info = {
147
	.gen = 4, .is_g4x = 1, .num_pipes = 2,
148
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
149
	.has_pipe_cxsr = 1, .has_hotplug = 1,
150
	.supports_tv = 1,
151
	.ring_mask = RENDER_RING | BSD_RING,
152
	GEN_DEFAULT_PIPEOFFSETS,
153 154
};

155
static const struct intel_device_info intel_pineview_info = {
156
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
157
	.need_gfx_hws = 1, .has_hotplug = 1,
158
	.has_overlay = 1,
159
	GEN_DEFAULT_PIPEOFFSETS,
160 161
};

162
static const struct intel_device_info intel_ironlake_d_info = {
163
	.gen = 5, .num_pipes = 2,
164
	.need_gfx_hws = 1, .has_hotplug = 1,
165
	.ring_mask = RENDER_RING | BSD_RING,
166
	GEN_DEFAULT_PIPEOFFSETS,
167 168
};

169
static const struct intel_device_info intel_ironlake_m_info = {
170
	.gen = 5, .is_mobile = 1, .num_pipes = 2,
171
	.need_gfx_hws = 1, .has_hotplug = 1,
172
	.has_fbc = 1,
173
	.ring_mask = RENDER_RING | BSD_RING,
174
	GEN_DEFAULT_PIPEOFFSETS,
175 176
};

177
static const struct intel_device_info intel_sandybridge_d_info = {
178
	.gen = 6, .num_pipes = 2,
179
	.need_gfx_hws = 1, .has_hotplug = 1,
180
	.has_fbc = 1,
181
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
182
	.has_llc = 1,
183
	GEN_DEFAULT_PIPEOFFSETS,
184 185
};

186
static const struct intel_device_info intel_sandybridge_m_info = {
187
	.gen = 6, .is_mobile = 1, .num_pipes = 2,
188
	.need_gfx_hws = 1, .has_hotplug = 1,
189
	.has_fbc = 1,
190
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
191
	.has_llc = 1,
192
	GEN_DEFAULT_PIPEOFFSETS,
193 194
};

195 196 197
#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
198
	.has_fbc = 1, \
199
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
200
	.has_llc = 1
201

202
static const struct intel_device_info intel_ivybridge_d_info = {
203 204
	GEN7_FEATURES,
	.is_ivybridge = 1,
205
	GEN_DEFAULT_PIPEOFFSETS,
206 207 208
};

static const struct intel_device_info intel_ivybridge_m_info = {
209 210 211
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
212
	GEN_DEFAULT_PIPEOFFSETS,
213 214
};

215 216 217 218
static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
219
	GEN_DEFAULT_PIPEOFFSETS,
220 221
};

222
static const struct intel_device_info intel_valleyview_m_info = {
223 224 225
	GEN7_FEATURES,
	.is_mobile = 1,
	.num_pipes = 2,
226
	.is_valleyview = 1,
227
	.display_mmio_offset = VLV_DISPLAY_BASE,
228
	.has_fbc = 0, /* legal, last one wins */
B
Ben Widawsky 已提交
229
	.has_llc = 0, /* legal, last one wins */
230
	GEN_DEFAULT_PIPEOFFSETS,
231 232 233
};

static const struct intel_device_info intel_valleyview_d_info = {
234 235
	GEN7_FEATURES,
	.num_pipes = 2,
236
	.is_valleyview = 1,
237
	.display_mmio_offset = VLV_DISPLAY_BASE,
238
	.has_fbc = 0, /* legal, last one wins */
B
Ben Widawsky 已提交
239
	.has_llc = 0, /* legal, last one wins */
240
	GEN_DEFAULT_PIPEOFFSETS,
241 242
};

243
static const struct intel_device_info intel_haswell_d_info = {
244 245
	GEN7_FEATURES,
	.is_haswell = 1,
246
	.has_ddi = 1,
247
	.has_fpga_dbg = 1,
248
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
249
	GEN_DEFAULT_PIPEOFFSETS,
250 251 252
};

static const struct intel_device_info intel_haswell_m_info = {
253 254 255
	GEN7_FEATURES,
	.is_haswell = 1,
	.is_mobile = 1,
256
	.has_ddi = 1,
257
	.has_fpga_dbg = 1,
258
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
259
	GEN_DEFAULT_PIPEOFFSETS,
260 261
};

B
Ben Widawsky 已提交
262
static const struct intel_device_info intel_broadwell_d_info = {
263
	.gen = 8, .num_pipes = 3,
B
Ben Widawsky 已提交
264 265 266 267
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.has_llc = 1,
	.has_ddi = 1,
B
Ben Widawsky 已提交
268
	.has_fbc = 1,
269
	GEN_DEFAULT_PIPEOFFSETS,
B
Ben Widawsky 已提交
270 271 272
};

static const struct intel_device_info intel_broadwell_m_info = {
273
	.gen = 8, .is_mobile = 1, .num_pipes = 3,
B
Ben Widawsky 已提交
274 275 276 277
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.has_llc = 1,
	.has_ddi = 1,
B
Ben Widawsky 已提交
278
	.has_fbc = 1,
279
	GEN_DEFAULT_PIPEOFFSETS,
B
Ben Widawsky 已提交
280 281
};

282 283 284
static const struct intel_device_info intel_broadwell_gt3d_info = {
	.gen = 8, .num_pipes = 3,
	.need_gfx_hws = 1, .has_hotplug = 1,
285
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
286 287 288 289 290 291 292 293 294
	.has_llc = 1,
	.has_ddi = 1,
	.has_fbc = 1,
	GEN_DEFAULT_PIPEOFFSETS,
};

static const struct intel_device_info intel_broadwell_gt3m_info = {
	.gen = 8, .is_mobile = 1, .num_pipes = 3,
	.need_gfx_hws = 1, .has_hotplug = 1,
295
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
296 297 298 299 300 301
	.has_llc = 1,
	.has_ddi = 1,
	.has_fbc = 1,
	GEN_DEFAULT_PIPEOFFSETS,
};

302 303 304 305 306 307 308 309 310
static const struct intel_device_info intel_cherryview_info = {
	.is_preliminary = 1,
	.gen = 8, .num_pipes = 2,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.is_valleyview = 1,
	.display_mmio_offset = VLV_DISPLAY_BASE,
};

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
#define INTEL_PCI_IDS \
	INTEL_I830_IDS(&intel_i830_info),	\
	INTEL_I845G_IDS(&intel_845g_info),	\
	INTEL_I85X_IDS(&intel_i85x_info),	\
	INTEL_I865G_IDS(&intel_i865g_info),	\
	INTEL_I915G_IDS(&intel_i915g_info),	\
	INTEL_I915GM_IDS(&intel_i915gm_info),	\
	INTEL_I945G_IDS(&intel_i945g_info),	\
	INTEL_I945GM_IDS(&intel_i945gm_info),	\
	INTEL_I965G_IDS(&intel_i965g_info),	\
	INTEL_G33_IDS(&intel_g33_info),		\
	INTEL_I965GM_IDS(&intel_i965gm_info),	\
	INTEL_GM45_IDS(&intel_gm45_info), 	\
	INTEL_G45_IDS(&intel_g45_info), 	\
	INTEL_PINEVIEW_IDS(&intel_pineview_info),	\
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),	\
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),	\
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),	\
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),	\
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),	\
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),	\
	INTEL_HSW_D_IDS(&intel_haswell_d_info), \
	INTEL_HSW_M_IDS(&intel_haswell_m_info), \
	INTEL_VLV_M_IDS(&intel_valleyview_m_info),	\
B
Ben Widawsky 已提交
342
	INTEL_VLV_D_IDS(&intel_valleyview_d_info),	\
343 344 345
	INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),	\
	INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),	\
	INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),	\
346 347
	INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
	INTEL_CHV_IDS(&intel_cherryview_info)
348

349
static const struct pci_device_id pciidlist[] = {		/* aka */
350
	INTEL_PCI_IDS,
351
	{0, 0, 0}
L
Linus Torvalds 已提交
352 353
};

J
Jesse Barnes 已提交
354 355 356 357
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

358
void intel_detect_pch(struct drm_device *dev)
359 360
{
	struct drm_i915_private *dev_priv = dev->dev_private;
361
	struct pci_dev *pch = NULL;
362

B
Ben Widawsky 已提交
363 364 365 366 367 368 369 370
	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
	if (INTEL_INFO(dev)->num_pipes == 0) {
		dev_priv->pch_type = PCH_NOP;
		return;
	}

371 372 373 374 375
	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
376 377 378 379 380
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
381
	 */
382
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
383
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
384
			unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
385
			dev_priv->pch_id = id;
386

387 388 389
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
390
				WARN_ON(!IS_GEN5(dev));
391
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
392 393
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
394
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
J
Jesse Barnes 已提交
395 396 397
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
398
				DRM_DEBUG_KMS("Found PantherPoint PCH\n");
399
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
400 401 402
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
403
				WARN_ON(!IS_HASWELL(dev));
404
				WARN_ON(IS_ULT(dev));
405 406 407 408 409 410
			} else if (IS_BROADWELL(dev)) {
				dev_priv->pch_type = PCH_LPT;
				dev_priv->pch_id =
					INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
				DRM_DEBUG_KMS("This is Broadwell, assuming "
					      "LynxPoint LP PCH\n");
411 412 413 414 415
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
				WARN_ON(!IS_HASWELL(dev));
				WARN_ON(!IS_ULT(dev));
416 417 418
			} else
				continue;

419
			break;
420 421
		}
	}
422
	if (!pch)
423 424 425
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
426 427
}

428 429 430
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
431
		return false;
432

433 434
	if (i915.semaphores >= 0)
		return i915.semaphores;
435

436 437 438 439
	/* Until we get further testing... */
	if (IS_GEN8(dev))
		return false;

440
#ifdef CONFIG_INTEL_IOMMU
441
	/* Enable semaphores on SNB when IO remapping is off */
442 443 444
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif
445

446
	return true;
447 448
}

449
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
450
{
451
	struct drm_i915_private *dev_priv = dev->dev_private;
452
	struct drm_crtc *crtc;
453

454 455
	intel_runtime_pm_get(dev_priv);

456 457 458 459 460
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

461 462
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
463
	intel_display_set_init_power(dev_priv, true);
464

465 466
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
467 468
	pci_save_state(dev->pdev);

469
	/* If KMS is active, we do the leavevt stuff here */
470
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
471 472
		int error;

473
		error = i915_gem_suspend(dev);
474
		if (error) {
475
			dev_err(&dev->pdev->dev,
476 477 478
				"GEM idle failed, resume might fail\n");
			return error;
		}
479

480 481
		cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);

482
		drm_irq_uninstall(dev);
483
		dev_priv->enable_hotplug_processing = false;
484 485 486 487
		/*
		 * Disable CRTCs directly since we want to preserve sw state
		 * for _thaw.
		 */
488
		mutex_lock(&dev->mode_config.mutex);
489
		for_each_crtc(dev, crtc)
490
			dev_priv->display.crtc_disable(crtc);
491
		mutex_unlock(&dev->mode_config.mutex);
492 493

		intel_modeset_suspend_hw(dev);
494 495
	}

496 497
	i915_gem_suspend_gtt_mappings(dev);

498 499
	i915_save_state(dev);

500
	intel_opregion_fini(dev);
501
	intel_uncore_fini(dev);
502

503
	console_lock();
504
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
505 506
	console_unlock();

507 508
	dev_priv->suspend_count++;

509
	return 0;
510 511
}

512
int i915_suspend(struct drm_device *dev, pm_message_t state)
513 514 515 516 517 518 519 520 521 522 523 524
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

525 526 527

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
528

529 530 531 532
	error = i915_drm_freeze(dev);
	if (error)
		return error;

533 534 535 536 537
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
538 539 540 541

	return 0;
}

542 543 544 545 546 547 548 549
void intel_console_resume(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private,
			     console_resume_work);
	struct drm_device *dev = dev_priv->dev;

	console_lock();
550
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
551 552 553
	console_unlock();
}

554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
static void intel_resume_hotplug(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	mutex_lock(&mode_config->mutex);
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

	mutex_unlock(&mode_config->mutex);

	/* Just fire off a uevent and let userspace tell us what to do */
	drm_helper_hpd_irq_event(dev);
}

572
static int i915_drm_thaw_early(struct drm_device *dev)
J
Jesse Barnes 已提交
573
{
574
	struct drm_i915_private *dev_priv = dev->dev_private;
575

576
	intel_uncore_early_sanitize(dev);
577
	intel_uncore_sanitize(dev);
578 579 580 581 582 583 584 585
	intel_power_domains_init_hw(dev_priv);

	return 0;
}

static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
586 587 588 589 590 591 592 593

	if (drm_core_check_feature(dev, DRIVER_MODESET) &&
	    restore_gtt_mappings) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

594
	i915_restore_state(dev);
595
	intel_opregion_setup(dev);
596

597 598
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
P
Paulo Zanoni 已提交
599
		intel_init_pch_refclk(dev);
600
		drm_mode_config_reset(dev);
601

602
		mutex_lock(&dev->struct_mutex);
603 604 605 606
		if (i915_gem_init_hw(dev)) {
			DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
			atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
		}
607
		mutex_unlock(&dev->struct_mutex);
608

609
		/* We need working interrupts for modeset enabling ... */
610
		drm_irq_install(dev, dev->pdev->irq);
611

612
		intel_modeset_init_hw(dev);
613 614 615 616

		drm_modeset_lock_all(dev);
		intel_modeset_setup_hw_state(dev, true);
		drm_modeset_unlock_all(dev);
617 618 619 620 621 622 623

		/*
		 * ... but also need to make sure that hotplug processing
		 * doesn't cause havoc. Like in the driver load code we don't
		 * bother with the tiny race here where we might loose hotplug
		 * notifications.
		 * */
624
		intel_hpd_init(dev);
625
		dev_priv->enable_hotplug_processing = true;
626 627
		/* Config may have changed between suspend and resume */
		intel_resume_hotplug(dev);
J
Jesse Barnes 已提交
628
	}
629

630 631
	intel_opregion_init(dev);

632 633 634 635 636 637
	/*
	 * The console lock can be pretty contented on resume due
	 * to all the printk activity.  Try to keep it out of the hot
	 * path of resume if possible.
	 */
	if (console_trylock()) {
638
		intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
639 640 641 642 643
		console_unlock();
	} else {
		schedule_work(&dev_priv->console_resume_work);
	}

644 645 646
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
647 648

	intel_runtime_pm_put(dev_priv);
649
	return 0;
650 651
}

652 653
static int i915_drm_thaw(struct drm_device *dev)
{
654
	if (drm_core_check_feature(dev, DRIVER_MODESET))
655
		i915_check_and_clear_faults(dev);
656

657
	return __i915_drm_thaw(dev, true);
658 659
}

660
static int i915_resume_early(struct drm_device *dev)
661
{
662 663 664
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

665 666 667 668 669 670 671 672 673
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
674 675 676 677 678
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

679 680 681 682 683 684 685 686
	return i915_drm_thaw_early(dev);
}

int i915_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

687 688
	/*
	 * Platforms with opregion should have sane BIOS, older ones (gen3 and
689 690
	 * earlier) need to restore the GTT mappings since the BIOS might clear
	 * all our scratch PTEs.
691
	 */
692
	ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
693 694 695 696 697
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
698 699
}

700 701 702 703 704 705 706 707
static int i915_resume_legacy(struct drm_device *dev)
{
	i915_resume_early(dev);
	i915_resume(dev);

	return 0;
}

708
/**
709
 * i915_reset - reset chip after a hang
710 711 712 713 714 715 716 717 718 719 720 721 722
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
723
int i915_reset(struct drm_device *dev)
724
{
725
	struct drm_i915_private *dev_priv = dev->dev_private;
726
	bool simulated;
727
	int ret;
728

729
	if (!i915.reset)
C
Chris Wilson 已提交
730 731
		return 0;

732
	mutex_lock(&dev->struct_mutex);
733

734
	i915_gem_reset(dev);
735

736 737
	simulated = dev_priv->gpu_error.stop_rings != 0;

738 739 740 741 742 743 744
	ret = intel_gpu_reset(dev);

	/* Also reset the gpu hangman. */
	if (simulated) {
		DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
		dev_priv->gpu_error.stop_rings = 0;
		if (ret == -ENODEV) {
745 746
			DRM_INFO("Reset not implemented, but ignoring "
				 "error for simulated gpu hangs\n");
747 748
			ret = 0;
		}
749
	}
750

751
	if (ret) {
752
		DRM_ERROR("Failed to reset chip: %i\n", ret);
753
		mutex_unlock(&dev->struct_mutex);
754
		return ret;
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
772 773
			!dev_priv->ums.mm_suspended) {
		dev_priv->ums.mm_suspended = 0;
774

775
		ret = i915_gem_init_hw(dev);
776
		mutex_unlock(&dev->struct_mutex);
777 778 779 780
		if (ret) {
			DRM_ERROR("Failed hw init on reset %d\n", ret);
			return ret;
		}
781

782 783 784 785 786
		/*
		 * FIXME: This is horribly race against concurrent pageflip and
		 * vblank wait ioctls since they can observe dev->irqs_disabled
		 * being false when they shouldn't be able to.
		 */
787
		drm_irq_uninstall(dev);
788
		drm_irq_install(dev, dev->pdev->irq);
J
Jeff McGee 已提交
789 790 791 792 793

		/* rps/rc6 re-init is necessary to restore state lost after the
		 * reset and the re-install of drm irq. Skip for ironlake per
		 * previous concerns that it doesn't respond well to some forms
		 * of re-init after reset. */
794
		if (INTEL_INFO(dev)->gen > 5)
795
			intel_reset_gt_powersave(dev);
J
Jeff McGee 已提交
796

797
		intel_hpd_init(dev);
798 799
	} else {
		mutex_unlock(&dev->struct_mutex);
800 801 802 803 804
	}

	return 0;
}

805
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
806
{
807 808 809
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

810
	if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
811 812 813 814 815
		DRM_INFO("This hardware requires preliminary hardware support.\n"
			 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
		return -ENODEV;
	}

816 817 818 819 820 821 822 823
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

D
Daniel Vetter 已提交
824
	driver.driver_features &= ~(DRIVER_USE_AGP);
825

826
	return drm_get_pci_dev(pdev, ent, &driver);
827 828 829 830 831 832 833 834 835 836
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

837
static int i915_pm_suspend(struct device *dev)
838
{
839 840
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
841

842 843 844 845
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
846

847 848 849
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
	return i915_drm_freeze(drm_dev);
}

static int i915_pm_suspend_late(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	/*
	 * We have a suspedn ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
869

870 871
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
872

873
	return 0;
874 875
}

876 877 878 879 880 881 882 883
static int i915_pm_resume_early(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume_early(drm_dev);
}

884
static int i915_pm_resume(struct device *dev)
885
{
886 887 888 889
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
890 891
}

892
static int i915_pm_freeze(struct device *dev)
893
{
894 895 896 897 898 899 900 901 902
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
903 904
}

905 906 907 908 909 910 911 912
static int i915_pm_thaw_early(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw_early(drm_dev);
}

913
static int i915_pm_thaw(struct device *dev)
914
{
915 916 917 918
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
919 920
}

921
static int i915_pm_poweroff(struct device *dev)
922
{
923 924 925
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

926
	return i915_drm_freeze(drm_dev);
927 928
}

929
static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
930
{
P
Paulo Zanoni 已提交
931
	hsw_enable_pc8(dev_priv);
932 933

	return 0;
934 935
}

936
static int snb_runtime_resume(struct drm_i915_private *dev_priv)
937 938 939 940
{
	struct drm_device *dev = dev_priv->dev;

	intel_init_pch_refclk(dev);
941 942

	return 0;
943 944
}

945
static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
946
{
P
Paulo Zanoni 已提交
947
	hsw_disable_pc8(dev_priv);
948 949

	return 0;
950 951
}

952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
	s->gfx_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
		I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
		I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);

#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
	/* Wait for a previous force-off to settle */
	if (force_on) {
1155
		err = wait_for(!COND, 20);
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
		if (err) {
			DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
				  I915_READ(VLV_GTLC_SURVIVABILITY_REG));
			return err;
		}
	}

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

1172
	err = wait_for(COND, 20);
1173 1174 1175 1176 1177 1178 1179 1180
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
#undef COND
}

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
	u32 val;
	int err = 0;

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
	      allow)
	err = wait_for(COND, 1);
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
	return err;
#undef COND
}

static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				 bool wait_for_on)
{
	u32 mask;
	u32 val;
	int err;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;
#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
	if (COND)
		return 0;

	DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
			wait_for_on ? "on" : "off",
			I915_READ(VLV_GTLC_PW_STATUS));

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
	 */
	err = wait_for(COND, 3);
	if (err)
		DRM_ERROR("timeout waiting for GT wells to go %s\n",
			  wait_for_on ? "on" : "off");

	return err;
#undef COND
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

	DRM_ERROR("GT register access while GT waking disabled\n");
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
	(void)vlv_wait_for_gt_wells(dev_priv, false);

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
	vlv_save_gunit_s0ix_state(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

	vlv_restore_gunit_s0ix_state(dev_priv);

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

	intel_init_clock_gating(dev);
	i915_gem_restore_fences(dev);

	return ret;
}

1312
static int intel_runtime_suspend(struct device *device)
1313 1314 1315 1316
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1317
	int ret;
1318

1319
	if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1320 1321
		return -ENODEV;

1322
	WARN_ON(!HAS_RUNTIME_PM(dev));
1323
	assert_force_wake_inactive(dev_priv);
1324 1325 1326

	DRM_DEBUG_KMS("Suspending device\n");

1327 1328 1329 1330 1331 1332
	/*
	 * rps.work can't be rearmed here, since we get here only after making
	 * sure the GPU is idle and the RPS freq is set to the minimum. See
	 * intel_mark_idle().
	 */
	cancel_work_sync(&dev_priv->rps.work);
1333 1334
	intel_runtime_pm_disable_interrupts(dev);

1335 1336 1337 1338
	if (IS_GEN6(dev)) {
		ret = 0;
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		ret = hsw_runtime_suspend(dev_priv);
1339 1340
	} else if (IS_VALLEYVIEW(dev)) {
		ret = vlv_runtime_suspend(dev_priv);
1341 1342
	} else {
		ret = -ENODEV;
1343
		WARN_ON(1);
1344 1345 1346 1347 1348 1349 1350 1351
	}

	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
		intel_runtime_pm_restore_interrupts(dev);

		return ret;
	}
1352

1353 1354
	i915_gem_release_all_mmaps(dev_priv);

1355
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1356
	dev_priv->pm.suspended = true;
1357 1358 1359 1360 1361 1362 1363 1364 1365

	/*
	 * current versions of firmware which depend on this opregion
	 * notification have repurposed the D1 definition to mean
	 * "runtime suspended" vs. what you would normally expect (D3)
	 * to distinguish it from notifications that might be sent
	 * via the suspend path.
	 */
	intel_opregion_notify_adapter(dev, PCI_D1);
1366

1367
	DRM_DEBUG_KMS("Device suspended\n");
1368 1369 1370
	return 0;
}

1371
static int intel_runtime_resume(struct device *device)
1372 1373 1374 1375
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1376
	int ret;
1377 1378 1379 1380 1381

	WARN_ON(!HAS_RUNTIME_PM(dev));

	DRM_DEBUG_KMS("Resuming device\n");

1382
	intel_opregion_notify_adapter(dev, PCI_D0);
1383 1384
	dev_priv->pm.suspended = false;

1385 1386 1387 1388
	if (IS_GEN6(dev)) {
		ret = snb_runtime_resume(dev_priv);
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		ret = hsw_runtime_resume(dev_priv);
1389 1390
	} else if (IS_VALLEYVIEW(dev)) {
		ret = vlv_runtime_resume(dev_priv);
1391
	} else {
1392
		WARN_ON(1);
1393 1394
		ret = -ENODEV;
	}
1395

1396 1397 1398 1399
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1400 1401 1402
	i915_gem_init_swizzling(dev);
	gen6_update_ring_freq(dev);

1403
	intel_runtime_pm_restore_interrupts(dev);
1404
	intel_reset_gt_powersave(dev);
1405

1406 1407 1408 1409 1410 1411
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
1412 1413
}

1414
static const struct dev_pm_ops i915_pm_ops = {
1415
	.suspend = i915_pm_suspend,
1416 1417
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1418 1419
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
1420
	.thaw_early = i915_pm_thaw_early,
1421 1422
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
1423
	.restore_early = i915_pm_resume_early,
1424
	.restore = i915_pm_resume,
1425 1426
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1427 1428
};

1429
static const struct vm_operations_struct i915_gem_vm_ops = {
1430
	.fault = i915_gem_fault,
1431 1432
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
1433 1434
};

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
1449
static struct drm_driver driver = {
1450 1451
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1452
	 */
1453
	.driver_features =
D
Daniel Vetter 已提交
1454
	    DRIVER_USE_AGP |
1455 1456
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
	    DRIVER_RENDER,
1457
	.load = i915_driver_load,
J
Jesse Barnes 已提交
1458
	.unload = i915_driver_unload,
1459
	.open = i915_driver_open,
1460 1461
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
1462
	.postclose = i915_driver_postclose,
1463 1464 1465

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
1466
	.resume = i915_resume_legacy,
1467

1468
	.device_is_agp = i915_driver_device_is_agp,
1469 1470
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
1471
#if defined(CONFIG_DEBUG_FS)
1472 1473
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
1474
#endif
1475
	.gem_free_object = i915_gem_free_object,
1476
	.gem_vm_ops = &i915_gem_vm_ops,
1477 1478 1479 1480 1481 1482

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1483 1484
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
1485
	.dumb_destroy = drm_gem_dumb_destroy,
L
Linus Torvalds 已提交
1486
	.ioctls = i915_ioctls,
1487
	.fops = &i915_driver_fops,
1488 1489 1490 1491 1492 1493
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1494 1495
};

1496 1497 1498 1499 1500 1501 1502 1503
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1504 1505 1506
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
1518
	if (i915.modeset != 0)
J
Jesse Barnes 已提交
1519 1520
		driver.driver_features |= DRIVER_MODESET;
#endif
1521
	if (i915.modeset == 1)
J
Jesse Barnes 已提交
1522 1523 1524
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
1525
	if (vgacon_text_force() && i915.modeset == -1)
J
Jesse Barnes 已提交
1526 1527 1528
		driver.driver_features &= ~DRIVER_MODESET;
#endif

D
Daniel Vetter 已提交
1529
	if (!(driver.driver_features & DRIVER_MODESET)) {
1530
		driver.get_vblank_timestamp = NULL;
D
Daniel Vetter 已提交
1531 1532 1533 1534 1535
#ifndef CONFIG_DRM_I915_UMS
		/* Silently fail loading to not upset userspace. */
		return 0;
#endif
	}
1536

1537
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1538 1539 1540 1541
}

static void __exit i915_exit(void)
{
1542 1543 1544 1545 1546
#ifndef CONFIG_DRM_I915_UMS
	if (!(driver.driver_features & DRIVER_MODESET))
		return; /* Never loaded a driver. */
#endif

1547
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1548 1549 1550 1551 1552
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
1553 1554
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1555
MODULE_LICENSE("GPL and additional rights");