main.c 67.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (c) 2008 Atheros Communications Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/nl80211.h>
S
Sujith 已提交
18
#include "ath9k.h"
19 20 21 22 23 24 25 26 27 28

#define ATH_PCI_VERSION "0.1"

static char *dev_info = "ath9k";

MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/* We use the hw_value as an index into our private channel structure */

#define CHAN2G(_freq, _idx)  { \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 30, \
}

#define CHAN5G(_freq, _idx) { \
	.band = IEEE80211_BAND_5GHZ, \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 30, \
}

/* Some 2 GHz radios are actually tunable on 2312-2732
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_2ghz_chantable[] = {
	CHAN2G(2412, 0), /* Channel 1 */
	CHAN2G(2417, 1), /* Channel 2 */
	CHAN2G(2422, 2), /* Channel 3 */
	CHAN2G(2427, 3), /* Channel 4 */
	CHAN2G(2432, 4), /* Channel 5 */
	CHAN2G(2437, 5), /* Channel 6 */
	CHAN2G(2442, 6), /* Channel 7 */
	CHAN2G(2447, 7), /* Channel 8 */
	CHAN2G(2452, 8), /* Channel 9 */
	CHAN2G(2457, 9), /* Channel 10 */
	CHAN2G(2462, 10), /* Channel 11 */
	CHAN2G(2467, 11), /* Channel 12 */
	CHAN2G(2472, 12), /* Channel 13 */
	CHAN2G(2484, 13), /* Channel 14 */
};

/* Some 5 GHz radios are actually tunable on XXXX-YYYY
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_5ghz_chantable[] = {
	/* _We_ call this UNII 1 */
	CHAN5G(5180, 14), /* Channel 36 */
	CHAN5G(5200, 15), /* Channel 40 */
	CHAN5G(5220, 16), /* Channel 44 */
	CHAN5G(5240, 17), /* Channel 48 */
	/* _We_ call this UNII 2 */
	CHAN5G(5260, 18), /* Channel 52 */
	CHAN5G(5280, 19), /* Channel 56 */
	CHAN5G(5300, 20), /* Channel 60 */
	CHAN5G(5320, 21), /* Channel 64 */
	/* _We_ call this "Middle band" */
	CHAN5G(5500, 22), /* Channel 100 */
	CHAN5G(5520, 23), /* Channel 104 */
	CHAN5G(5540, 24), /* Channel 108 */
	CHAN5G(5560, 25), /* Channel 112 */
	CHAN5G(5580, 26), /* Channel 116 */
	CHAN5G(5600, 27), /* Channel 120 */
	CHAN5G(5620, 28), /* Channel 124 */
	CHAN5G(5640, 29), /* Channel 128 */
	CHAN5G(5660, 30), /* Channel 132 */
	CHAN5G(5680, 31), /* Channel 136 */
	CHAN5G(5700, 32), /* Channel 140 */
	/* _We_ call this UNII 3 */
	CHAN5G(5745, 33), /* Channel 149 */
	CHAN5G(5765, 34), /* Channel 153 */
	CHAN5G(5785, 35), /* Channel 157 */
	CHAN5G(5805, 36), /* Channel 161 */
	CHAN5G(5825, 37), /* Channel 165 */
};

100 101
static void ath_cache_conf_rate(struct ath_softc *sc,
				struct ieee80211_conf *conf)
S
Sujith 已提交
102
{
103 104 105 106 107 108 109 110 111 112 113
	switch (conf->channel->band) {
	case IEEE80211_BAND_2GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
114
		else
115 116 117 118 119 120 121 122 123 124 125 126 127 128
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
		else
129 130
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11A];
131 132
		break;
	default:
133
		BUG_ON(1);
134 135
		break;
	}
S
Sujith 已提交
136 137 138 139
}

static void ath_update_txpow(struct ath_softc *sc)
{
140
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
141 142
	u32 txpow;

S
Sujith 已提交
143 144
	if (sc->curtxpow != sc->config.txpowlimit) {
		ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
S
Sujith 已提交
145 146
		/* read back in case value is clamped */
		ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
S
Sujith 已提交
147
		sc->curtxpow = txpow;
S
Sujith 已提交
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
	}
}

static u8 parse_mpdudensity(u8 mpdudensity)
{
	/*
	 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
	 *   0 for no restriction
	 *   1 for 1/4 us
	 *   2 for 1/2 us
	 *   3 for 1 us
	 *   4 for 2 us
	 *   5 for 4 us
	 *   6 for 8 us
	 *   7 for 16 us
	 */
	switch (mpdudensity) {
	case 0:
		return 0;
	case 1:
	case 2:
	case 3:
		/* Our lower layer calculations limit our precision to
		   1 microsecond */
		return 1;
	case 4:
		return 2;
	case 5:
		return 4;
	case 6:
		return 8;
	case 7:
		return 16;
	default:
		return 0;
	}
}

static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
{
	struct ath_rate_table *rate_table = NULL;
	struct ieee80211_supported_band *sband;
	struct ieee80211_rate *rate;
	int i, maxrates;

	switch (band) {
	case IEEE80211_BAND_2GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
		break;
	default:
		break;
	}

	if (rate_table == NULL)
		return;

	sband = &sc->sbands[band];
	rate = sc->rates[band];

	if (rate_table->rate_cnt > ATH_RATE_MAX)
		maxrates = ATH_RATE_MAX;
	else
		maxrates = rate_table->rate_cnt;

	for (i = 0; i < maxrates; i++) {
		rate[i].bitrate = rate_table->info[i].ratekbps / 100;
		rate[i].hw_value = rate_table->info[i].ratecode;
218 219 220 221 222
		if (rate_table->info[i].short_preamble) {
			rate[i].hw_value_short = rate_table->info[i].ratecode |
				rate_table->info[i].short_preamble;
			rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
		}
S
Sujith 已提交
223
		sband->n_bitrates++;
224

S
Sujith 已提交
225 226
		DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
			rate[i].bitrate / 10, rate[i].hw_value);
S
Sujith 已提交
227 228 229 230 231 232 233 234 235 236
	}
}

/*
 * Set/change channels.  If the channel is really being changed, it's done
 * by reseting the chip.  To accomplish this we must first cleanup any pending
 * DMA, then restart stuff.
*/
static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
{
237
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
238
	bool fastcc = true, stopped;
239
	struct ieee80211_hw *hw = sc->hw;
240 241
	struct ieee80211_channel *channel = hw->conf.channel;
	int r;
S
Sujith 已提交
242 243 244 245

	if (sc->sc_flags & SC_OP_INVALID)
		return -EIO;

246 247
	ath9k_ps_wakeup(sc);

248 249 250 251 252 253 254 255 256 257
	/*
	 * This is only performed if the channel settings have
	 * actually changed.
	 *
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
	 */
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
258
	ath_drain_all_txq(sc, false);
259
	stopped = ath_stoprecv(sc);
S
Sujith 已提交
260

261 262 263
	/* XXX: do not flush receive queue here. We don't want
	 * to flush data frames already in queue because of
	 * changing channel. */
S
Sujith 已提交
264

265 266 267 268 269
	if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
		fastcc = false;

	DPRINTF(sc, ATH_DBG_CONFIG,
		"(%u MHz) -> (%u MHz), chanwidth: %d\n",
270
		sc->sc_ah->curchan->channel,
271
		channel->center_freq, sc->tx_chan_width);
S
Sujith 已提交
272

273 274 275 276 277 278 279 280 281 282
	spin_lock_bh(&sc->sc_resetlock);

	r = ath9k_hw_reset(ah, hchan, fastcc);
	if (r) {
		DPRINTF(sc, ATH_DBG_FATAL,
			"Unable to reset channel (%u Mhz) "
			"reset status %u\n",
			channel->center_freq, r);
		spin_unlock_bh(&sc->sc_resetlock);
		return r;
S
Sujith 已提交
283
	}
284 285 286 287 288 289 290 291 292 293 294 295 296
	spin_unlock_bh(&sc->sc_resetlock);

	sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
	sc->sc_flags &= ~SC_OP_FULL_RESET;

	if (ath_startrecv(sc) != 0) {
		DPRINTF(sc, ATH_DBG_FATAL,
			"Unable to restart recv logic\n");
		return -EIO;
	}

	ath_cache_conf_rate(sc, &hw->conf);
	ath_update_txpow(sc);
S
Sujith 已提交
297
	ath9k_hw_set_interrupts(ah, sc->imask);
298
	ath9k_ps_restore(sc);
S
Sujith 已提交
299 300 301 302 303 304 305 306 307 308 309 310 311
	return 0;
}

/*
 *  This routine performs the periodic noise floor calibration function
 *  that is used to adjust and optimize the chip performance.  This
 *  takes environmental changes (location, temperature) into account.
 *  When the task is complete, it reschedules itself depending on the
 *  appropriate interval that was calculated.
 */
static void ath_ani_calibrate(unsigned long data)
{
	struct ath_softc *sc;
312
	struct ath_hw *ah;
S
Sujith 已提交
313 314 315 316 317 318 319 320 321 322 323 324 325
	bool longcal = false;
	bool shortcal = false;
	bool aniflag = false;
	unsigned int timestamp = jiffies_to_msecs(jiffies);
	u32 cal_interval;

	sc = (struct ath_softc *)data;
	ah = sc->sc_ah;

	/*
	* don't calibrate when we're scanning.
	* we are most likely not on our home channel.
	*/
S
Sujith 已提交
326
	if (sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)
S
Sujith 已提交
327 328 329
		return;

	/* Long calibration runs independently of short calibration. */
S
Sujith 已提交
330
	if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
S
Sujith 已提交
331
		longcal = true;
S
Sujith 已提交
332
		DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
S
Sujith 已提交
333
		sc->ani.longcal_timer = timestamp;
S
Sujith 已提交
334 335
	}

S
Sujith 已提交
336 337 338
	/* Short calibration applies only while caldone is false */
	if (!sc->ani.caldone) {
		if ((timestamp - sc->ani.shortcal_timer) >=
S
Sujith 已提交
339 340
		    ATH_SHORT_CALINTERVAL) {
			shortcal = true;
S
Sujith 已提交
341
			DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
S
Sujith 已提交
342 343
			sc->ani.shortcal_timer = timestamp;
			sc->ani.resetcal_timer = timestamp;
S
Sujith 已提交
344 345
		}
	} else {
S
Sujith 已提交
346
		if ((timestamp - sc->ani.resetcal_timer) >=
S
Sujith 已提交
347
		    ATH_RESTART_CALINTERVAL) {
S
Sujith 已提交
348 349 350
			sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
			if (sc->ani.caldone)
				sc->ani.resetcal_timer = timestamp;
S
Sujith 已提交
351 352 353 354
		}
	}

	/* Verify whether we must check ANI */
S
Sujith 已提交
355
	if ((timestamp - sc->ani.checkani_timer) >=
S
Sujith 已提交
356 357
	   ATH_ANI_POLLINTERVAL) {
		aniflag = true;
S
Sujith 已提交
358
		sc->ani.checkani_timer = timestamp;
S
Sujith 已提交
359 360 361 362 363 364
	}

	/* Skip all processing if there's nothing to do. */
	if (longcal || shortcal || aniflag) {
		/* Call ANI routine if necessary */
		if (aniflag)
S
Sujith 已提交
365
			ath9k_hw_ani_monitor(ah, &sc->nodestats,
366
					     ah->curchan);
S
Sujith 已提交
367 368 369 370 371

		/* Perform calibration if necessary */
		if (longcal || shortcal) {
			bool iscaldone = false;

372
			if (ath9k_hw_calibrate(ah, ah->curchan,
S
Sujith 已提交
373
					       sc->rx_chainmask, longcal,
S
Sujith 已提交
374 375
					       &iscaldone)) {
				if (longcal)
S
Sujith 已提交
376
					sc->ani.noise_floor =
S
Sujith 已提交
377
						ath9k_hw_getchan_noise(ah,
378
							       ah->curchan);
S
Sujith 已提交
379 380

				DPRINTF(sc, ATH_DBG_ANI,
S
Sujith 已提交
381
					"calibrate chan %u/%x nf: %d\n",
382 383
					ah->curchan->channel,
					ah->curchan->channelFlags,
S
Sujith 已提交
384
					sc->ani.noise_floor);
S
Sujith 已提交
385 386
			} else {
				DPRINTF(sc, ATH_DBG_ANY,
S
Sujith 已提交
387
					"calibrate chan %u/%x failed\n",
388 389
					ah->curchan->channel,
					ah->curchan->channelFlags);
S
Sujith 已提交
390
			}
S
Sujith 已提交
391
			sc->ani.caldone = iscaldone;
S
Sujith 已提交
392 393 394 395 396 397 398 399
		}
	}

	/*
	* Set timer interval based on previous results.
	* The interval must be the shortest necessary to satisfy ANI,
	* short calibration and long calibration.
	*/
400
	cal_interval = ATH_LONG_CALINTERVAL;
401
	if (sc->sc_ah->config.enable_ani)
402
		cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
S
Sujith 已提交
403
	if (!sc->ani.caldone)
S
Sujith 已提交
404 405
		cal_interval = min(cal_interval, (u32)ATH_SHORT_CALINTERVAL);

S
Sujith 已提交
406
	mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
S
Sujith 已提交
407 408 409 410 411
}

/*
 * Update tx/rx chainmask. For legacy association,
 * hard code chainmask to 1x1, for 11n association, use
412 413
 * the chainmask configuration, for bt coexistence, use
 * the chainmask configuration even in legacy mode.
S
Sujith 已提交
414 415 416 417
 */
static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
{
	sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
418
	if (is_ht ||
419 420 421
	    (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
		sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
		sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
S
Sujith 已提交
422
	} else {
S
Sujith 已提交
423 424
		sc->tx_chainmask = 1;
		sc->rx_chainmask = 1;
S
Sujith 已提交
425 426
	}

S
Sujith 已提交
427
	DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
S
Sujith 已提交
428
		sc->tx_chainmask, sc->rx_chainmask);
S
Sujith 已提交
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
}

static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an;

	an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR)
		ath_tx_node_init(sc, an);

	an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
			     sta->ht_cap.ampdu_factor);
	an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
}

static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR)
		ath_tx_node_cleanup(sc, an);
}

static void ath9k_tasklet(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *)data;
S
Sujith 已提交
456
	u32 status = sc->intrstatus;
S
Sujith 已提交
457 458 459 460 461 462 463 464 465

	if (status & ATH9K_INT_FATAL) {
		/* need a chip reset */
		ath_reset(sc, false);
		return;
	} else {

		if (status &
		    (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
S
Sujith 已提交
466
			spin_lock_bh(&sc->rx.rxflushlock);
S
Sujith 已提交
467
			ath_rx_tasklet(sc, 0);
S
Sujith 已提交
468
			spin_unlock_bh(&sc->rx.rxflushlock);
S
Sujith 已提交
469 470 471 472 473 474 475
		}
		/* XXX: optimize this */
		if (status & ATH9K_INT_TX)
			ath_tx_tasklet(sc);
	}

	/* re-enable hardware interrupt */
S
Sujith 已提交
476
	ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
S
Sujith 已提交
477 478
}

479
irqreturn_t ath_isr(int irq, void *dev)
S
Sujith 已提交
480 481
{
	struct ath_softc *sc = dev;
482
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
	enum ath9k_int status;
	bool sched = false;

	do {
		if (sc->sc_flags & SC_OP_INVALID) {
			/*
			 * The hardware is not ready/present, don't
			 * touch anything. Note this can happen early
			 * on if the IRQ is shared.
			 */
			return IRQ_NONE;
		}
		if (!ath9k_hw_intrpend(ah)) {	/* shared irq, not for us */
			return IRQ_NONE;
		}

		/*
		 * Figure out the reason(s) for the interrupt.  Note
		 * that the hal returns a pseudo-ISR that may include
		 * bits we haven't explicitly enabled so we mask the
		 * value to insure we only process bits we requested.
		 */
		ath9k_hw_getisr(ah, &status);	/* NB: clears ISR too */

S
Sujith 已提交
507
		status &= sc->imask;	/* discard unasked-for bits */
S
Sujith 已提交
508 509 510 511 512 513 514 515

		/*
		 * If there are no status bits set, then this interrupt was not
		 * for me (should have been caught above).
		 */
		if (!status)
			return IRQ_NONE;

S
Sujith 已提交
516
		sc->intrstatus = status;
S
Sujith 已提交
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562

		if (status & ATH9K_INT_FATAL) {
			/* need a chip reset */
			sched = true;
		} else if (status & ATH9K_INT_RXORN) {
			/* need a chip reset */
			sched = true;
		} else {
			if (status & ATH9K_INT_SWBA) {
				/* schedule a tasklet for beacon handling */
				tasklet_schedule(&sc->bcon_tasklet);
			}
			if (status & ATH9K_INT_RXEOL) {
				/*
				 * NB: the hardware should re-read the link when
				 *     RXE bit is written, but it doesn't work
				 *     at least on older hardware revs.
				 */
				sched = true;
			}

			if (status & ATH9K_INT_TXURN)
				/* bump tx trigger level */
				ath9k_hw_updatetxtriglevel(ah, true);
			/* XXX: optimize this */
			if (status & ATH9K_INT_RX)
				sched = true;
			if (status & ATH9K_INT_TX)
				sched = true;
			if (status & ATH9K_INT_BMISS)
				sched = true;
			/* carrier sense timeout */
			if (status & ATH9K_INT_CST)
				sched = true;
			if (status & ATH9K_INT_MIB) {
				/*
				 * Disable interrupts until we service the MIB
				 * interrupt; otherwise it will continue to
				 * fire.
				 */
				ath9k_hw_set_interrupts(ah, 0);
				/*
				 * Let the hal handle the event. We assume
				 * it will clear whatever condition caused
				 * the interrupt.
				 */
S
Sujith 已提交
563 564
				ath9k_hw_procmibevent(ah, &sc->nodestats);
				ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
565 566
			}
			if (status & ATH9K_INT_TIM_TIMER) {
567
				if (!(ah->caps.hw_caps &
S
Sujith 已提交
568 569 570
				      ATH9K_HW_CAP_AUTOSLEEP)) {
					/* Clear RxAbort bit so that we can
					 * receive frames */
571
					ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
S
Sujith 已提交
572 573
					ath9k_hw_setrxabort(ah, 0);
					sched = true;
574
					sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
S
Sujith 已提交
575 576
				}
			}
577 578 579 580
			if (status & ATH9K_INT_TSFOOR) {
				/* FIXME: Handle this interrupt for power save */
				sched = true;
			}
S
Sujith 已提交
581 582 583
		}
	} while (0);

584 585
	ath_debug_stat_interrupt(sc, status);

S
Sujith 已提交
586 587
	if (sched) {
		/* turn off every interrupt except SWBA */
S
Sujith 已提交
588
		ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
S
Sujith 已提交
589 590 591 592 593 594
		tasklet_schedule(&sc->intr_tq);
	}

	return IRQ_HANDLED;
}

595
static u32 ath_get_extchanmode(struct ath_softc *sc,
596
			       struct ieee80211_channel *chan,
S
Sujith 已提交
597
			       enum nl80211_channel_type channel_type)
598 599 600 601 602
{
	u32 chanmode = 0;

	switch (chan->band) {
	case IEEE80211_BAND_2GHZ:
S
Sujith 已提交
603 604 605
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
606
			chanmode = CHANNEL_G_HT20;
S
Sujith 已提交
607 608
			break;
		case NL80211_CHAN_HT40PLUS:
609
			chanmode = CHANNEL_G_HT40PLUS;
S
Sujith 已提交
610 611
			break;
		case NL80211_CHAN_HT40MINUS:
612
			chanmode = CHANNEL_G_HT40MINUS;
S
Sujith 已提交
613 614
			break;
		}
615 616
		break;
	case IEEE80211_BAND_5GHZ:
S
Sujith 已提交
617 618 619
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
620
			chanmode = CHANNEL_A_HT20;
S
Sujith 已提交
621 622
			break;
		case NL80211_CHAN_HT40PLUS:
623
			chanmode = CHANNEL_A_HT40PLUS;
S
Sujith 已提交
624 625
			break;
		case NL80211_CHAN_HT40MINUS:
626
			chanmode = CHANNEL_A_HT40MINUS;
S
Sujith 已提交
627 628
			break;
		}
629 630 631 632 633 634 635 636
		break;
	default:
		break;
	}

	return chanmode;
}

S
Sujith 已提交
637 638 639 640 641 642 643 644 645 646
static int ath_keyset(struct ath_softc *sc, u16 keyix,
	       struct ath9k_keyval *hk, const u8 mac[ETH_ALEN])
{
	bool status;

	status = ath9k_hw_set_keycache_entry(sc->sc_ah,
		keyix, hk, mac, false);

	return status != false;
}
647

648
static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
649 650 651
			   struct ath9k_keyval *hk,
			   const u8 *addr)
{
652 653
	const u8 *key_rxmic;
	const u8 *key_txmic;
654

655 656
	key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
	key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
657 658 659

	if (addr == NULL) {
		/* Group key installation */
660 661
		memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
		return ath_keyset(sc, keyix, hk, addr);
662
	}
S
Sujith 已提交
663
	if (!sc->splitmic) {
664 665 666 667 668 669
		/*
		 * data key goes at first index,
		 * the hal handles the MIC keys at index+64.
		 */
		memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
		memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
670
		return ath_keyset(sc, keyix, hk, addr);
671 672 673 674 675 676
	}
	/*
	 * TX key goes at first index, RX key at +32.
	 * The hal handles the MIC keys at index+64.
	 */
	memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
677
	if (!ath_keyset(sc, keyix, hk, NULL)) {
678 679
		/* Txmic entry failed. No need to proceed further */
		DPRINTF(sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
680
			"Setting TX MIC Key Failed\n");
681 682 683 684 685
		return 0;
	}

	memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
	/* XXX delete tx key on failure? */
686 687 688 689 690 691 692
	return ath_keyset(sc, keyix + 32, hk, addr);
}

static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
{
	int i;

S
Sujith 已提交
693 694 695
	for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
		if (test_bit(i, sc->keymap) ||
		    test_bit(i + 64, sc->keymap))
696
			continue; /* At least one part of TKIP key allocated */
S
Sujith 已提交
697 698 699
		if (sc->splitmic &&
		    (test_bit(i + 32, sc->keymap) ||
		     test_bit(i + 64 + 32, sc->keymap)))
700 701 702 703 704 705 706 707 708 709 710 711 712
			continue; /* At least one part of TKIP key allocated */

		/* Found a free slot for a TKIP key */
		return i;
	}
	return -1;
}

static int ath_reserve_key_cache_slot(struct ath_softc *sc)
{
	int i;

	/* First, try to find slots that would not be available for TKIP. */
S
Sujith 已提交
713 714 715 716 717 718
	if (sc->splitmic) {
		for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
			if (!test_bit(i, sc->keymap) &&
			    (test_bit(i + 32, sc->keymap) ||
			     test_bit(i + 64, sc->keymap) ||
			     test_bit(i + 64 + 32, sc->keymap)))
719
				return i;
S
Sujith 已提交
720 721 722 723
			if (!test_bit(i + 32, sc->keymap) &&
			    (test_bit(i, sc->keymap) ||
			     test_bit(i + 64, sc->keymap) ||
			     test_bit(i + 64 + 32, sc->keymap)))
724
				return i + 32;
S
Sujith 已提交
725 726 727 728
			if (!test_bit(i + 64, sc->keymap) &&
			    (test_bit(i , sc->keymap) ||
			     test_bit(i + 32, sc->keymap) ||
			     test_bit(i + 64 + 32, sc->keymap)))
729
				return i + 64;
S
Sujith 已提交
730 731 732 733
			if (!test_bit(i + 64 + 32, sc->keymap) &&
			    (test_bit(i, sc->keymap) ||
			     test_bit(i + 32, sc->keymap) ||
			     test_bit(i + 64, sc->keymap)))
734
				return i + 64 + 32;
735 736
		}
	} else {
S
Sujith 已提交
737 738 739
		for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
			if (!test_bit(i, sc->keymap) &&
			    test_bit(i + 64, sc->keymap))
740
				return i;
S
Sujith 已提交
741 742
			if (test_bit(i, sc->keymap) &&
			    !test_bit(i + 64, sc->keymap))
743 744 745 746 747
				return i + 64;
		}
	}

	/* No partially used TKIP slots, pick any available slot */
S
Sujith 已提交
748
	for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
749 750 751 752 753
		/* Do not allow slots that could be needed for TKIP group keys
		 * to be used. This limitation could be removed if we know that
		 * TKIP will not be used. */
		if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
			continue;
S
Sujith 已提交
754
		if (sc->splitmic) {
755 756 757 758 759 760
			if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
				continue;
			if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
				continue;
		}

S
Sujith 已提交
761
		if (!test_bit(i, sc->keymap))
762 763 764 765 766
			return i; /* Found a free slot for a key */
	}

	/* No free slot found */
	return -1;
767 768 769
}

static int ath_key_config(struct ath_softc *sc,
770
			  struct ieee80211_sta *sta,
771 772 773 774 775
			  struct ieee80211_key_conf *key)
{
	struct ath9k_keyval hk;
	const u8 *mac = NULL;
	int ret = 0;
776
	int idx;
777 778 779 780 781 782 783 784 785 786 787 788 789 790

	memset(&hk, 0, sizeof(hk));

	switch (key->alg) {
	case ALG_WEP:
		hk.kv_type = ATH9K_CIPHER_WEP;
		break;
	case ALG_TKIP:
		hk.kv_type = ATH9K_CIPHER_TKIP;
		break;
	case ALG_CCMP:
		hk.kv_type = ATH9K_CIPHER_AES_CCM;
		break;
	default:
J
Jouni Malinen 已提交
791
		return -EOPNOTSUPP;
792 793
	}

794
	hk.kv_len = key->keylen;
795 796
	memcpy(hk.kv_val, key->key, key->keylen);

797 798 799 800 801 802
	if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
		/* For now, use the default keys for broadcast keys. This may
		 * need to change with virtual interfaces. */
		idx = key->keyidx;
	} else if (key->keyidx) {
		struct ieee80211_vif *vif;
803

804 805 806 807
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

S
Sujith 已提交
808
		vif = sc->vifs[0];
809 810 811 812 813 814
		if (vif->type != NL80211_IFTYPE_AP) {
			/* Only keyidx 0 should be used with unicast key, but
			 * allow this for client mode for now. */
			idx = key->keyidx;
		} else
			return -EIO;
815
	} else {
816 817 818 819
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

820 821 822 823 824
		if (key->alg == ALG_TKIP)
			idx = ath_reserve_key_cache_slot_tkip(sc);
		else
			idx = ath_reserve_key_cache_slot(sc);
		if (idx < 0)
J
Jouni Malinen 已提交
825
			return -ENOSPC; /* no free key cache entries */
826 827 828
	}

	if (key->alg == ALG_TKIP)
829
		ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac);
830
	else
831
		ret = ath_keyset(sc, idx, &hk, mac);
832 833 834 835

	if (!ret)
		return -EIO;

S
Sujith 已提交
836
	set_bit(idx, sc->keymap);
837
	if (key->alg == ALG_TKIP) {
S
Sujith 已提交
838 839 840 841
		set_bit(idx + 64, sc->keymap);
		if (sc->splitmic) {
			set_bit(idx + 32, sc->keymap);
			set_bit(idx + 64 + 32, sc->keymap);
842 843 844 845
		}
	}

	return idx;
846 847 848 849
}

static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
{
850 851 852 853
	ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
	if (key->hw_key_idx < IEEE80211_WEP_NKID)
		return;

S
Sujith 已提交
854
	clear_bit(key->hw_key_idx, sc->keymap);
855 856
	if (key->alg != ALG_TKIP)
		return;
857

S
Sujith 已提交
858 859 860 861
	clear_bit(key->hw_key_idx + 64, sc->keymap);
	if (sc->splitmic) {
		clear_bit(key->hw_key_idx + 32, sc->keymap);
		clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
862
	}
863 864
}

865 866
static void setup_ht_cap(struct ath_softc *sc,
			 struct ieee80211_sta_ht_cap *ht_info)
867
{
S
Sujith 已提交
868 869
#define	ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3	/* 2 ^ 16 */
#define	ATH9K_HT_CAP_MPDUDENSITY_8 0x6		/* 8 usec */
870

J
Johannes Berg 已提交
871 872 873 874 875
	ht_info->ht_supported = true;
	ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
		       IEEE80211_HT_CAP_SM_PS |
		       IEEE80211_HT_CAP_SGI_40 |
		       IEEE80211_HT_CAP_DSSSCCK40;
876

S
Sujith 已提交
877 878
	ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
	ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
879

J
Johannes Berg 已提交
880 881
	/* set up supported mcs set */
	memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
882

S
Sujith 已提交
883
	switch(sc->rx_chainmask) {
884 885 886
	case 1:
		ht_info->mcs.rx_mask[0] = 0xff;
		break;
S
Sujith 已提交
887
	case 3:
888 889 890 891 892 893 894 895
	case 5:
	case 7:
	default:
		ht_info->mcs.rx_mask[0] = 0xff;
		ht_info->mcs.rx_mask[1] = 0xff;
		break;
	}

J
Johannes Berg 已提交
896
	ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
897 898
}

899
static void ath9k_bss_assoc_info(struct ath_softc *sc,
S
Sujith 已提交
900
				 struct ieee80211_vif *vif,
901
				 struct ieee80211_bss_conf *bss_conf)
902
{
S
Sujith 已提交
903
	struct ath_vif *avp = (void *)vif->drv_priv;
904

905
	if (bss_conf->assoc) {
S
Sujith 已提交
906
		DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
S
Sujith 已提交
907
			bss_conf->aid, sc->curbssid);
908

909
		/* New association, store aid */
910
		if (avp->av_opmode == NL80211_IFTYPE_STATION) {
S
Sujith 已提交
911
			sc->curaid = bss_conf->aid;
S
Sujith 已提交
912
			ath9k_hw_write_associd(sc);
913
		}
914

915 916 917
		/* Configure the beacon */
		ath_beacon_config(sc, 0);
		sc->sc_flags |= SC_OP_BEACONS;
918

919
		/* Reset rssi stats */
S
Sujith 已提交
920 921 922 923
		sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
		sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
		sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
		sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
924

925
		/* Start ANI */
S
Sujith 已提交
926
		mod_timer(&sc->ani.timer,
927 928
			jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));

929
	} else {
S
Sujith 已提交
930
		DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
S
Sujith 已提交
931
		sc->curaid = 0;
932
	}
933
}
934

935 936 937
/********************************/
/*	 LED functions		*/
/********************************/
938

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
static void ath_led_blink_work(struct work_struct *work)
{
	struct ath_softc *sc = container_of(work, struct ath_softc,
					    ath_led_blink_work.work);

	if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
		return;
	ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
			  (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);

	queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
			   (sc->sc_flags & SC_OP_LED_ON) ?
			   msecs_to_jiffies(sc->led_off_duration) :
			   msecs_to_jiffies(sc->led_on_duration));

	sc->led_on_duration =
			max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
	sc->led_off_duration =
			max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
	sc->led_on_cnt = sc->led_off_cnt = 0;
	if (sc->sc_flags & SC_OP_LED_ON)
		sc->sc_flags &= ~SC_OP_LED_ON;
	else
		sc->sc_flags |= SC_OP_LED_ON;
}

965 966 967 968 969
static void ath_led_brightness(struct led_classdev *led_cdev,
			       enum led_brightness brightness)
{
	struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
	struct ath_softc *sc = led->sc;
970

971 972 973
	switch (brightness) {
	case LED_OFF:
		if (led->led_type == ATH_LED_ASSOC ||
974 975 976
		    led->led_type == ATH_LED_RADIO) {
			ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
				(led->led_type == ATH_LED_RADIO));
977
			sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
978 979 980 981 982
			if (led->led_type == ATH_LED_RADIO)
				sc->sc_flags &= ~SC_OP_LED_ON;
		} else {
			sc->led_off_cnt++;
		}
983 984
		break;
	case LED_FULL:
985
		if (led->led_type == ATH_LED_ASSOC) {
986
			sc->sc_flags |= SC_OP_LED_ASSOCIATED;
987 988 989 990 991 992 993 994
			queue_delayed_work(sc->hw->workqueue,
					   &sc->ath_led_blink_work, 0);
		} else if (led->led_type == ATH_LED_RADIO) {
			ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
			sc->sc_flags |= SC_OP_LED_ON;
		} else {
			sc->led_on_cnt++;
		}
995 996 997
		break;
	default:
		break;
998
	}
999
}
1000

1001 1002 1003 1004
static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
			    char *trigger)
{
	int ret;
1005

1006 1007 1008 1009
	led->sc = sc;
	led->led_cdev.name = led->name;
	led->led_cdev.default_trigger = trigger;
	led->led_cdev.brightness_set = ath_led_brightness;
1010

1011 1012 1013 1014 1015 1016 1017 1018
	ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
	if (ret)
		DPRINTF(sc, ATH_DBG_FATAL,
			"Failed to register led:%s", led->name);
	else
		led->registered = 1;
	return ret;
}
1019

1020 1021 1022 1023 1024
static void ath_unregister_led(struct ath_led *led)
{
	if (led->registered) {
		led_classdev_unregister(&led->led_cdev);
		led->registered = 0;
1025 1026 1027
	}
}

1028
static void ath_deinit_leds(struct ath_softc *sc)
1029
{
1030
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
1031 1032 1033 1034 1035 1036 1037
	ath_unregister_led(&sc->assoc_led);
	sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
	ath_unregister_led(&sc->tx_led);
	ath_unregister_led(&sc->rx_led);
	ath_unregister_led(&sc->radio_led);
	ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
}
1038

1039 1040 1041 1042
static void ath_init_leds(struct ath_softc *sc)
{
	char *trigger;
	int ret;
1043

1044 1045 1046 1047 1048
	/* Configure gpio 1 for output */
	ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
	/* LED off, active low */
	ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
S
Sujith 已提交
1049

1050 1051
	INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);

1052 1053
	trigger = ieee80211_get_radio_led_name(sc->hw);
	snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
D
Danny Kukawka 已提交
1054
		"ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
1055 1056 1057 1058
	ret = ath_register_led(sc, &sc->radio_led, trigger);
	sc->radio_led.led_type = ATH_LED_RADIO;
	if (ret)
		goto fail;
S
Sujith 已提交
1059

1060 1061
	trigger = ieee80211_get_assoc_led_name(sc->hw);
	snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
D
Danny Kukawka 已提交
1062
		"ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
1063 1064 1065 1066
	ret = ath_register_led(sc, &sc->assoc_led, trigger);
	sc->assoc_led.led_type = ATH_LED_ASSOC;
	if (ret)
		goto fail;
1067

1068 1069
	trigger = ieee80211_get_tx_led_name(sc->hw);
	snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
D
Danny Kukawka 已提交
1070
		"ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
1071 1072 1073 1074
	ret = ath_register_led(sc, &sc->tx_led, trigger);
	sc->tx_led.led_type = ATH_LED_TX;
	if (ret)
		goto fail;
1075

1076 1077
	trigger = ieee80211_get_rx_led_name(sc->hw);
	snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
D
Danny Kukawka 已提交
1078
		"ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
1079 1080 1081 1082
	ret = ath_register_led(sc, &sc->rx_led, trigger);
	sc->rx_led.led_type = ATH_LED_RX;
	if (ret)
		goto fail;
1083

1084 1085 1086 1087
	return;

fail:
	ath_deinit_leds(sc);
1088 1089
}

1090
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
S
Sujith 已提交
1091

1092 1093 1094 1095 1096 1097
/*******************/
/*	Rfkill	   */
/*******************/

static void ath_radio_enable(struct ath_softc *sc)
{
1098
	struct ath_hw *ah = sc->sc_ah;
1099 1100
	struct ieee80211_channel *channel = sc->hw->conf.channel;
	int r;
1101

1102
	ath9k_ps_wakeup(sc);
1103
	spin_lock_bh(&sc->sc_resetlock);
1104

1105
	r = ath9k_hw_reset(ah, ah->curchan, false);
1106 1107

	if (r) {
1108
		DPRINTF(sc, ATH_DBG_FATAL,
1109 1110 1111
			"Unable to reset channel %u (%uMhz) ",
			"reset status %u\n",
			channel->center_freq, r);
1112 1113 1114 1115 1116 1117
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath_update_txpow(sc);
	if (ath_startrecv(sc) != 0) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1118
			"Unable to restart recv logic\n");
1119 1120 1121 1122 1123 1124 1125
		return;
	}

	if (sc->sc_flags & SC_OP_BEACONS)
		ath_beacon_config(sc, ATH_IF_ID_ANY);	/* restart beacons */

	/* Re-Enable  interrupts */
S
Sujith 已提交
1126
	ath9k_hw_set_interrupts(ah, sc->imask);
1127 1128 1129 1130 1131 1132 1133

	/* Enable LED */
	ath9k_hw_cfg_output(ah, ATH_LED_PIN,
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
	ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);

	ieee80211_wake_queues(sc->hw);
1134
	ath9k_ps_restore(sc);
1135 1136 1137 1138
}

static void ath_radio_disable(struct ath_softc *sc)
{
1139
	struct ath_hw *ah = sc->sc_ah;
1140 1141
	struct ieee80211_channel *channel = sc->hw->conf.channel;
	int r;
1142

1143
	ath9k_ps_wakeup(sc);
1144 1145 1146 1147 1148 1149 1150 1151 1152
	ieee80211_stop_queues(sc->hw);

	/* Disable LED */
	ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
	ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);

	/* Disable interrupts */
	ath9k_hw_set_interrupts(ah, 0);

S
Sujith 已提交
1153
	ath_drain_all_txq(sc, false);	/* clear pending tx frames */
1154 1155 1156 1157
	ath_stoprecv(sc);		/* turn off frame recv */
	ath_flushrecv(sc);		/* flush recv queue */

	spin_lock_bh(&sc->sc_resetlock);
1158
	r = ath9k_hw_reset(ah, ah->curchan, false);
1159
	if (r) {
1160
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1161
			"Unable to reset channel %u (%uMhz) "
1162 1163
			"reset status %u\n",
			channel->center_freq, r);
1164 1165 1166 1167 1168
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath9k_hw_phy_disable(ah);
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1169
	ath9k_ps_restore(sc);
1170 1171 1172 1173
}

static bool ath_is_rfkill_set(struct ath_softc *sc)
{
1174
	struct ath_hw *ah = sc->sc_ah;
1175

1176 1177
	return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
				  ah->rfkill_polarity;
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
}

/* h/w rfkill poll function */
static void ath_rfkill_poll(struct work_struct *work)
{
	struct ath_softc *sc = container_of(work, struct ath_softc,
					    rf_kill.rfkill_poll.work);
	bool radio_on;

	if (sc->sc_flags & SC_OP_INVALID)
		return;

	radio_on = !ath_is_rfkill_set(sc);

	/*
	 * enable/disable radio only when there is a
	 * state change in RF switch
	 */
	if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
		enum rfkill_state state;

		if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
			state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
				: RFKILL_STATE_HARD_BLOCKED;
		} else if (radio_on) {
			ath_radio_enable(sc);
			state = RFKILL_STATE_UNBLOCKED;
		} else {
			ath_radio_disable(sc);
			state = RFKILL_STATE_HARD_BLOCKED;
		}

		if (state == RFKILL_STATE_HARD_BLOCKED)
			sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
		else
			sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;

		rfkill_force_state(sc->rf_kill.rfkill, state);
	}

	queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
			   msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
}

/* s/w rfkill handler */
static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
{
	struct ath_softc *sc = data;

	switch (state) {
	case RFKILL_STATE_SOFT_BLOCKED:
		if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
		    SC_OP_RFKILL_SW_BLOCKED)))
			ath_radio_disable(sc);
		sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
		return 0;
	case RFKILL_STATE_UNBLOCKED:
		if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
			sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
			if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
				DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
S
Sujith 已提交
1239
					"radio as it is disabled by h/w\n");
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
				return -EPERM;
			}
			ath_radio_enable(sc);
		}
		return 0;
	default:
		return -EINVAL;
	}
}

/* Init s/w rfkill */
static int ath_init_sw_rfkill(struct ath_softc *sc)
{
	sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
					     RFKILL_TYPE_WLAN);
	if (!sc->rf_kill.rfkill) {
		DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
		return -ENOMEM;
	}

	snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
D
Danny Kukawka 已提交
1261
		"ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
	sc->rf_kill.rfkill->data = sc;
	sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
	sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
	sc->rf_kill.rfkill->user_claim_unsupported = 1;

	return 0;
}

/* Deinitialize rfkill */
static void ath_deinit_rfkill(struct ath_softc *sc)
{
1274
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1275 1276 1277 1278 1279 1280 1281 1282
		cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);

	if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
		rfkill_unregister(sc->rf_kill.rfkill);
		sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
		sc->rf_kill.rfkill = NULL;
	}
}
S
Sujith 已提交
1283 1284 1285

static int ath_start_rfkill_poll(struct ath_softc *sc)
{
1286
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
S
Sujith 已提交
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
		queue_delayed_work(sc->hw->workqueue,
				   &sc->rf_kill.rfkill_poll, 0);

	if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
		if (rfkill_register(sc->rf_kill.rfkill)) {
			DPRINTF(sc, ATH_DBG_FATAL,
				"Unable to register rfkill\n");
			rfkill_free(sc->rf_kill.rfkill);

			/* Deinitialize the device */
1297
			ath_cleanup(sc);
S
Sujith 已提交
1298 1299 1300 1301 1302 1303 1304 1305
			return -EIO;
		} else {
			sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
		}
	}

	return 0;
}
1306 1307
#endif /* CONFIG_RFKILL */

1308
void ath_cleanup(struct ath_softc *sc)
1309 1310 1311 1312 1313 1314 1315
{
	ath_detach(sc);
	free_irq(sc->irq, sc);
	ath_bus_cleanup(sc);
	ieee80211_free_hw(sc->hw);
}

1316
void ath_detach(struct ath_softc *sc)
1317
{
1318
	struct ieee80211_hw *hw = sc->hw;
S
Sujith 已提交
1319
	int i = 0;
1320

1321 1322
	ath9k_ps_wakeup(sc);

S
Sujith 已提交
1323
	DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
1324

1325
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1326 1327
	ath_deinit_rfkill(sc);
#endif
1328 1329 1330
	ath_deinit_leds(sc);

	ieee80211_unregister_hw(hw);
1331 1332
	ath_rx_cleanup(sc);
	ath_tx_cleanup(sc);
1333

S
Sujith 已提交
1334 1335
	tasklet_kill(&sc->intr_tq);
	tasklet_kill(&sc->bcon_tasklet);
1336

S
Sujith 已提交
1337 1338
	if (!(sc->sc_flags & SC_OP_INVALID))
		ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
1339

S
Sujith 已提交
1340 1341 1342
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1343
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1344 1345

	ath9k_hw_detach(sc->sc_ah);
1346
	ath9k_exit_debug(sc);
1347
	ath9k_ps_restore(sc);
1348 1349
}

S
Sujith 已提交
1350 1351
static int ath_init(u16 devid, struct ath_softc *sc)
{
1352
	struct ath_hw *ah = NULL;
S
Sujith 已提交
1353 1354 1355 1356 1357 1358
	int status;
	int error = 0, i;
	int csz = 0;

	/* XXX: hardware will not be ready until ath_open() being called */
	sc->sc_flags |= SC_OP_INVALID;
1359

1360 1361
	if (ath9k_init_debug(sc) < 0)
		printk(KERN_ERR "Unable to create debugfs files\n");
S
Sujith 已提交
1362 1363

	spin_lock_init(&sc->sc_resetlock);
1364
	mutex_init(&sc->mutex);
S
Sujith 已提交
1365 1366 1367 1368 1369 1370 1371 1372
	tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
	tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
		     (unsigned long)sc);

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
1373
	ath_read_cachesize(sc, &csz);
S
Sujith 已提交
1374
	/* XXX assert csz is non-zero */
S
Sujith 已提交
1375
	sc->cachelsz = csz << 2;	/* convert to bytes */
S
Sujith 已提交
1376

1377
	ah = ath9k_hw_attach(devid, sc, &status);
S
Sujith 已提交
1378 1379
	if (ah == NULL) {
		DPRINTF(sc, ATH_DBG_FATAL,
1380
			"Unable to attach hardware; HAL status %d\n", status);
S
Sujith 已提交
1381 1382 1383 1384 1385 1386
		error = -ENXIO;
		goto bad;
	}
	sc->sc_ah = ah;

	/* Get the hardware key cache size. */
1387
	sc->keymax = ah->caps.keycache_size;
S
Sujith 已提交
1388
	if (sc->keymax > ATH_KEYMAX) {
S
Sujith 已提交
1389
		DPRINTF(sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
1390
			"Warning, using only %u entries in %u key cache\n",
S
Sujith 已提交
1391 1392
			ATH_KEYMAX, sc->keymax);
		sc->keymax = ATH_KEYMAX;
S
Sujith 已提交
1393 1394 1395 1396 1397 1398
	}

	/*
	 * Reset the key cache since some parts do not
	 * reset the contents on initial power up.
	 */
S
Sujith 已提交
1399
	for (i = 0; i < sc->keymax; i++)
S
Sujith 已提交
1400 1401
		ath9k_hw_keyreset(ah, (u16) i);

1402
	if (ath9k_regd_init(sc->sc_ah))
S
Sujith 已提交
1403 1404 1405
		goto bad;

	/* default to MONITOR mode */
1406
	sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
1407

S
Sujith 已提交
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	/* Setup rate tables */

	ath_rate_attach(sc);
	ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
	ath_setup_rates(sc, IEEE80211_BAND_5GHZ);

	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that the hal handles reseting
	 * these queues at the needed time.
	 */
S
Sujith 已提交
1420 1421
	sc->beacon.beaconq = ath_beaconq_setup(ah);
	if (sc->beacon.beaconq == -1) {
S
Sujith 已提交
1422
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1423
			"Unable to setup a beacon xmit queue\n");
S
Sujith 已提交
1424 1425 1426
		error = -EIO;
		goto bad2;
	}
S
Sujith 已提交
1427 1428
	sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
	if (sc->beacon.cabq == NULL) {
S
Sujith 已提交
1429
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1430
			"Unable to setup CAB xmit queue\n");
S
Sujith 已提交
1431 1432 1433 1434
		error = -EIO;
		goto bad2;
	}

S
Sujith 已提交
1435
	sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
S
Sujith 已提交
1436 1437
	ath_cabq_update(sc);

S
Sujith 已提交
1438 1439
	for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
		sc->tx.hwq_map[i] = -1;
S
Sujith 已提交
1440 1441 1442 1443 1444

	/* Setup data queues */
	/* NB: ensure BK queue is the lowest priority h/w queue */
	if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1445
			"Unable to setup xmit queue for BK traffic\n");
S
Sujith 已提交
1446 1447 1448 1449 1450 1451
		error = -EIO;
		goto bad2;
	}

	if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1452
			"Unable to setup xmit queue for BE traffic\n");
S
Sujith 已提交
1453 1454 1455 1456 1457
		error = -EIO;
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1458
			"Unable to setup xmit queue for VI traffic\n");
S
Sujith 已提交
1459 1460 1461 1462 1463
		error = -EIO;
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1464
			"Unable to setup xmit queue for VO traffic\n");
S
Sujith 已提交
1465 1466 1467 1468 1469 1470 1471
		error = -EIO;
		goto bad2;
	}

	/* Initializes the noise floor to a reasonable default value.
	 * Later on this will be updated during ANI processing. */

S
Sujith 已提交
1472 1473
	sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
	setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
S
Sujith 已提交
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498

	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)) {
		/*
		 * Whether we should enable h/w TKIP MIC.
		 * XXX: if we don't support WME TKIP MIC, then we wouldn't
		 * report WMM capable, so it's always safe to turn on
		 * TKIP MIC in this case.
		 */
		ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
				       0, 1, NULL);
	}

	/*
	 * Check whether the separate key cache entries
	 * are required to handle both tx+rx MIC keys.
	 * With split mic keys the number of stations is limited
	 * to 27 otherwise 59.
	 */
	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				      ATH9K_CIPHER_MIC, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
				      0, NULL))
S
Sujith 已提交
1499
		sc->splitmic = 1;
S
Sujith 已提交
1500 1501 1502 1503 1504 1505

	/* turn on mcast key search if possible */
	if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
		(void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
					     1, NULL);

S
Sujith 已提交
1506
	sc->config.txpowlimit = ATH_TXPOWER_MAX;
S
Sujith 已提交
1507 1508

	/* 11n Capabilities */
1509
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
S
Sujith 已提交
1510 1511 1512 1513
		sc->sc_flags |= SC_OP_TXAGGR;
		sc->sc_flags |= SC_OP_RXAGGR;
	}

1514 1515
	sc->tx_chainmask = ah->caps.tx_chainmask;
	sc->rx_chainmask = ah->caps.rx_chainmask;
S
Sujith 已提交
1516 1517

	ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
S
Sujith 已提交
1518
	sc->rx.defant = ath9k_hw_getdefantenna(ah);
S
Sujith 已提交
1519

1520
	if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) {
S
Sujith 已提交
1521
		memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
S
Sujith 已提交
1522
		ATH_SET_VIF_BSSID_MASK(sc->bssidmask);
S
Sujith 已提交
1523
		ath9k_hw_setbssidmask(sc);
S
Sujith 已提交
1524 1525
	}

S
Sujith 已提交
1526
	sc->beacon.slottime = ATH9K_SLOT_TIME_9;	/* default to short slot time */
S
Sujith 已提交
1527 1528

	/* initialize beacon slots */
S
Sujith 已提交
1529 1530
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
		sc->beacon.bslot[i] = ATH_IF_ID_ANY;
S
Sujith 已提交
1531 1532

	/* save MISC configurations */
S
Sujith 已提交
1533
	sc->config.swBeaconProcess = 1;
S
Sujith 已提交
1534 1535 1536

	/* setup channels and rates */

1537
	sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
S
Sujith 已提交
1538 1539 1540
	sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
		sc->rates[IEEE80211_BAND_2GHZ];
	sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
1541 1542
	sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
		ARRAY_SIZE(ath9k_2ghz_chantable);
S
Sujith 已提交
1543

1544
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
1545
		sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
S
Sujith 已提交
1546 1547 1548
		sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
			sc->rates[IEEE80211_BAND_5GHZ];
		sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
1549 1550
		sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
			ARRAY_SIZE(ath9k_5ghz_chantable);
S
Sujith 已提交
1551 1552
	}

1553
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
1554 1555
		ath9k_hw_btcoex_enable(sc->sc_ah);

S
Sujith 已提交
1556 1557 1558 1559 1560
	return 0;
bad2:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1561
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1562 1563 1564
bad:
	if (ah)
		ath9k_hw_detach(ah);
1565
	ath9k_exit_debug(sc);
S
Sujith 已提交
1566 1567 1568 1569

	return error;
}

1570
int ath_attach(u16 devid, struct ath_softc *sc)
1571
{
1572
	struct ieee80211_hw *hw = sc->hw;
1573
	const struct ieee80211_regdomain *regd;
1574
	int error = 0, i;
1575

S
Sujith 已提交
1576
	DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1577

1578 1579 1580
	error = ath_init(devid, sc);
	if (error != 0)
		return error;
1581

1582
	/* get mac address from hardware and set in mac80211 */
1583

S
Sujith 已提交
1584
	SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
1585

S
Sujith 已提交
1586 1587 1588
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
		IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
		IEEE80211_HW_SIGNAL_DBM |
1589 1590 1591
		IEEE80211_HW_AMPDU_AGGREGATION |
		IEEE80211_HW_SUPPORTS_PS |
		IEEE80211_HW_PS_NULLFUNC_STACK;
1592

1593 1594 1595
	if (AR_SREV_9160_10_OR_LATER(sc->sc_ah))
		hw->flags |= IEEE80211_HW_MFP_CAPABLE;

S
Sujith 已提交
1596 1597 1598 1599
	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC);
1600

1601 1602 1603
	hw->wiphy->reg_notifier = ath9k_reg_notifier;
	hw->wiphy->strict_regulatory = true;

1604
	hw->queues = 4;
S
Sujith 已提交
1605 1606
	hw->max_rates = 4;
	hw->max_rate_tries = ATH_11N_TXMAXTRY;
S
Sujith 已提交
1607
	hw->sta_data_size = sizeof(struct ath_node);
S
Sujith 已提交
1608
	hw->vif_data_size = sizeof(struct ath_vif);
1609

1610
	hw->rate_control_algorithm = "ath9k_rate_control";
1611

1612
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
1613
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
1614
		if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1615
			setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
S
Sujith 已提交
1616 1617 1618
	}

	hw->wiphy->bands[IEEE80211_BAND_2GHZ] =	&sc->sbands[IEEE80211_BAND_2GHZ];
1619
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
S
Sujith 已提交
1620 1621 1622
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
			&sc->sbands[IEEE80211_BAND_5GHZ];

1623 1624 1625
	/* initialize tx/rx engine */
	error = ath_tx_init(sc, ATH_TXBUF);
	if (error != 0)
1626
		goto error_attach;
1627

1628 1629
	error = ath_rx_init(sc, ATH_RXBUF);
	if (error != 0)
1630
		goto error_attach;
1631

1632
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1633
	/* Initialze h/w Rfkill */
1634
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1635 1636 1637
		INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);

	/* Initialize s/w rfkill */
1638 1639 1640
	error = ath_init_sw_rfkill(sc);
	if (error)
		goto error_attach;
1641 1642
#endif

1643
	if (ath9k_is_world_regd(sc->sc_ah)) {
1644
		/* Anything applied here (prior to wiphy registration) gets
1645
		 * saved on the wiphy orig_* parameters */
1646
		regd = ath9k_world_regdomain(sc->sc_ah);
1647 1648 1649 1650
		hw->wiphy->custom_regulatory = true;
		hw->wiphy->strict_regulatory = false;
	} else {
		/* This gets applied in the case of the absense of CRDA,
1651
		 * it's our own custom world regulatory domain, similar to
1652
		 * cfg80211's but we enable passive scanning */
1653
		regd = ath9k_default_world_regdomain();
1654
	}
1655 1656 1657
	wiphy_apply_custom_regulatory(hw->wiphy, regd);
	ath9k_reg_apply_radar_flags(hw->wiphy);
	ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
1658

1659
	error = ieee80211_register_hw(hw);
1660

1661
	if (!ath9k_is_world_regd(sc->sc_ah))
1662
		regulatory_hint(hw->wiphy, sc->sc_ah->regulatory.alpha2);
1663

1664 1665
	/* Initialize LED control */
	ath_init_leds(sc);
1666

1667

1668
	return 0;
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678

error_attach:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);

	ath9k_hw_detach(sc->sc_ah);
	ath9k_exit_debug(sc);

1679
	return error;
1680 1681
}

S
Sujith 已提交
1682 1683
int ath_reset(struct ath_softc *sc, bool retry_tx)
{
1684
	struct ath_hw *ah = sc->sc_ah;
1685
	struct ieee80211_hw *hw = sc->hw;
1686
	int r;
S
Sujith 已提交
1687 1688

	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
1689
	ath_drain_all_txq(sc, retry_tx);
S
Sujith 已提交
1690 1691 1692 1693
	ath_stoprecv(sc);
	ath_flushrecv(sc);

	spin_lock_bh(&sc->sc_resetlock);
1694
	r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
1695
	if (r)
S
Sujith 已提交
1696
		DPRINTF(sc, ATH_DBG_FATAL,
1697
			"Unable to reset hardware; reset status %u\n", r);
S
Sujith 已提交
1698 1699 1700
	spin_unlock_bh(&sc->sc_resetlock);

	if (ath_startrecv(sc) != 0)
S
Sujith 已提交
1701
		DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
S
Sujith 已提交
1702 1703 1704 1705 1706 1707

	/*
	 * We may be doing a reset in response to a request
	 * that changes the channel so update any state that
	 * might change as a result.
	 */
1708
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
1709 1710 1711 1712 1713 1714

	ath_update_txpow(sc);

	if (sc->sc_flags & SC_OP_BEACONS)
		ath_beacon_config(sc, ATH_IF_ID_ANY);	/* restart beacons */

S
Sujith 已提交
1715
	ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
1716 1717 1718 1719 1720

	if (retry_tx) {
		int i;
		for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
			if (ATH_TXQ_SETUP(sc, i)) {
S
Sujith 已提交
1721 1722 1723
				spin_lock_bh(&sc->tx.txq[i].axq_lock);
				ath_txq_schedule(sc, &sc->tx.txq[i]);
				spin_unlock_bh(&sc->tx.txq[i].axq_lock);
S
Sujith 已提交
1724 1725 1726 1727
			}
		}
	}

1728
	return r;
S
Sujith 已提交
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
}

/*
 *  This function will allocate both the DMA descriptor structure, and the
 *  buffers it contains.  These are used to contain the descriptors used
 *  by the system.
*/
int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
		      struct list_head *head, const char *name,
		      int nbuf, int ndesc)
{
#define	DS2PHYS(_dd, _ds)						\
	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)

	struct ath_desc *ds;
	struct ath_buf *bf;
	int i, bsize, error;

S
Sujith 已提交
1749 1750
	DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
		name, nbuf, ndesc);
S
Sujith 已提交
1751 1752 1753

	/* ath_desc must be a multiple of DWORDs */
	if ((sizeof(struct ath_desc) % 4) != 0) {
S
Sujith 已提交
1754
		DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
S
Sujith 已提交
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
		ASSERT((sizeof(struct ath_desc) % 4) == 0);
		error = -ENOMEM;
		goto fail;
	}

	dd->dd_name = name;
	dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;

	/*
	 * Need additional DMA memory because we can't use
	 * descriptors that cross the 4K page boundary. Assume
	 * one skipped descriptor per 4K page.
	 */
1768
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
S
Sujith 已提交
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
		u32 ndesc_skipped =
			ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
		u32 dma_len;

		while (ndesc_skipped) {
			dma_len = ndesc_skipped * sizeof(struct ath_desc);
			dd->dd_desc_len += dma_len;

			ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
		};
	}

	/* allocate descriptors */
1782 1783
	dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
					 &dd->dd_desc_paddr, GFP_ATOMIC);
S
Sujith 已提交
1784 1785 1786 1787 1788
	if (dd->dd_desc == NULL) {
		error = -ENOMEM;
		goto fail;
	}
	ds = dd->dd_desc;
S
Sujith 已提交
1789 1790
	DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
		dd->dd_name, ds, (u32) dd->dd_desc_len,
S
Sujith 已提交
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
		ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);

	/* allocate buffers */
	bsize = sizeof(struct ath_buf) * nbuf;
	bf = kmalloc(bsize, GFP_KERNEL);
	if (bf == NULL) {
		error = -ENOMEM;
		goto fail2;
	}
	memset(bf, 0, bsize);
	dd->dd_bufptr = bf;

	INIT_LIST_HEAD(head);
	for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
		bf->bf_desc = ds;
		bf->bf_daddr = DS2PHYS(dd, ds);

1808
		if (!(sc->sc_ah->caps.hw_caps &
S
Sujith 已提交
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
		      ATH9K_HW_CAP_4KB_SPLITTRANS)) {
			/*
			 * Skip descriptor addresses which can cause 4KB
			 * boundary crossing (addr + length) with a 32 dword
			 * descriptor fetch.
			 */
			while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
				ASSERT((caddr_t) bf->bf_desc <
				       ((caddr_t) dd->dd_desc +
					dd->dd_desc_len));

				ds += ndesc;
				bf->bf_desc = ds;
				bf->bf_daddr = DS2PHYS(dd, ds);
			}
		}
		list_add_tail(&bf->list, head);
	}
	return 0;
fail2:
1829 1830
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
fail:
	memset(dd, 0, sizeof(*dd));
	return error;
#undef ATH_DESC_4KB_BOUND_CHECK
#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
#undef DS2PHYS
}

void ath_descdma_cleanup(struct ath_softc *sc,
			 struct ath_descdma *dd,
			 struct list_head *head)
{
1843 1844
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856

	INIT_LIST_HEAD(head);
	kfree(dd->dd_bufptr);
	memset(dd, 0, sizeof(*dd));
}

int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case 0:
S
Sujith 已提交
1857
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
S
Sujith 已提交
1858 1859
		break;
	case 1:
S
Sujith 已提交
1860
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
S
Sujith 已提交
1861 1862
		break;
	case 2:
S
Sujith 已提交
1863
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
1864 1865
		break;
	case 3:
S
Sujith 已提交
1866
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
S
Sujith 已提交
1867 1868
		break;
	default:
S
Sujith 已提交
1869
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
		break;
	}

	return qnum;
}

int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case ATH9K_WME_AC_VO:
		qnum = 0;
		break;
	case ATH9K_WME_AC_VI:
		qnum = 1;
		break;
	case ATH9K_WME_AC_BE:
		qnum = 2;
		break;
	case ATH9K_WME_AC_BK:
		qnum = 3;
		break;
	default:
		qnum = -1;
		break;
	}

	return qnum;
}

1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
/* XXX: Remove me once we don't depend on ath9k_channel for all
 * this redundant data */
static void ath9k_update_ichannel(struct ath_softc *sc,
			  struct ath9k_channel *ichan)
{
	struct ieee80211_hw *hw = sc->hw;
	struct ieee80211_channel *chan = hw->conf.channel;
	struct ieee80211_conf *conf = &hw->conf;

	ichan->channel = chan->center_freq;
	ichan->chan = chan;

	if (chan->band == IEEE80211_BAND_2GHZ) {
		ichan->chanmode = CHANNEL_G;
		ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
	} else {
		ichan->chanmode = CHANNEL_A;
		ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
	}

	sc->tx_chan_width = ATH9K_HT_MACMODE_20;

	if (conf_is_ht(conf)) {
		if (conf_is_ht40(conf))
			sc->tx_chan_width = ATH9K_HT_MACMODE_2040;

		ichan->chanmode = ath_get_extchanmode(sc, chan,
					    conf->channel_type);
	}
}

S
Sujith 已提交
1932 1933 1934 1935
/**********************/
/* mac80211 callbacks */
/**********************/

1936
static int ath9k_start(struct ieee80211_hw *hw)
1937 1938
{
	struct ath_softc *sc = hw->priv;
1939
	struct ieee80211_channel *curchan = hw->conf.channel;
S
Sujith 已提交
1940
	struct ath9k_channel *init_channel;
1941
	int r, pos;
1942

S
Sujith 已提交
1943 1944
	DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
		"initial channel: %d MHz\n", curchan->center_freq);
1945

1946 1947
	mutex_lock(&sc->mutex);

1948
	/* setup initial channel */
1949

1950
	pos = curchan->hw_value;
1951

1952
	init_channel = &sc->sc_ah->channels[pos];
1953
	ath9k_update_ichannel(sc, init_channel);
S
Sujith 已提交
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965

	/* Reset SERDES registers */
	ath9k_hw_configpcipowersave(sc->sc_ah, 0);

	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
	spin_lock_bh(&sc->sc_resetlock);
1966 1967
	r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
	if (r) {
S
Sujith 已提交
1968
		DPRINTF(sc, ATH_DBG_FATAL,
1969 1970 1971
			"Unable to reset hardware; reset status %u "
			"(freq %u MHz)\n", r,
			curchan->center_freq);
S
Sujith 已提交
1972
		spin_unlock_bh(&sc->sc_resetlock);
1973
		goto mutex_unlock;
S
Sujith 已提交
1974 1975 1976 1977 1978 1979 1980 1981
	}
	spin_unlock_bh(&sc->sc_resetlock);

	/*
	 * This is needed only to setup initial state
	 * but it's best done after a reset.
	 */
	ath_update_txpow(sc);
1982

S
Sujith 已提交
1983 1984 1985 1986 1987 1988 1989 1990
	/*
	 * Setup the hardware after reset:
	 * The receive engine is set going.
	 * Frame transmit is handled entirely
	 * in the frame output path; there's nothing to do
	 * here except setup the interrupt mask.
	 */
	if (ath_startrecv(sc) != 0) {
1991
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1992
			"Unable to start recv logic\n");
1993 1994
		r = -EIO;
		goto mutex_unlock;
1995
	}
1996

S
Sujith 已提交
1997
	/* Setup our intr mask. */
S
Sujith 已提交
1998
	sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
S
Sujith 已提交
1999 2000 2001
		| ATH9K_INT_RXEOL | ATH9K_INT_RXORN
		| ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;

2002
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
S
Sujith 已提交
2003
		sc->imask |= ATH9K_INT_GTT;
S
Sujith 已提交
2004

2005
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
S
Sujith 已提交
2006
		sc->imask |= ATH9K_INT_CST;
S
Sujith 已提交
2007

2008
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
2009 2010 2011 2012

	sc->sc_flags &= ~SC_OP_INVALID;

	/* Disable BMISS interrupt when we're not associated */
S
Sujith 已提交
2013 2014
	sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
	ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
S
Sujith 已提交
2015 2016 2017

	ieee80211_wake_queues(sc->hw);

2018
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2019
	r = ath_start_rfkill_poll(sc);
2020
#endif
2021 2022 2023 2024

mutex_unlock:
	mutex_unlock(&sc->mutex);

2025
	return r;
2026 2027
}

2028 2029
static int ath9k_tx(struct ieee80211_hw *hw,
		    struct sk_buff *skb)
2030
{
S
Sujith 已提交
2031
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2032
	struct ath_softc *sc = hw->priv;
S
Sujith 已提交
2033
	struct ath_tx_control txctl;
2034
	int hdrlen, padsize;
S
Sujith 已提交
2035 2036

	memset(&txctl, 0, sizeof(struct ath_tx_control));
2037

2038 2039 2040 2041 2042 2043 2044 2045
	/*
	 * As a temporary workaround, assign seq# here; this will likely need
	 * to be cleaned up to work better with Beacon transmission and virtual
	 * BSSes.
	 */
	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
S
Sujith 已提交
2046
			sc->tx.seq_no += 0x10;
2047
		hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
S
Sujith 已提交
2048
		hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
2049
	}
2050

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	/* Add the padding after the header if this is not already done */
	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
	if (hdrlen & 3) {
		padsize = hdrlen % 4;
		if (skb_headroom(skb) < padsize)
			return -1;
		skb_push(skb, padsize);
		memmove(skb->data, skb->data + padsize, hdrlen);
	}

S
Sujith 已提交
2061 2062 2063 2064 2065 2066
	/* Check if a tx queue is available */

	txctl.txq = ath_test_get_txq(sc, skb);
	if (!txctl.txq)
		goto exit;

S
Sujith 已提交
2067
	DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
2068

S
Sujith 已提交
2069
	if (ath_tx_start(sc, skb, &txctl) != 0) {
S
Sujith 已提交
2070
		DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
S
Sujith 已提交
2071
		goto exit;
2072 2073
	}

S
Sujith 已提交
2074 2075 2076
	return 0;
exit:
	dev_kfree_skb_any(skb);
2077
	return 0;
2078 2079
}

2080
static void ath9k_stop(struct ieee80211_hw *hw)
2081 2082 2083
{
	struct ath_softc *sc = hw->priv;

S
Sujith 已提交
2084
	if (sc->sc_flags & SC_OP_INVALID) {
S
Sujith 已提交
2085
		DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
S
Sujith 已提交
2086 2087
		return;
	}
2088

2089
	mutex_lock(&sc->mutex);
S
Sujith 已提交
2090 2091 2092 2093 2094 2095 2096 2097

	ieee80211_stop_queues(sc->hw);

	/* make sure h/w will not generate any interrupt
	 * before setting the invalid flag. */
	ath9k_hw_set_interrupts(sc->sc_ah, 0);

	if (!(sc->sc_flags & SC_OP_INVALID)) {
S
Sujith 已提交
2098
		ath_drain_all_txq(sc, false);
S
Sujith 已提交
2099 2100 2101
		ath_stoprecv(sc);
		ath9k_hw_phy_disable(sc->sc_ah);
	} else
S
Sujith 已提交
2102
		sc->rx.rxlink = NULL;
S
Sujith 已提交
2103 2104

#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2105
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
S
Sujith 已提交
2106 2107 2108 2109 2110 2111 2112
		cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
#endif
	/* disable HAL and put h/w to sleep */
	ath9k_hw_disable(sc->sc_ah);
	ath9k_hw_configpcipowersave(sc->sc_ah, 1);

	sc->sc_flags |= SC_OP_INVALID;
2113

2114 2115
	mutex_unlock(&sc->mutex);

S
Sujith 已提交
2116
	DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
2117 2118
}

2119 2120
static int ath9k_add_interface(struct ieee80211_hw *hw,
			       struct ieee80211_if_init_conf *conf)
2121 2122
{
	struct ath_softc *sc = hw->priv;
S
Sujith 已提交
2123
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2124
	enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
2125

S
Sujith 已提交
2126
	/* Support only vif for now */
2127

S
Sujith 已提交
2128
	if (sc->nvifs)
2129 2130
		return -ENOBUFS;

2131 2132
	mutex_lock(&sc->mutex);

2133
	switch (conf->type) {
2134
	case NL80211_IFTYPE_STATION:
2135
		ic_opmode = NL80211_IFTYPE_STATION;
2136
		break;
2137
	case NL80211_IFTYPE_ADHOC:
2138
		ic_opmode = NL80211_IFTYPE_ADHOC;
2139
		break;
2140
	case NL80211_IFTYPE_AP:
2141
		ic_opmode = NL80211_IFTYPE_AP;
2142 2143 2144
		break;
	default:
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2145
			"Interface type %d not yet supported\n", conf->type);
2146
		return -EOPNOTSUPP;
2147 2148
	}

S
Sujith 已提交
2149
	DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
2150

S
Sujith 已提交
2151
	/* Set the VIF opmode */
S
Sujith 已提交
2152 2153 2154
	avp->av_opmode = ic_opmode;
	avp->av_bslot = -1;

2155
	if (ic_opmode == NL80211_IFTYPE_AP)
S
Sujith 已提交
2156 2157
		ath9k_hw_set_tsfadjust(sc->sc_ah, 1);

S
Sujith 已提交
2158 2159
	sc->vifs[0] = conf->vif;
	sc->nvifs++;
S
Sujith 已提交
2160 2161

	/* Set the device opmode */
2162
	sc->sc_ah->opmode = ic_opmode;
S
Sujith 已提交
2163

2164 2165 2166 2167
	/*
	 * Enable MIB interrupts when there are hardware phy counters.
	 * Note we only do this (at the moment) for station mode.
	 */
2168 2169 2170 2171 2172 2173 2174
	if ((conf->type == NL80211_IFTYPE_STATION) ||
	    (conf->type == NL80211_IFTYPE_ADHOC)) {
		if (ath9k_hw_phycounters(sc->sc_ah))
			sc->imask |= ATH9K_INT_MIB;
		sc->imask |= ATH9K_INT_TSFOOR;
	}

2175 2176 2177 2178 2179 2180
	/*
	 * Some hardware processes the TIM IE and fires an
	 * interrupt when the TIM bit is set.  For hardware
	 * that does, if not overridden by configuration,
	 * enable the TIM interrupt when operating as station.
	 */
2181
	if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
2182
	    (conf->type == NL80211_IFTYPE_STATION) &&
S
Sujith 已提交
2183 2184
	    !sc->config.swBeaconProcess)
		sc->imask |= ATH9K_INT_TIM;
2185

S
Sujith 已提交
2186
	ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
2187

2188 2189 2190
	if (conf->type == NL80211_IFTYPE_AP) {
		/* TODO: is this a suitable place to start ANI for AP mode? */
		/* Start ANI */
S
Sujith 已提交
2191
		mod_timer(&sc->ani.timer,
2192 2193 2194
			  jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
	}

2195 2196
	mutex_unlock(&sc->mutex);

2197
	return 0;
2198 2199
}

2200 2201
static void ath9k_remove_interface(struct ieee80211_hw *hw,
				   struct ieee80211_if_init_conf *conf)
2202
{
2203
	struct ath_softc *sc = hw->priv;
S
Sujith 已提交
2204
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2205

S
Sujith 已提交
2206
	DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
2207

2208 2209
	mutex_lock(&sc->mutex);

2210
	/* Stop ANI */
S
Sujith 已提交
2211
	del_timer_sync(&sc->ani.timer);
J
Jouni Malinen 已提交
2212

2213
	/* Reclaim beacon resources */
2214 2215
	if (sc->sc_ah->opmode == NL80211_IFTYPE_AP ||
	    sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) {
S
Sujith 已提交
2216
		ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2217
		ath_beacon_return(sc, avp);
J
Jouni Malinen 已提交
2218
	}
2219

2220
	sc->sc_flags &= ~SC_OP_BEACONS;
2221

S
Sujith 已提交
2222 2223
	sc->vifs[0] = NULL;
	sc->nvifs--;
2224 2225

	mutex_unlock(&sc->mutex);
2226 2227
}

2228
static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
2229
{
2230
	struct ath_softc *sc = hw->priv;
2231
	struct ieee80211_conf *conf = &hw->conf;
2232

2233
	mutex_lock(&sc->mutex);
2234

2235 2236
	if (changed & IEEE80211_CONF_CHANGE_PS) {
		if (conf->flags & IEEE80211_CONF_PS) {
S
Sujith 已提交
2237 2238
			if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
				sc->imask |= ATH9K_INT_TIM_TIMER;
2239
				ath9k_hw_set_interrupts(sc->sc_ah,
S
Sujith 已提交
2240
						sc->imask);
2241 2242 2243 2244 2245 2246 2247
			}
			ath9k_hw_setrxabort(sc->sc_ah, 1);
			ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
		} else {
			ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
			ath9k_hw_setrxabort(sc->sc_ah, 0);
			sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
S
Sujith 已提交
2248 2249
			if (sc->imask & ATH9K_INT_TIM_TIMER) {
				sc->imask &= ~ATH9K_INT_TIM_TIMER;
2250
				ath9k_hw_set_interrupts(sc->sc_ah,
S
Sujith 已提交
2251
						sc->imask);
2252 2253 2254 2255
			}
		}
	}

2256
	if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2257
		struct ieee80211_channel *curchan = hw->conf.channel;
2258
		int pos = curchan->hw_value;
J
Johannes Berg 已提交
2259

S
Sujith 已提交
2260 2261
		DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
			curchan->center_freq);
2262

2263
		/* XXX: remove me eventualy */
2264
		ath9k_update_ichannel(sc, &sc->sc_ah->channels[pos]);
2265

2266
		ath_update_chainmask(sc, conf_is_ht(conf));
S
Sujith 已提交
2267

2268
		if (ath_set_channel(sc, &sc->sc_ah->channels[pos]) < 0) {
S
Sujith 已提交
2269
			DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
2270
			mutex_unlock(&sc->mutex);
2271 2272
			return -EINVAL;
		}
S
Sujith 已提交
2273
	}
2274

2275
	if (changed & IEEE80211_CONF_CHANGE_POWER)
S
Sujith 已提交
2276
		sc->config.txpowlimit = 2 * conf->power_level;
2277

2278
	mutex_unlock(&sc->mutex);
2279

2280 2281 2282
	return 0;
}

2283 2284 2285
static int ath9k_config_interface(struct ieee80211_hw *hw,
				  struct ieee80211_vif *vif,
				  struct ieee80211_if_conf *conf)
2286
{
2287
	struct ath_softc *sc = hw->priv;
2288
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
2289
	struct ath_vif *avp = (void *)vif->drv_priv;
2290 2291
	u32 rfilt = 0;
	int error, i;
2292

2293 2294
	/* TODO: Need to decide which hw opmode to use for multi-interface
	 * cases */
2295
	if (vif->type == NL80211_IFTYPE_AP &&
2296 2297
	    ah->opmode != NL80211_IFTYPE_AP) {
		ah->opmode = NL80211_IFTYPE_STATION;
2298
		ath9k_hw_setopmode(ah);
S
Sujith 已提交
2299 2300 2301
		memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
		sc->curaid = 0;
		ath9k_hw_write_associd(sc);
2302 2303 2304
		/* Request full reset to get hw opmode changed properly */
		sc->sc_flags |= SC_OP_FULL_RESET;
	}
2305

2306 2307 2308
	if ((conf->changed & IEEE80211_IFCC_BSSID) &&
	    !is_zero_ether_addr(conf->bssid)) {
		switch (vif->type) {
2309 2310
		case NL80211_IFTYPE_STATION:
		case NL80211_IFTYPE_ADHOC:
2311
			/* Set BSSID */
S
Sujith 已提交
2312 2313
			memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
			sc->curaid = 0;
S
Sujith 已提交
2314
			ath9k_hw_write_associd(sc);
2315

2316
			/* Set aggregation protection mode parameters */
S
Sujith 已提交
2317
			sc->config.ath_aggr_prot = 0;
2318

2319
			DPRINTF(sc, ATH_DBG_CONFIG,
S
Sujith 已提交
2320
				"RX filter 0x%x bssid %pM aid 0x%x\n",
S
Sujith 已提交
2321
				rfilt, sc->curbssid, sc->curaid);
2322

2323 2324
			/* need to reconfigure the beacon */
			sc->sc_flags &= ~SC_OP_BEACONS ;
2325

2326 2327 2328 2329 2330
			break;
		default:
			break;
		}
	}
2331

2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
	if ((vif->type == NL80211_IFTYPE_ADHOC) ||
	    (vif->type == NL80211_IFTYPE_AP)) {
		if ((conf->changed & IEEE80211_IFCC_BEACON) ||
		    (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
		     conf->enable_beacon)) {
			/*
			 * Allocate and setup the beacon frame.
			 *
			 * Stop any previous beacon DMA.  This may be
			 * necessary, for example, when an ibss merge
			 * causes reconfiguration; we may be called
			 * with beacon transmission active.
			 */
			ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2346

2347 2348 2349
			error = ath_beacon_alloc(sc, 0);
			if (error != 0)
				return error;
2350

2351 2352
			ath_beacon_sync(sc, 0);
		}
2353
	}
2354

2355
	/* Check for WLAN_CAPABILITY_PRIVACY ? */
2356
	if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2357 2358 2359 2360
		for (i = 0; i < IEEE80211_WEP_NKID; i++)
			if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
				ath9k_hw_keysetmac(sc->sc_ah,
						   (u16)i,
S
Sujith 已提交
2361
						   sc->curbssid);
2362
	}
2363

2364
	/* Only legacy IBSS for now */
2365
	if (vif->type == NL80211_IFTYPE_ADHOC)
2366
		ath_update_chainmask(sc, 0);
2367

2368 2369
	return 0;
}
2370

2371 2372 2373 2374 2375 2376 2377
#define SUPPORTED_FILTERS			\
	(FIF_PROMISC_IN_BSS |			\
	FIF_ALLMULTI |				\
	FIF_CONTROL |				\
	FIF_OTHER_BSS |				\
	FIF_BCN_PRBRESP_PROMISC |		\
	FIF_FCSFAIL)
2378

2379 2380 2381 2382 2383 2384 2385 2386 2387
/* FIXME: sc->sc_full_reset ? */
static void ath9k_configure_filter(struct ieee80211_hw *hw,
				   unsigned int changed_flags,
				   unsigned int *total_flags,
				   int mc_count,
				   struct dev_mc_list *mclist)
{
	struct ath_softc *sc = hw->priv;
	u32 rfilt;
2388

2389 2390
	changed_flags &= SUPPORTED_FILTERS;
	*total_flags &= SUPPORTED_FILTERS;
2391

S
Sujith 已提交
2392
	sc->rx.rxfilter = *total_flags;
2393 2394
	rfilt = ath_calcrxfilter(sc);
	ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2395

2396
	if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
S
Sujith 已提交
2397 2398 2399 2400 2401
		if (*total_flags & FIF_BCN_PRBRESP_PROMISC) {
			memcpy(sc->curbssid, ath_bcast_mac, ETH_ALEN);
			sc->curaid = 0;
			ath9k_hw_write_associd(sc);
		}
2402
	}
2403

S
Sujith 已提交
2404
	DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
2405
}
2406

2407 2408 2409
static void ath9k_sta_notify(struct ieee80211_hw *hw,
			     struct ieee80211_vif *vif,
			     enum sta_notify_cmd cmd,
2410
			     struct ieee80211_sta *sta)
2411 2412
{
	struct ath_softc *sc = hw->priv;
2413

2414 2415
	switch (cmd) {
	case STA_NOTIFY_ADD:
S
Sujith 已提交
2416
		ath_node_attach(sc, sta);
2417 2418
		break;
	case STA_NOTIFY_REMOVE:
S
Sujith 已提交
2419
		ath_node_detach(sc, sta);
2420 2421 2422 2423
		break;
	default:
		break;
	}
2424 2425
}

2426
static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
2427
			 const struct ieee80211_tx_queue_params *params)
2428
{
2429 2430 2431
	struct ath_softc *sc = hw->priv;
	struct ath9k_tx_queue_info qi;
	int ret = 0, qnum;
2432

2433 2434
	if (queue >= WME_NUM_AC)
		return 0;
2435

2436 2437
	mutex_lock(&sc->mutex);

2438 2439 2440 2441 2442
	qi.tqi_aifs = params->aifs;
	qi.tqi_cwmin = params->cw_min;
	qi.tqi_cwmax = params->cw_max;
	qi.tqi_burstTime = params->txop;
	qnum = ath_get_hal_qnum(queue, sc);
2443

2444
	DPRINTF(sc, ATH_DBG_CONFIG,
S
Sujith 已提交
2445
		"Configure tx [queue/halq] [%d/%d],  "
2446
		"aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
S
Sujith 已提交
2447 2448
		queue, qnum, params->aifs, params->cw_min,
		params->cw_max, params->txop);
2449

2450 2451
	ret = ath_txq_update(sc, qnum, &qi);
	if (ret)
S
Sujith 已提交
2452
		DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
2453

2454 2455
	mutex_unlock(&sc->mutex);

2456 2457
	return ret;
}
2458

2459 2460
static int ath9k_set_key(struct ieee80211_hw *hw,
			 enum set_key_cmd cmd,
2461 2462
			 struct ieee80211_vif *vif,
			 struct ieee80211_sta *sta,
2463 2464 2465 2466
			 struct ieee80211_key_conf *key)
{
	struct ath_softc *sc = hw->priv;
	int ret = 0;
2467

2468
	mutex_lock(&sc->mutex);
2469
	ath9k_ps_wakeup(sc);
S
Sujith 已提交
2470
	DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
2471

2472 2473
	switch (cmd) {
	case SET_KEY:
2474
		ret = ath_key_config(sc, sta, key);
2475 2476
		if (ret >= 0) {
			key->hw_key_idx = ret;
2477 2478 2479 2480
			/* push IV and Michael MIC generation to stack */
			key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
			if (key->alg == ALG_TKIP)
				key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
2481 2482
			if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
				key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
2483
			ret = 0;
2484 2485 2486 2487 2488 2489 2490 2491
		}
		break;
	case DISABLE_KEY:
		ath_key_delete(sc, key);
		break;
	default:
		ret = -EINVAL;
	}
2492

2493
	ath9k_ps_restore(sc);
2494 2495
	mutex_unlock(&sc->mutex);

2496 2497
	return ret;
}
2498

2499 2500 2501 2502 2503 2504
static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
				   struct ieee80211_vif *vif,
				   struct ieee80211_bss_conf *bss_conf,
				   u32 changed)
{
	struct ath_softc *sc = hw->priv;
2505

2506 2507
	mutex_lock(&sc->mutex);

2508
	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
S
Sujith 已提交
2509
		DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
2510 2511 2512 2513 2514 2515
			bss_conf->use_short_preamble);
		if (bss_conf->use_short_preamble)
			sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
		else
			sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
	}
2516

2517
	if (changed & BSS_CHANGED_ERP_CTS_PROT) {
S
Sujith 已提交
2518
		DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
2519 2520 2521 2522 2523 2524 2525
			bss_conf->use_cts_prot);
		if (bss_conf->use_cts_prot &&
		    hw->conf.channel->band != IEEE80211_BAND_5GHZ)
			sc->sc_flags |= SC_OP_PROTECT_ENABLE;
		else
			sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
	}
2526

2527
	if (changed & BSS_CHANGED_ASSOC) {
S
Sujith 已提交
2528
		DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
2529
			bss_conf->assoc);
S
Sujith 已提交
2530
		ath9k_bss_assoc_info(sc, vif, bss_conf);
2531
	}
2532 2533

	mutex_unlock(&sc->mutex);
2534
}
2535

2536 2537 2538 2539
static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
{
	u64 tsf;
	struct ath_softc *sc = hw->priv;
2540

2541 2542 2543
	mutex_lock(&sc->mutex);
	tsf = ath9k_hw_gettsf64(sc->sc_ah);
	mutex_unlock(&sc->mutex);
2544

2545 2546
	return tsf;
}
2547

2548 2549 2550 2551
static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
{
	struct ath_softc *sc = hw->priv;

2552 2553 2554
	mutex_lock(&sc->mutex);
	ath9k_hw_settsf64(sc->sc_ah, tsf);
	mutex_unlock(&sc->mutex);
2555 2556
}

2557 2558 2559
static void ath9k_reset_tsf(struct ieee80211_hw *hw)
{
	struct ath_softc *sc = hw->priv;
2560

2561 2562 2563
	mutex_lock(&sc->mutex);
	ath9k_hw_reset_tsf(sc->sc_ah);
	mutex_unlock(&sc->mutex);
2564
}
2565

2566
static int ath9k_ampdu_action(struct ieee80211_hw *hw,
2567 2568 2569
			      enum ieee80211_ampdu_mlme_action action,
			      struct ieee80211_sta *sta,
			      u16 tid, u16 *ssn)
2570 2571 2572
{
	struct ath_softc *sc = hw->priv;
	int ret = 0;
2573

2574 2575
	switch (action) {
	case IEEE80211_AMPDU_RX_START:
2576 2577
		if (!(sc->sc_flags & SC_OP_RXAGGR))
			ret = -ENOTSUPP;
2578 2579 2580 2581
		break;
	case IEEE80211_AMPDU_RX_STOP:
		break;
	case IEEE80211_AMPDU_TX_START:
S
Sujith 已提交
2582
		ret = ath_tx_aggr_start(sc, sta, tid, ssn);
2583 2584
		if (ret < 0)
			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2585
				"Unable to start TX aggregation\n");
2586
		else
2587
			ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
2588 2589
		break;
	case IEEE80211_AMPDU_TX_STOP:
S
Sujith 已提交
2590
		ret = ath_tx_aggr_stop(sc, sta, tid);
2591 2592
		if (ret < 0)
			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2593
				"Unable to stop TX aggregation\n");
2594

2595
		ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
2596
		break;
2597 2598 2599
	case IEEE80211_AMPDU_TX_RESUME:
		ath_tx_aggr_resume(sc, sta, tid);
		break;
2600
	default:
S
Sujith 已提交
2601
		DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
2602 2603 2604
	}

	return ret;
2605 2606
}

2607
struct ieee80211_ops ath9k_ops = {
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
	.tx 		    = ath9k_tx,
	.start 		    = ath9k_start,
	.stop 		    = ath9k_stop,
	.add_interface 	    = ath9k_add_interface,
	.remove_interface   = ath9k_remove_interface,
	.config 	    = ath9k_config,
	.config_interface   = ath9k_config_interface,
	.configure_filter   = ath9k_configure_filter,
	.sta_notify         = ath9k_sta_notify,
	.conf_tx 	    = ath9k_conf_tx,
	.bss_info_changed   = ath9k_bss_info_changed,
	.set_key            = ath9k_set_key,
	.get_tsf 	    = ath9k_get_tsf,
2621
	.set_tsf 	    = ath9k_set_tsf,
2622
	.reset_tsf 	    = ath9k_reset_tsf,
2623
	.ampdu_action       = ath9k_ampdu_action,
2624 2625
};

2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" }
};

static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2652
const char *
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
ath_mac_bb_name(u32 mac_bb_version)
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 */
2669
const char *
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
ath_rf_name(u16 rf_version)
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}

2683
static int __init ath9k_init(void)
2684
{
2685 2686 2687 2688 2689 2690
	int error;

	/* Register rate control algorithm */
	error = ath_rate_control_register();
	if (error != 0) {
		printk(KERN_ERR
2691 2692
			"ath9k: Unable to register rate control "
			"algorithm: %d\n",
2693
			error);
2694
		goto err_out;
2695 2696
	}

2697 2698
	error = ath_pci_init();
	if (error < 0) {
2699
		printk(KERN_ERR
2700
			"ath9k: No PCI devices found, driver not installed.\n");
2701 2702
		error = -ENODEV;
		goto err_rate_unregister;
2703 2704
	}

2705 2706 2707 2708 2709 2710
	error = ath_ahb_init();
	if (error < 0) {
		error = -ENODEV;
		goto err_pci_exit;
	}

2711
	return 0;
2712

2713 2714 2715
 err_pci_exit:
	ath_pci_exit();

2716 2717 2718 2719
 err_rate_unregister:
	ath_rate_control_unregister();
 err_out:
	return error;
2720
}
2721
module_init(ath9k_init);
2722

2723
static void __exit ath9k_exit(void)
2724
{
2725
	ath_ahb_exit();
2726
	ath_pci_exit();
2727
	ath_rate_control_unregister();
S
Sujith 已提交
2728
	printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
2729
}
2730
module_exit(ath9k_exit);