tlbflush.h 13.0 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
H
H. Peter Anvin 已提交
2 3
#ifndef _ASM_X86_TLBFLUSH_H
#define _ASM_X86_TLBFLUSH_H
T
Thomas Gleixner 已提交
4 5 6 7 8

#include <linux/mm.h>
#include <linux/sched.h>

#include <asm/processor.h>
9
#include <asm/cpufeature.h>
10
#include <asm/special_insns.h>
11
#include <asm/smp.h>
P
Peter Zijlstra 已提交
12
#include <asm/invpcid.h>
13 14
#include <asm/pti.h>
#include <asm/processor-flags.h>
A
Andy Lutomirski 已提交
15

16 17 18 19 20 21 22 23
static inline u64 inc_mm_tlb_gen(struct mm_struct *mm)
{
	/*
	 * Bump the generation count.  This also serves as a full barrier
	 * that synchronizes with switch_mm(): callers are required to order
	 * their read of mm_cpumask after their writes to the paging
	 * structures.
	 */
24
	return atomic64_inc_return(&mm->context.tlb_gen);
25 26
}

27 28
/* There are 12 bits of space for ASIDS in CR3 */
#define CR3_HW_ASID_BITS		12
29

30 31 32 33
/*
 * When enabled, PAGE_TABLE_ISOLATION consumes a single bit for
 * user/kernel switches
 */
34 35 36 37 38 39 40
#ifdef CONFIG_PAGE_TABLE_ISOLATION
# define PTI_CONSUMED_PCID_BITS	1
#else
# define PTI_CONSUMED_PCID_BITS	0
#endif

#define CR3_AVAIL_PCID_BITS (X86_CR3_PCID_BITS - PTI_CONSUMED_PCID_BITS)
41 42 43 44 45 46

/*
 * ASIDs are zero-based: 0->MAX_AVAIL_ASID are valid.  -1 below to account
 * for them being zero-based.  Another -1 is because ASID 0 is reserved for
 * use by non-PCID-aware users.
 */
47 48 49 50 51 52 53
#define MAX_ASID_AVAILABLE ((1 << CR3_AVAIL_PCID_BITS) - 2)

/*
 * 6 because 6 should be plenty and struct tlb_state will fit in two cache
 * lines.
 */
#define TLB_NR_DYN_ASIDS	6
54

55 56 57
static inline u16 kern_pcid(u16 asid)
{
	VM_WARN_ON_ONCE(asid > MAX_ASID_AVAILABLE);
58 59

#ifdef CONFIG_PAGE_TABLE_ISOLATION
60
	/*
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
	 * Make sure that the dynamic ASID space does not confict with the
	 * bit we are using to switch between user and kernel ASIDs.
	 */
	BUILD_BUG_ON(TLB_NR_DYN_ASIDS >= (1 << X86_CR3_PTI_SWITCH_BIT));

	/*
	 * The ASID being passed in here should have respected the
	 * MAX_ASID_AVAILABLE and thus never have the switch bit set.
	 */
	VM_WARN_ON_ONCE(asid & (1 << X86_CR3_PTI_SWITCH_BIT));
#endif
	/*
	 * The dynamically-assigned ASIDs that get passed in are small
	 * (<TLB_NR_DYN_ASIDS).  They never have the high switch bit set,
	 * so do not bother to clear it.
	 *
77 78 79 80 81 82 83 84 85 86 87
	 * If PCID is on, ASID-aware code paths put the ASID+1 into the
	 * PCID bits.  This serves two purposes.  It prevents a nasty
	 * situation in which PCID-unaware code saves CR3, loads some other
	 * value (with PCID == 0), and then restores CR3, thus corrupting
	 * the TLB for ASID 0 if the saved ASID was nonzero.  It also means
	 * that any bugs involving loading a PCID-enabled CR3 with
	 * CR4.PCIDE off will trigger deterministically.
	 */
	return asid + 1;
}

88 89 90 91
struct pgd_t;
static inline unsigned long build_cr3(pgd_t *pgd, u16 asid)
{
	if (static_cpu_has(X86_FEATURE_PCID)) {
92
		return __sme_pa(pgd) | kern_pcid(asid);
93 94 95 96 97 98 99 100
	} else {
		VM_WARN_ON_ONCE(asid != 0);
		return __sme_pa(pgd);
	}
}

static inline unsigned long build_cr3_noflush(pgd_t *pgd, u16 asid)
{
101
	VM_WARN_ON_ONCE(asid > MAX_ASID_AVAILABLE);
102 103
	VM_WARN_ON_ONCE(!this_cpu_has(X86_FEATURE_PCID));
	return __sme_pa(pgd) | kern_pcid(asid) | CR3_NOFLUSH;
104 105
}

T
Thomas Gleixner 已提交
106 107 108 109 110 111 112 113
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
#else
#define __flush_tlb() __native_flush_tlb()
#define __flush_tlb_global() __native_flush_tlb_global()
#define __flush_tlb_single(addr) __native_flush_tlb_single(addr)
#endif

114 115
static inline bool tlb_defer_switch_to_init_mm(void)
{
116 117 118 119 120 121 122 123 124 125 126 127
	/*
	 * If we have PCID, then switching to init_mm is reasonably
	 * fast.  If we don't have PCID, then switching to init_mm is
	 * quite slow, so we try to defer it in the hopes that we can
	 * avoid it entirely.  The latter approach runs the risk of
	 * receiving otherwise unnecessary IPIs.
	 *
	 * This choice is just a heuristic.  The tlb code can handle this
	 * function returning true or false regardless of whether we have
	 * PCID.
	 */
	return !static_cpu_has(X86_FEATURE_PCID);
128
}
129

130 131 132 133 134
struct tlb_context {
	u64 ctx_id;
	u64 tlb_gen;
};

135
struct tlb_state {
136 137 138 139 140 141 142
	/*
	 * cpu_tlbstate.loaded_mm should match CR3 whenever interrupts
	 * are on.  This means that it may not match current->active_mm,
	 * which will contain the previous user mm when we're in lazy TLB
	 * mode even if we've already switched back to swapper_pg_dir.
	 */
	struct mm_struct *loaded_mm;
143 144
	u16 loaded_mm_asid;
	u16 next_asid;
145

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
	/*
	 * We can be in one of several states:
	 *
	 *  - Actively using an mm.  Our CPU's bit will be set in
	 *    mm_cpumask(loaded_mm) and is_lazy == false;
	 *
	 *  - Not using a real mm.  loaded_mm == &init_mm.  Our CPU's bit
	 *    will not be set in mm_cpumask(&init_mm) and is_lazy == false.
	 *
	 *  - Lazily using a real mm.  loaded_mm != &init_mm, our bit
	 *    is set in mm_cpumask(loaded_mm), but is_lazy == true.
	 *    We're heuristically guessing that the CR3 load we
	 *    skipped more than makes up for the overhead added by
	 *    lazy mode.
	 */
	bool is_lazy;

163 164 165 166 167 168 169 170 171 172 173
	/*
	 * If set we changed the page tables in such a way that we
	 * needed an invalidation of all contexts (aka. PCIDs / ASIDs).
	 * This tells us to go invalidate all the non-loaded ctxs[]
	 * on the next context switch.
	 *
	 * The current ctx was kept up-to-date as it ran and does not
	 * need to be invalidated.
	 */
	bool invalidate_other;

174 175 176 177 178 179 180
	/*
	 * Mask that contains TLB_NR_DYN_ASIDS+1 bits to indicate
	 * the corresponding user PCID needs a flush next time we
	 * switch to it; see SWITCH_TO_USER_CR3.
	 */
	unsigned short user_pcid_flush_mask;

181 182 183 184 185
	/*
	 * Access to this CR4 shadow and to H/W CR4 is protected by
	 * disabling interrupts when modifying either one.
	 */
	unsigned long cr4;
186 187 188

	/*
	 * This is a list of all contexts that might exist in the TLB.
189 190
	 * There is one per ASID that we use, and the ASID (what the
	 * CPU calls PCID) is the index into ctxts.
191 192 193 194 195 196 197 198 199
	 *
	 * For each context, ctx_id indicates which mm the TLB's user
	 * entries came from.  As an invariant, the TLB will never
	 * contain entries that are out-of-date as when that mm reached
	 * the tlb_gen in the list.
	 *
	 * To be clear, this means that it's legal for the TLB code to
	 * flush the TLB without updating tlb_gen.  This can happen
	 * (for now, at least) due to paravirt remote flushes.
200 201 202 203 204
	 *
	 * NB: context 0 is a bit special, since it's also used by
	 * various bits of init code.  This is fine -- code that
	 * isn't aware of PCID will end up harmlessly flushing
	 * context 0.
205
	 */
206
	struct tlb_context ctxs[TLB_NR_DYN_ASIDS];
207 208 209 210 211 212
};
DECLARE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate);

/* Initialize cr4 shadow for this CPU. */
static inline void cr4_init_shadow(void)
{
213
	this_cpu_write(cpu_tlbstate.cr4, __read_cr4());
214 215
}

A
Andy Lutomirski 已提交
216 217 218 219 220
/* Set in this cpu's CR4. */
static inline void cr4_set_bits(unsigned long mask)
{
	unsigned long cr4;

221 222 223 224 225 226
	cr4 = this_cpu_read(cpu_tlbstate.cr4);
	if ((cr4 | mask) != cr4) {
		cr4 |= mask;
		this_cpu_write(cpu_tlbstate.cr4, cr4);
		__write_cr4(cr4);
	}
A
Andy Lutomirski 已提交
227 228 229 230 231 232 233
}

/* Clear in this cpu's CR4. */
static inline void cr4_clear_bits(unsigned long mask)
{
	unsigned long cr4;

234 235 236 237 238 239 240 241
	cr4 = this_cpu_read(cpu_tlbstate.cr4);
	if ((cr4 & ~mask) != cr4) {
		cr4 &= ~mask;
		this_cpu_write(cpu_tlbstate.cr4, cr4);
		__write_cr4(cr4);
	}
}

242 243 244 245 246 247 248 249 250 251
static inline void cr4_toggle_bits(unsigned long mask)
{
	unsigned long cr4;

	cr4 = this_cpu_read(cpu_tlbstate.cr4);
	cr4 ^= mask;
	this_cpu_write(cpu_tlbstate.cr4, cr4);
	__write_cr4(cr4);
}

252 253 254 255
/* Read the CR4 shadow. */
static inline unsigned long cr4_read_shadow(void)
{
	return this_cpu_read(cpu_tlbstate.cr4);
A
Andy Lutomirski 已提交
256 257
}

258 259 260 261 262 263 264 265
/*
 * Mark all other ASIDs as invalid, preserves the current.
 */
static inline void invalidate_other_asid(void)
{
	this_cpu_write(cpu_tlbstate.invalidate_other, true);
}

A
Andy Lutomirski 已提交
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
/*
 * Save some of cr4 feature set we're using (e.g.  Pentium 4MB
 * enable and PPro Global page enable), so that any CPU's that boot
 * up after us can get the correct flags.  This should only be used
 * during boot on the boot cpu.
 */
extern unsigned long mmu_cr4_features;
extern u32 *trampoline_cr4_features;

static inline void cr4_set_bits_and_update_boot(unsigned long mask)
{
	mmu_cr4_features |= mask;
	if (trampoline_cr4_features)
		*trampoline_cr4_features = mmu_cr4_features;
	cr4_set_bits(mask);
}

283 284
extern void initialize_tlbstate_and_flush(void);

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
/*
 * Given an ASID, flush the corresponding user ASID.  We can delay this
 * until the next time we switch to it.
 *
 * See SWITCH_TO_USER_CR3.
 */
static inline void invalidate_user_asid(u16 asid)
{
	/* There is no user ASID if address space separation is off */
	if (!IS_ENABLED(CONFIG_PAGE_TABLE_ISOLATION))
		return;

	/*
	 * We only have a single ASID if PCID is off and the CR3
	 * write will have flushed it.
	 */
	if (!cpu_feature_enabled(X86_FEATURE_PCID))
		return;

	if (!static_cpu_has(X86_FEATURE_PTI))
		return;

	__set_bit(kern_pcid(asid),
		  (unsigned long *)this_cpu_ptr(&cpu_tlbstate.user_pcid_flush_mask));
}

311 312 313
/*
 * flush the entire current user mapping
 */
T
Thomas Gleixner 已提交
314 315
static inline void __native_flush_tlb(void)
{
316
	invalidate_user_asid(this_cpu_read(cpu_tlbstate.loaded_mm_asid));
317
	/*
318 319 320
	 * If current->mm == NULL then we borrow a mm which may change
	 * during a task switch and therefore we must not be preempted
	 * while we write CR3 back:
321 322
	 */
	preempt_disable();
323
	native_write_cr3(__native_read_cr3());
324
	preempt_enable();
T
Thomas Gleixner 已提交
325 326
}

327 328 329
/*
 * flush everything
 */
T
Thomas Gleixner 已提交
330 331
static inline void __native_flush_tlb_global(void)
{
332
	unsigned long cr4, flags;
T
Thomas Gleixner 已提交
333

334 335 336 337 338 339 340 341 342
	if (static_cpu_has(X86_FEATURE_INVPCID)) {
		/*
		 * Using INVPCID is considerably faster than a pair of writes
		 * to CR4 sandwiched inside an IRQ flag save/restore.
		 */
		invpcid_flush_all();
		return;
	}

343 344 345 346 347 348 349
	/*
	 * Read-modify-write to CR4 - protect it from preemption and
	 * from interrupts. (Use the raw variant because this code can
	 * be called from deep inside debugging code.)
	 */
	raw_local_irq_save(flags);

350 351 352 353 354
	cr4 = this_cpu_read(cpu_tlbstate.cr4);
	/* toggle PGE */
	native_write_cr4(cr4 ^ X86_CR4_PGE);
	/* write old PGE again and flush TLBs */
	native_write_cr4(cr4);
355 356

	raw_local_irq_restore(flags);
T
Thomas Gleixner 已提交
357 358
}

359 360 361
/*
 * flush one page in the user mapping
 */
T
Thomas Gleixner 已提交
362 363
static inline void __native_flush_tlb_single(unsigned long addr)
{
364 365
	u32 loaded_mm_asid = this_cpu_read(cpu_tlbstate.loaded_mm_asid);

366
	asm volatile("invlpg (%0)" ::"r" (addr) : "memory");
367 368 369 370 371

	if (!static_cpu_has(X86_FEATURE_PTI))
		return;

	invalidate_user_asid(loaded_mm_asid);
T
Thomas Gleixner 已提交
372 373
}

374 375 376
/*
 * flush everything
 */
T
Thomas Gleixner 已提交
377 378
static inline void __flush_tlb_all(void)
{
379
	if (boot_cpu_has(X86_FEATURE_PGE)) {
T
Thomas Gleixner 已提交
380
		__flush_tlb_global();
381 382 383 384
	} else {
		/*
		 * !PGE -> !PCID (setup_pcid()), thus every flush is total.
		 */
T
Thomas Gleixner 已提交
385
		__flush_tlb();
386
	}
T
Thomas Gleixner 已提交
387 388
}

389 390 391
/*
 * flush one page in the kernel mapping
 */
T
Thomas Gleixner 已提交
392 393
static inline void __flush_tlb_one(unsigned long addr)
{
394
	count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ONE);
395
	__flush_tlb_single(addr);
396 397 398 399 400 401 402 403 404 405

	if (!static_cpu_has(X86_FEATURE_PTI))
		return;

	/*
	 * __flush_tlb_single() will have cleared the TLB entry for this ASID,
	 * but since kernel space is replicated across all, we must also
	 * invalidate all others.
	 */
	invalidate_other_asid();
T
Thomas Gleixner 已提交
406 407
}

408
#define TLB_FLUSH_ALL	-1UL
T
Thomas Gleixner 已提交
409 410 411 412 413 414 415 416 417

/*
 * TLB flushing:
 *
 *  - flush_tlb_all() flushes all processes TLBs
 *  - flush_tlb_mm(mm) flushes the specified mm context TLB's
 *  - flush_tlb_page(vma, vmaddr) flushes one page
 *  - flush_tlb_range(vma, start, end) flushes a range of pages
 *  - flush_tlb_kernel_range(start, end) flushes a range of kernel pages
418
 *  - flush_tlb_others(cpumask, info) flushes TLBs on other cpus
T
Thomas Gleixner 已提交
419 420 421 422
 *
 * ..but the i386 has somewhat limited tlb flushing capabilities,
 * and page-granular flushes are available only on i486 and up.
 */
423
struct flush_tlb_info {
424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
	/*
	 * We support several kinds of flushes.
	 *
	 * - Fully flush a single mm.  .mm will be set, .end will be
	 *   TLB_FLUSH_ALL, and .new_tlb_gen will be the tlb_gen to
	 *   which the IPI sender is trying to catch us up.
	 *
	 * - Partially flush a single mm.  .mm will be set, .start and
	 *   .end will indicate the range, and .new_tlb_gen will be set
	 *   such that the changes between generation .new_tlb_gen-1 and
	 *   .new_tlb_gen are entirely contained in the indicated range.
	 *
	 * - Fully flush all mms whose tlb_gens have been updated.  .mm
	 *   will be NULL, .end will be TLB_FLUSH_ALL, and .new_tlb_gen
	 *   will be zero.
	 */
	struct mm_struct	*mm;
	unsigned long		start;
	unsigned long		end;
	u64			new_tlb_gen;
444 445
};

T
Thomas Gleixner 已提交
446 447
#define local_flush_tlb() __flush_tlb()

448 449 450 451 452
#define flush_tlb_mm(mm)	flush_tlb_mm_range(mm, 0UL, TLB_FLUSH_ALL, 0UL)

#define flush_tlb_range(vma, start, end)	\
		flush_tlb_mm_range(vma->vm_mm, start, end, vma->vm_flags)

T
Thomas Gleixner 已提交
453
extern void flush_tlb_all(void);
454 455
extern void flush_tlb_mm_range(struct mm_struct *mm, unsigned long start,
				unsigned long end, unsigned long vmflag);
456
extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
T
Thomas Gleixner 已提交
457

458 459 460 461 462
static inline void flush_tlb_page(struct vm_area_struct *vma, unsigned long a)
{
	flush_tlb_mm_range(vma->vm_mm, a, a + PAGE_SIZE, VM_NONE);
}

463
void native_flush_tlb_others(const struct cpumask *cpumask,
464
			     const struct flush_tlb_info *info);
T
Thomas Gleixner 已提交
465

466 467 468
static inline void arch_tlbbatch_add_mm(struct arch_tlbflush_unmap_batch *batch,
					struct mm_struct *mm)
{
469
	inc_mm_tlb_gen(mm);
470 471 472 473 474
	cpumask_or(&batch->cpumask, &batch->cpumask, mm_cpumask(mm));
}

extern void arch_tlbbatch_flush(struct arch_tlbflush_unmap_batch *batch);

T
Thomas Gleixner 已提交
475
#ifndef CONFIG_PARAVIRT
476 477
#define flush_tlb_others(mask, info)	\
	native_flush_tlb_others(mask, info)
478
#endif
T
Thomas Gleixner 已提交
479

H
H. Peter Anvin 已提交
480
#endif /* _ASM_X86_TLBFLUSH_H */