ucb1x00-core.c 19.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 *  linux/drivers/mfd/ucb1x00-core.c
 *
 *  Copyright (C) 2001 Russell King, All Rights Reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 *
 *  The UCB1x00 core driver provides basic services for handling IO,
 *  the ADC, interrupts, and accessing registers.  It is designed
 *  such that everything goes through this layer, thereby providing
 *  a consistent locking methodology, as well as allowing the drivers
 *  to be used on other non-MCP-enabled hardware platforms.
 *
 *  Note that all locks are private to this file.  Nothing else may
 *  touch them.
 */
#include <linux/module.h>
#include <linux/kernel.h>
21
#include <linux/sched.h>
22 23 24 25
#include <linux/slab.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
26
#include <linux/irq.h>
27
#include <linux/device.h>
28
#include <linux/mutex.h>
29
#include <linux/mfd/ucb1x00.h>
30
#include <linux/pm.h>
31
#include <linux/gpio/driver.h>
32

33
static DEFINE_MUTEX(ucb1x00_mutex);
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
static LIST_HEAD(ucb1x00_drivers);
static LIST_HEAD(ucb1x00_devices);

/**
 *	ucb1x00_io_set_dir - set IO direction
 *	@ucb: UCB1x00 structure describing chip
 *	@in:  bitfield of IO pins to be set as inputs
 *	@out: bitfield of IO pins to be set as outputs
 *
 *	Set the IO direction of the ten general purpose IO pins on
 *	the UCB1x00 chip.  The @in bitfield has priority over the
 *	@out bitfield, in that if you specify a pin as both input
 *	and output, it will end up as an input.
 *
 *	ucb1x00_enable must have been called to enable the comms
 *	before using this function.
 *
 *	This function takes a spinlock, disabling interrupts.
 */
void ucb1x00_io_set_dir(struct ucb1x00 *ucb, unsigned int in, unsigned int out)
{
	unsigned long flags;

	spin_lock_irqsave(&ucb->io_lock, flags);
	ucb->io_dir |= out;
	ucb->io_dir &= ~in;

	ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
	spin_unlock_irqrestore(&ucb->io_lock, flags);
}

/**
 *	ucb1x00_io_write - set or clear IO outputs
 *	@ucb:   UCB1x00 structure describing chip
 *	@set:   bitfield of IO pins to set to logic '1'
 *	@clear: bitfield of IO pins to set to logic '0'
 *
 *	Set the IO output state of the specified IO pins.  The value
 *	is retained if the pins are subsequently configured as inputs.
 *	The @clear bitfield has priority over the @set bitfield -
 *	outputs will be cleared.
 *
 *	ucb1x00_enable must have been called to enable the comms
 *	before using this function.
 *
 *	This function takes a spinlock, disabling interrupts.
 */
void ucb1x00_io_write(struct ucb1x00 *ucb, unsigned int set, unsigned int clear)
{
	unsigned long flags;

	spin_lock_irqsave(&ucb->io_lock, flags);
	ucb->io_out |= set;
	ucb->io_out &= ~clear;

	ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);
	spin_unlock_irqrestore(&ucb->io_lock, flags);
}

/**
 *	ucb1x00_io_read - read the current state of the IO pins
 *	@ucb: UCB1x00 structure describing chip
 *
 *	Return a bitfield describing the logic state of the ten
 *	general purpose IO pins.
 *
 *	ucb1x00_enable must have been called to enable the comms
 *	before using this function.
 *
103
 *	This function does not take any mutexes or spinlocks.
104 105 106 107 108 109
 */
unsigned int ucb1x00_io_read(struct ucb1x00 *ucb)
{
	return ucb1x00_reg_read(ucb, UCB_IO_DATA);
}

T
Thomas Kunze 已提交
110 111
static void ucb1x00_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
112
	struct ucb1x00 *ucb = gpiochip_get_data(chip);
T
Thomas Kunze 已提交
113 114 115 116 117 118 119 120
	unsigned long flags;

	spin_lock_irqsave(&ucb->io_lock, flags);
	if (value)
		ucb->io_out |= 1 << offset;
	else
		ucb->io_out &= ~(1 << offset);

121
	ucb1x00_enable(ucb);
T
Thomas Kunze 已提交
122
	ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);
123
	ucb1x00_disable(ucb);
T
Thomas Kunze 已提交
124 125 126 127 128
	spin_unlock_irqrestore(&ucb->io_lock, flags);
}

static int ucb1x00_gpio_get(struct gpio_chip *chip, unsigned offset)
{
129
	struct ucb1x00 *ucb = gpiochip_get_data(chip);
130 131 132 133 134 135
	unsigned val;

	ucb1x00_enable(ucb);
	val = ucb1x00_reg_read(ucb, UCB_IO_DATA);
	ucb1x00_disable(ucb);

136
	return !!(val & (1 << offset));
T
Thomas Kunze 已提交
137 138 139 140
}

static int ucb1x00_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
{
141
	struct ucb1x00 *ucb = gpiochip_get_data(chip);
T
Thomas Kunze 已提交
142 143 144 145
	unsigned long flags;

	spin_lock_irqsave(&ucb->io_lock, flags);
	ucb->io_dir &= ~(1 << offset);
146
	ucb1x00_enable(ucb);
T
Thomas Kunze 已提交
147
	ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
148
	ucb1x00_disable(ucb);
T
Thomas Kunze 已提交
149 150 151 152 153 154 155 156
	spin_unlock_irqrestore(&ucb->io_lock, flags);

	return 0;
}

static int ucb1x00_gpio_direction_output(struct gpio_chip *chip, unsigned offset
		, int value)
{
157
	struct ucb1x00 *ucb = gpiochip_get_data(chip);
T
Thomas Kunze 已提交
158
	unsigned long flags;
159
	unsigned old, mask = 1 << offset;
T
Thomas Kunze 已提交
160 161

	spin_lock_irqsave(&ucb->io_lock, flags);
162
	old = ucb->io_out;
T
Thomas Kunze 已提交
163
	if (value)
164
		ucb->io_out |= mask;
T
Thomas Kunze 已提交
165
	else
166 167
		ucb->io_out &= ~mask;

168
	ucb1x00_enable(ucb);
169 170 171 172 173 174 175
	if (old != ucb->io_out)
		ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);

	if (!(ucb->io_dir & mask)) {
		ucb->io_dir |= mask;
		ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
	}
176
	ucb1x00_disable(ucb);
T
Thomas Kunze 已提交
177 178 179 180 181
	spin_unlock_irqrestore(&ucb->io_lock, flags);

	return 0;
}

182 183
static int ucb1x00_to_irq(struct gpio_chip *chip, unsigned offset)
{
184
	struct ucb1x00 *ucb = gpiochip_get_data(chip);
185 186 187 188

	return ucb->irq_base > 0 ? ucb->irq_base + offset : -ENXIO;
}

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
/*
 * UCB1300 data sheet says we must:
 *  1. enable ADC	=> 5us (including reference startup time)
 *  2. select input	=> 51*tsibclk  => 4.3us
 *  3. start conversion	=> 102*tsibclk => 8.5us
 * (tsibclk = 1/11981000)
 * Period between SIB 128-bit frames = 10.7us
 */

/**
 *	ucb1x00_adc_enable - enable the ADC converter
 *	@ucb: UCB1x00 structure describing chip
 *
 *	Enable the ucb1x00 and ADC converter on the UCB1x00 for use.
 *	Any code wishing to use the ADC converter must call this
 *	function prior to using it.
 *
206
 *	This function takes the ADC mutex to prevent two or more
207 208 209 210 211 212 213 214 215
 *	concurrent uses, and therefore may sleep.  As a result, it
 *	can only be called from process context, not interrupt
 *	context.
 *
 *	You should release the ADC as soon as possible using
 *	ucb1x00_adc_disable.
 */
void ucb1x00_adc_enable(struct ucb1x00 *ucb)
{
216
	mutex_lock(&ucb->adc_mutex);
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237

	ucb->adc_cr |= UCB_ADC_ENA;

	ucb1x00_enable(ucb);
	ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr);
}

/**
 *	ucb1x00_adc_read - read the specified ADC channel
 *	@ucb: UCB1x00 structure describing chip
 *	@adc_channel: ADC channel mask
 *	@sync: wait for syncronisation pulse.
 *
 *	Start an ADC conversion and wait for the result.  Note that
 *	synchronised ADC conversions (via the ADCSYNC pin) must wait
 *	until the trigger is asserted and the conversion is finished.
 *
 *	This function currently spins waiting for the conversion to
 *	complete (2 frames max without sync).
 *
 *	If called for a synchronised ADC conversion, it may sleep
238
 *	with the ADC mutex held.
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
 */
unsigned int ucb1x00_adc_read(struct ucb1x00 *ucb, int adc_channel, int sync)
{
	unsigned int val;

	if (sync)
		adc_channel |= UCB_ADC_SYNC_ENA;

	ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr | adc_channel);
	ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr | adc_channel | UCB_ADC_START);

	for (;;) {
		val = ucb1x00_reg_read(ucb, UCB_ADC_DATA);
		if (val & UCB_ADC_DAT_VAL)
			break;
		/* yield to other processes */
		set_current_state(TASK_INTERRUPTIBLE);
		schedule_timeout(1);
	}

	return UCB_ADC_DAT(val);
}

/**
 *	ucb1x00_adc_disable - disable the ADC converter
 *	@ucb: UCB1x00 structure describing chip
 *
266
 *	Disable the ADC converter and release the ADC mutex.
267 268 269 270 271 272 273
 */
void ucb1x00_adc_disable(struct ucb1x00 *ucb)
{
	ucb->adc_cr &= ~UCB_ADC_ENA;
	ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr);
	ucb1x00_disable(ucb);

274
	mutex_unlock(&ucb->adc_mutex);
275 276 277 278 279 280 281 282 283 284
}

/*
 * UCB1x00 Interrupt handling.
 *
 * The UCB1x00 can generate interrupts when the SIBCLK is stopped.
 * Since we need to read an internal register, we must re-enable
 * SIBCLK to talk to the chip.  We leave the clock running until
 * we have finished processing all interrupts from the chip.
 */
285
static void ucb1x00_irq(struct irq_desc *desc)
286
{
287
	struct ucb1x00 *ucb = irq_desc_get_handler_data(desc);
288 289 290 291 292 293 294
	unsigned int isr, i;

	ucb1x00_enable(ucb);
	isr = ucb1x00_reg_read(ucb, UCB_IE_STATUS);
	ucb1x00_reg_write(ucb, UCB_IE_CLEAR, isr);
	ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0);

295
	for (i = 0; i < 16 && isr; i++, isr >>= 1)
296 297
		if (isr & 1)
			generic_handle_irq(ucb->irq_base + i);
298 299 300
	ucb1x00_disable(ucb);
}

301
static void ucb1x00_irq_update(struct ucb1x00 *ucb, unsigned mask)
302
{
303 304 305 306 307 308 309 310
	ucb1x00_enable(ucb);
	if (ucb->irq_ris_enbl & mask)
		ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
				  ucb->irq_mask);
	if (ucb->irq_fal_enbl & mask)
		ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
				  ucb->irq_mask);
	ucb1x00_disable(ucb);
311 312
}

313
static void ucb1x00_irq_noop(struct irq_data *data)
314 315 316
{
}

317
static void ucb1x00_irq_mask(struct irq_data *data)
318
{
319 320
	struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
	unsigned mask = 1 << (data->irq - ucb->irq_base);
321

322 323 324 325
	raw_spin_lock(&ucb->irq_lock);
	ucb->irq_mask &= ~mask;
	ucb1x00_irq_update(ucb, mask);
	raw_spin_unlock(&ucb->irq_lock);
326 327
}

328
static void ucb1x00_irq_unmask(struct irq_data *data)
329
{
330 331
	struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
	unsigned mask = 1 << (data->irq - ucb->irq_base);
332

333 334 335 336 337
	raw_spin_lock(&ucb->irq_lock);
	ucb->irq_mask |= mask;
	ucb1x00_irq_update(ucb, mask);
	raw_spin_unlock(&ucb->irq_lock);
}
338

339 340 341 342
static int ucb1x00_irq_set_type(struct irq_data *data, unsigned int type)
{
	struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
	unsigned mask = 1 << (data->irq - ucb->irq_base);
343

344 345 346 347 348
	raw_spin_lock(&ucb->irq_lock);
	if (type & IRQ_TYPE_EDGE_RISING)
		ucb->irq_ris_enbl |= mask;
	else
		ucb->irq_ris_enbl &= ~mask;
349

350 351 352 353 354 355 356 357 358
	if (type & IRQ_TYPE_EDGE_FALLING)
		ucb->irq_fal_enbl |= mask;
	else
		ucb->irq_fal_enbl &= ~mask;
	if (ucb->irq_mask & mask) {
		ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
				  ucb->irq_mask);
		ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
				  ucb->irq_mask);
359
	}
360
	raw_spin_unlock(&ucb->irq_lock);
361

362
	return 0;
363 364
}

365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
static int ucb1x00_irq_set_wake(struct irq_data *data, unsigned int on)
{
	struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
	struct ucb1x00_plat_data *pdata = ucb->mcp->attached_device.platform_data;
	unsigned mask = 1 << (data->irq - ucb->irq_base);

	if (!pdata || !pdata->can_wakeup)
		return -EINVAL;

	raw_spin_lock(&ucb->irq_lock);
	if (on)
		ucb->irq_wake |= mask;
	else
		ucb->irq_wake &= ~mask;
	raw_spin_unlock(&ucb->irq_lock);

	return 0;
}

384 385 386 387 388 389
static struct irq_chip ucb1x00_irqchip = {
	.name = "ucb1x00",
	.irq_ack = ucb1x00_irq_noop,
	.irq_mask = ucb1x00_irq_mask,
	.irq_unmask = ucb1x00_irq_unmask,
	.irq_set_type = ucb1x00_irq_set_type,
390
	.irq_set_wake = ucb1x00_irq_set_wake,
391 392
};

393 394 395
static int ucb1x00_add_dev(struct ucb1x00 *ucb, struct ucb1x00_driver *drv)
{
	struct ucb1x00_dev *dev;
396
	int ret;
397 398

	dev = kmalloc(sizeof(struct ucb1x00_dev), GFP_KERNEL);
399 400 401 402 403 404 405 406 407 408
	if (!dev)
		return -ENOMEM;

	dev->ucb = ucb;
	dev->drv = drv;

	ret = drv->add(dev);
	if (ret) {
		kfree(dev);
		return ret;
409
	}
410 411 412 413

	list_add_tail(&dev->dev_node, &ucb->devs);
	list_add_tail(&dev->drv_node, &drv->devs);

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
	return ret;
}

static void ucb1x00_remove_dev(struct ucb1x00_dev *dev)
{
	dev->drv->remove(dev);
	list_del(&dev->dev_node);
	list_del(&dev->drv_node);
	kfree(dev);
}

/*
 * Try to probe our interrupt, rather than relying on lots of
 * hard-coded machine dependencies.  For reference, the expected
 * IRQ mappings are:
 *
 *  	Machine		Default IRQ
 *	adsbitsy	IRQ_GPCIN4
 *	cerf		IRQ_GPIO_UCB1200_IRQ
 *	flexanet	IRQ_GPIO_GUI
 *	freebird	IRQ_GPIO_FREEBIRD_UCB1300_IRQ
 *	graphicsclient	ADS_EXT_IRQ(8)
 *	graphicsmaster	ADS_EXT_IRQ(8)
 *	lart		LART_IRQ_UCB1200
 *	omnimeter	IRQ_GPIO23
 *	pfs168		IRQ_GPIO_UCB1300_IRQ
 *	simpad		IRQ_GPIO_UCB1300_IRQ
 *	shannon		SHANNON_IRQ_GPIO_IRQ_CODEC
 *	yopy		IRQ_GPIO_UCB1200_IRQ
 */
static int ucb1x00_detect_irq(struct ucb1x00 *ucb)
{
	unsigned long mask;

	mask = probe_irq_on();
449 450
	if (!mask) {
		probe_irq_off(mask);
451
		return NO_IRQ;
452
	}
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487

	/*
	 * Enable the ADC interrupt.
	 */
	ucb1x00_reg_write(ucb, UCB_IE_RIS, UCB_IE_ADC);
	ucb1x00_reg_write(ucb, UCB_IE_FAL, UCB_IE_ADC);
	ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0xffff);
	ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0);

	/*
	 * Cause an ADC interrupt.
	 */
	ucb1x00_reg_write(ucb, UCB_ADC_CR, UCB_ADC_ENA);
	ucb1x00_reg_write(ucb, UCB_ADC_CR, UCB_ADC_ENA | UCB_ADC_START);

	/*
	 * Wait for the conversion to complete.
	 */
	while ((ucb1x00_reg_read(ucb, UCB_ADC_DATA) & UCB_ADC_DAT_VAL) == 0);
	ucb1x00_reg_write(ucb, UCB_ADC_CR, 0);

	/*
	 * Disable and clear interrupt.
	 */
	ucb1x00_reg_write(ucb, UCB_IE_RIS, 0);
	ucb1x00_reg_write(ucb, UCB_IE_FAL, 0);
	ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0xffff);
	ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0);

	/*
	 * Read triggered interrupt.
	 */
	return probe_irq_off(mask);
}

488
static void ucb1x00_release(struct device *dev)
489 490 491 492 493 494 495
{
	struct ucb1x00 *ucb = classdev_to_ucb1x00(dev);
	kfree(ucb);
}

static struct class ucb1x00_class = {
	.name		= "ucb1x00",
496
	.dev_release	= ucb1x00_release,
497 498
};

499 500
static int ucb1x00_probe(struct mcp *mcp)
{
501
	struct ucb1x00_plat_data *pdata = mcp->attached_device.platform_data;
502
	struct ucb1x00_driver *drv;
503
	struct ucb1x00 *ucb;
504
	unsigned id, i, irq_base;
505 506
	int ret = -ENODEV;

507 508 509 510
	/* Tell the platform to deassert the UCB1x00 reset */
	if (pdata && pdata->reset)
		pdata->reset(UCB_RST_PROBE);

511 512
	mcp_enable(mcp);
	id = mcp_reg_read(mcp, UCB_ID);
513
	mcp_disable(mcp);
514

515 516
	if (id != UCB_ID_1200 && id != UCB_ID_1300 && id != UCB_ID_TC35143) {
		printk(KERN_WARNING "UCB1x00 ID not found: %04x\n", id);
517
		goto out;
518 519
	}

520
	ucb = kzalloc(sizeof(struct ucb1x00), GFP_KERNEL);
521 522
	ret = -ENOMEM;
	if (!ucb)
523
		goto out;
524

525
	device_initialize(&ucb->dev);
526 527
	ucb->dev.class = &ucb1x00_class;
	ucb->dev.parent = &mcp->attached_device;
528
	dev_set_name(&ucb->dev, "ucb1x00");
529

530
	raw_spin_lock_init(&ucb->irq_lock);
531
	spin_lock_init(&ucb->io_lock);
532
	mutex_init(&ucb->adc_mutex);
533

534
	ucb->id  = id;
535
	ucb->mcp = mcp;
536 537 538 539 540

	ret = device_add(&ucb->dev);
	if (ret)
		goto err_dev_add;

541
	ucb1x00_enable(ucb);
542
	ucb->irq = ucb1x00_detect_irq(ucb);
543
	ucb1x00_disable(ucb);
544
	if (ucb->irq == NO_IRQ) {
545
		dev_err(&ucb->dev, "IRQ probe failed\n");
546
		ret = -ENODEV;
547
		goto err_no_irq;
548 549
	}

T
Thomas Kunze 已提交
550
	ucb->gpio.base = -1;
551 552 553 554 555
	irq_base = pdata ? pdata->irq_base : 0;
	ucb->irq_base = irq_alloc_descs(-1, irq_base, 16, -1);
	if (ucb->irq_base < 0) {
		dev_err(&ucb->dev, "unable to allocate 16 irqs: %d\n",
			ucb->irq_base);
556
		ret = ucb->irq_base;
557 558 559 560 561 562 563 564
		goto err_irq_alloc;
	}

	for (i = 0; i < 16; i++) {
		unsigned irq = ucb->irq_base + i;

		irq_set_chip_and_handler(irq, &ucb1x00_irqchip, handle_edge_irq);
		irq_set_chip_data(irq, ucb);
R
Rob Herring 已提交
565
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
566 567 568
	}

	irq_set_irq_type(ucb->irq, IRQ_TYPE_EDGE_RISING);
569
	irq_set_chained_handler_and_data(ucb->irq, ucb1x00_irq, ucb);
570

571
	if (pdata && pdata->gpio_base) {
T
Thomas Kunze 已提交
572
		ucb->gpio.label = dev_name(&ucb->dev);
573
		ucb->gpio.parent = &ucb->dev;
574
		ucb->gpio.owner = THIS_MODULE;
575
		ucb->gpio.base = pdata->gpio_base;
T
Thomas Kunze 已提交
576 577 578 579 580
		ucb->gpio.ngpio = 10;
		ucb->gpio.set = ucb1x00_gpio_set;
		ucb->gpio.get = ucb1x00_gpio_get;
		ucb->gpio.direction_input = ucb1x00_gpio_direction_input;
		ucb->gpio.direction_output = ucb1x00_gpio_direction_output;
581
		ucb->gpio.to_irq = ucb1x00_to_irq;
582
		ret = gpiochip_add_data(&ucb->gpio, ucb);
T
Thomas Kunze 已提交
583
		if (ret)
584
			goto err_gpio_add;
T
Thomas Kunze 已提交
585 586 587
	} else
		dev_info(&ucb->dev, "gpio_base not set so no gpiolib support");

588 589
	mcp_set_drvdata(mcp, ucb);

590 591 592
	if (pdata)
		device_set_wakeup_capable(&ucb->dev, pdata->can_wakeup);

593
	INIT_LIST_HEAD(&ucb->devs);
594
	mutex_lock(&ucb1x00_mutex);
595
	list_add_tail(&ucb->node, &ucb1x00_devices);
596 597 598
	list_for_each_entry(drv, &ucb1x00_drivers, node) {
		ucb1x00_add_dev(ucb, drv);
	}
599
	mutex_unlock(&ucb1x00_mutex);
T
Thomas Kunze 已提交
600

601
	return ret;
602

603
 err_gpio_add:
604 605 606 607
	irq_set_chained_handler(ucb->irq, NULL);
 err_irq_alloc:
	if (ucb->irq_base > 0)
		irq_free_descs(ucb->irq_base, 16);
608 609 610 611
 err_no_irq:
	device_del(&ucb->dev);
 err_dev_add:
	put_device(&ucb->dev);
612
 out:
613 614
	if (pdata && pdata->reset)
		pdata->reset(UCB_RST_PROBE_FAIL);
615 616 617 618 619
	return ret;
}

static void ucb1x00_remove(struct mcp *mcp)
{
620
	struct ucb1x00_plat_data *pdata = mcp->attached_device.platform_data;
621 622 623
	struct ucb1x00 *ucb = mcp_get_drvdata(mcp);
	struct list_head *l, *n;

624
	mutex_lock(&ucb1x00_mutex);
625 626 627 628 629
	list_del(&ucb->node);
	list_for_each_safe(l, n, &ucb->devs) {
		struct ucb1x00_dev *dev = list_entry(l, struct ucb1x00_dev, dev_node);
		ucb1x00_remove_dev(dev);
	}
630
	mutex_unlock(&ucb1x00_mutex);
631

632 633
	if (ucb->gpio.base != -1)
		gpiochip_remove(&ucb->gpio);
T
Thomas Kunze 已提交
634

635 636
	irq_set_chained_handler(ucb->irq, NULL);
	irq_free_descs(ucb->irq_base, 16);
637
	device_unregister(&ucb->dev);
638 639 640

	if (pdata && pdata->reset)
		pdata->reset(UCB_RST_REMOVE);
641 642 643 644 645 646 647
}

int ucb1x00_register_driver(struct ucb1x00_driver *drv)
{
	struct ucb1x00 *ucb;

	INIT_LIST_HEAD(&drv->devs);
648
	mutex_lock(&ucb1x00_mutex);
649
	list_add_tail(&drv->node, &ucb1x00_drivers);
650 651 652
	list_for_each_entry(ucb, &ucb1x00_devices, node) {
		ucb1x00_add_dev(ucb, drv);
	}
653
	mutex_unlock(&ucb1x00_mutex);
654 655 656 657 658 659 660
	return 0;
}

void ucb1x00_unregister_driver(struct ucb1x00_driver *drv)
{
	struct list_head *n, *l;

661
	mutex_lock(&ucb1x00_mutex);
662 663 664 665 666
	list_del(&drv->node);
	list_for_each_safe(l, n, &drv->devs) {
		struct ucb1x00_dev *dev = list_entry(l, struct ucb1x00_dev, drv_node);
		ucb1x00_remove_dev(dev);
	}
667
	mutex_unlock(&ucb1x00_mutex);
668 669
}

670
#ifdef CONFIG_PM_SLEEP
671
static int ucb1x00_suspend(struct device *dev)
672
{
J
Jingoo Han 已提交
673
	struct ucb1x00_plat_data *pdata = dev_get_platdata(dev);
674 675
	struct ucb1x00 *ucb = dev_get_drvdata(dev);
	struct ucb1x00_dev *udev;
676

677
	mutex_lock(&ucb1x00_mutex);
678 679 680
	list_for_each_entry(udev, &ucb->devs, dev_node) {
		if (udev->drv->suspend)
			udev->drv->suspend(udev);
681
	}
682
	mutex_unlock(&ucb1x00_mutex);
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699

	if (ucb->irq_wake) {
		unsigned long flags;

		raw_spin_lock_irqsave(&ucb->irq_lock, flags);
		ucb1x00_enable(ucb);
		ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
				  ucb->irq_wake);
		ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
				  ucb->irq_wake);
		ucb1x00_disable(ucb);
		raw_spin_unlock_irqrestore(&ucb->irq_lock, flags);

		enable_irq_wake(ucb->irq);
	} else if (pdata && pdata->reset)
		pdata->reset(UCB_RST_SUSPEND);

700 701 702
	return 0;
}

703
static int ucb1x00_resume(struct device *dev)
704
{
J
Jingoo Han 已提交
705
	struct ucb1x00_plat_data *pdata = dev_get_platdata(dev);
706 707
	struct ucb1x00 *ucb = dev_get_drvdata(dev);
	struct ucb1x00_dev *udev;
708

709 710 711
	if (!ucb->irq_wake && pdata && pdata->reset)
		pdata->reset(UCB_RST_RESUME);

712
	ucb1x00_enable(ucb);
713
	ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);
T
Thomas Kunze 已提交
714
	ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
715 716 717 718 719 720 721 722 723 724 725 726 727

	if (ucb->irq_wake) {
		unsigned long flags;

		raw_spin_lock_irqsave(&ucb->irq_lock, flags);
		ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
				  ucb->irq_mask);
		ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
				  ucb->irq_mask);
		raw_spin_unlock_irqrestore(&ucb->irq_lock, flags);

		disable_irq_wake(ucb->irq);
	}
728
	ucb1x00_disable(ucb);
729

730
	mutex_lock(&ucb1x00_mutex);
731 732 733
	list_for_each_entry(udev, &ucb->devs, dev_node) {
		if (udev->drv->resume)
			udev->drv->resume(udev);
734
	}
735
	mutex_unlock(&ucb1x00_mutex);
736 737
	return 0;
}
738
#endif
739

740
static SIMPLE_DEV_PM_OPS(ucb1x00_pm_ops, ucb1x00_suspend, ucb1x00_resume);
741

742 743 744
static struct mcp_driver ucb1x00_driver = {
	.drv		= {
		.name	= "ucb1x00",
745
		.owner	= THIS_MODULE,
746
		.pm	= &ucb1x00_pm_ops,
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
	},
	.probe		= ucb1x00_probe,
	.remove		= ucb1x00_remove,
};

static int __init ucb1x00_init(void)
{
	int ret = class_register(&ucb1x00_class);
	if (ret == 0) {
		ret = mcp_driver_register(&ucb1x00_driver);
		if (ret)
			class_unregister(&ucb1x00_class);
	}
	return ret;
}

static void __exit ucb1x00_exit(void)
{
	mcp_driver_unregister(&ucb1x00_driver);
	class_unregister(&ucb1x00_class);
}

module_init(ucb1x00_init);
module_exit(ucb1x00_exit);

EXPORT_SYMBOL(ucb1x00_io_set_dir);
EXPORT_SYMBOL(ucb1x00_io_write);
EXPORT_SYMBOL(ucb1x00_io_read);

EXPORT_SYMBOL(ucb1x00_adc_enable);
EXPORT_SYMBOL(ucb1x00_adc_read);
EXPORT_SYMBOL(ucb1x00_adc_disable);

EXPORT_SYMBOL(ucb1x00_register_driver);
EXPORT_SYMBOL(ucb1x00_unregister_driver);

783
MODULE_ALIAS("mcp:ucb1x00");
784 785 786
MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
MODULE_DESCRIPTION("UCB1x00 core driver");
MODULE_LICENSE("GPL");